Mercurial > hg > truffle
view graal/com.oracle.max.asm/src/com/oracle/max/asm/target/amd64/AMD64.java @ 4568:8e1d9c27989a
better allocation of methodData's extraData so that exceptions and deoptimizations can be recorded more accurately
author | Christian Haeubl <christian.haeubl@oracle.com> |
---|---|
date | Fri, 10 Feb 2012 17:59:35 -0800 |
parents | aaac4894175c |
children | 438ab53efdd0 |
line wrap: on
line source
/* * Copyright (c) 2009, 2011, Oracle and/or its affiliates. All rights reserved. * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER. * * This code is free software; you can redistribute it and/or modify it * under the terms of the GNU General Public License version 2 only, as * published by the Free Software Foundation. * * This code is distributed in the hope that it will be useful, but WITHOUT * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License * version 2 for more details (a copy is included in the LICENSE file that * accompanied this code). * * You should have received a copy of the GNU General Public License version * 2 along with this work; if not, write to the Free Software Foundation, * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA. * * Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA * or visit www.oracle.com if you need additional information or have any * questions. */ package com.oracle.max.asm.target.amd64; import static com.oracle.max.cri.ci.CiKind.*; import static com.oracle.max.cri.ci.CiRegister.RegisterFlag.*; import static com.oracle.max.cri.util.MemoryBarriers.*; import com.oracle.max.cri.ci.*; import com.oracle.max.cri.ci.CiRegister.*; /** * Represents the AMD64 architecture. */ public class AMD64 extends CiArchitecture { // General purpose CPU registers public static final CiRegister rax = new CiRegister(0, 0, 8, "rax", CPU, RegisterFlag.Byte); public static final CiRegister rcx = new CiRegister(1, 1, 8, "rcx", CPU, RegisterFlag.Byte); public static final CiRegister rdx = new CiRegister(2, 2, 8, "rdx", CPU, RegisterFlag.Byte); public static final CiRegister rbx = new CiRegister(3, 3, 8, "rbx", CPU, RegisterFlag.Byte); public static final CiRegister rsp = new CiRegister(4, 4, 8, "rsp", CPU, RegisterFlag.Byte); public static final CiRegister rbp = new CiRegister(5, 5, 8, "rbp", CPU, RegisterFlag.Byte); public static final CiRegister rsi = new CiRegister(6, 6, 8, "rsi", CPU, RegisterFlag.Byte); public static final CiRegister rdi = new CiRegister(7, 7, 8, "rdi", CPU, RegisterFlag.Byte); public static final CiRegister r8 = new CiRegister(8, 8, 8, "r8", CPU, RegisterFlag.Byte); public static final CiRegister r9 = new CiRegister(9, 9, 8, "r9", CPU, RegisterFlag.Byte); public static final CiRegister r10 = new CiRegister(10, 10, 8, "r10", CPU, RegisterFlag.Byte); public static final CiRegister r11 = new CiRegister(11, 11, 8, "r11", CPU, RegisterFlag.Byte); public static final CiRegister r12 = new CiRegister(12, 12, 8, "r12", CPU, RegisterFlag.Byte); public static final CiRegister r13 = new CiRegister(13, 13, 8, "r13", CPU, RegisterFlag.Byte); public static final CiRegister r14 = new CiRegister(14, 14, 8, "r14", CPU, RegisterFlag.Byte); public static final CiRegister r15 = new CiRegister(15, 15, 8, "r15", CPU, RegisterFlag.Byte); public static final CiRegister[] cpuRegisters = { rax, rcx, rdx, rbx, rsp, rbp, rsi, rdi, r8, r9, r10, r11, r12, r13, r14, r15 }; // XMM registers public static final CiRegister xmm0 = new CiRegister(16, 0, 8, "xmm0", FPU); public static final CiRegister xmm1 = new CiRegister(17, 1, 8, "xmm1", FPU); public static final CiRegister xmm2 = new CiRegister(18, 2, 8, "xmm2", FPU); public static final CiRegister xmm3 = new CiRegister(19, 3, 8, "xmm3", FPU); public static final CiRegister xmm4 = new CiRegister(20, 4, 8, "xmm4", FPU); public static final CiRegister xmm5 = new CiRegister(21, 5, 8, "xmm5", FPU); public static final CiRegister xmm6 = new CiRegister(22, 6, 8, "xmm6", FPU); public static final CiRegister xmm7 = new CiRegister(23, 7, 8, "xmm7", FPU); public static final CiRegister xmm8 = new CiRegister(24, 8, 8, "xmm8", FPU); public static final CiRegister xmm9 = new CiRegister(25, 9, 8, "xmm9", FPU); public static final CiRegister xmm10 = new CiRegister(26, 10, 8, "xmm10", FPU); public static final CiRegister xmm11 = new CiRegister(27, 11, 8, "xmm11", FPU); public static final CiRegister xmm12 = new CiRegister(28, 12, 8, "xmm12", FPU); public static final CiRegister xmm13 = new CiRegister(29, 13, 8, "xmm13", FPU); public static final CiRegister xmm14 = new CiRegister(30, 14, 8, "xmm14", FPU); public static final CiRegister xmm15 = new CiRegister(31, 15, 8, "xmm15", FPU); public static final CiRegister[] xmmRegisters = { xmm0, xmm1, xmm2, xmm3, xmm4, xmm5, xmm6, xmm7, xmm8, xmm9, xmm10, xmm11, xmm12, xmm13, xmm14, xmm15 }; public static final CiRegister[] cpuxmmRegisters = { rax, rcx, rdx, rbx, rsp, rbp, rsi, rdi, r8, r9, r10, r11, r12, r13, r14, r15, xmm0, xmm1, xmm2, xmm3, xmm4, xmm5, xmm6, xmm7, xmm8, xmm9, xmm10, xmm11, xmm12, xmm13, xmm14, xmm15 }; /** * Register used to construct an instruction-relative address. */ public static final CiRegister rip = new CiRegister(32, -1, 0, "rip"); public static final CiRegister[] allRegisters = { rax, rcx, rdx, rbx, rsp, rbp, rsi, rdi, r8, r9, r10, r11, r12, r13, r14, r15, xmm0, xmm1, xmm2, xmm3, xmm4, xmm5, xmm6, xmm7, xmm8, xmm9, xmm10, xmm11, xmm12, xmm13, xmm14, xmm15, rip }; public static final CiRegisterValue RSP = rsp.asValue(Long); public AMD64() { super("AMD64", 8, ByteOrder.LittleEndian, allRegisters, LOAD_STORE | STORE_STORE, 1, r15.encoding + 1, 8); } @Override public boolean isX86() { return true; } @Override public boolean twoOperandMode() { return true; } }