annotate src/cpu/ppc/vm/ppc.ad @ 17917:63c5920a038d

8042309: Some bugfixes for the ppc64 port. Reviewed-by: kvn
author goetz
date Fri, 02 May 2014 14:53:06 +0200
parents 3a55cf1e3c9f
children 0bf37f737702
Ignore whitespace changes - Everywhere: Within whitespace: At end of lines:
rev   line source
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2 // Copyright (c) 2011, 2013, Oracle and/or its affiliates. All rights reserved.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3 // Copyright 2012, 2013 SAP AG. All rights reserved.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4 // DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6 // This code is free software; you can redistribute it and/or modify it
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7 // under the terms of the GNU General Public License version 2 only, as
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8 // published by the Free Software Foundation.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10 // This code is distributed in the hope that it will be useful, but WITHOUT
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11 // ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12 // FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
13 // version 2 for more details (a copy is included in the LICENSE file that
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
14 // accompanied this code).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
15 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
16 // You should have received a copy of the GNU General Public License version
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
17 // 2 along with this work; if not, write to the Free Software Foundation,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
18 // Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
19 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
20 // Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
21 // or visit www.oracle.com if you need additional information or have any
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
22 // questions.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
23 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
24 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
25
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
26 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
27 // PPC64 Architecture Description File
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
28 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
29
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
30 //----------REGISTER DEFINITION BLOCK------------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
31 // This information is used by the matcher and the register allocator to
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
32 // describe individual registers and classes of registers within the target
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
33 // architecture.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
34 register %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
35 //----------Architecture Description Register Definitions----------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
36 // General Registers
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
37 // "reg_def" name (register save type, C convention save type,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
38 // ideal register type, encoding);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
39 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
40 // Register Save Types:
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
41 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
42 // NS = No-Save: The register allocator assumes that these registers
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
43 // can be used without saving upon entry to the method, &
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
44 // that they do not need to be saved at call sites.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
45 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
46 // SOC = Save-On-Call: The register allocator assumes that these registers
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
47 // can be used without saving upon entry to the method,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
48 // but that they must be saved at call sites.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
49 // These are called "volatiles" on ppc.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
50 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
51 // SOE = Save-On-Entry: The register allocator assumes that these registers
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
52 // must be saved before using them upon entry to the
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
53 // method, but they do not need to be saved at call
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
54 // sites.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
55 // These are called "nonvolatiles" on ppc.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
56 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
57 // AS = Always-Save: The register allocator assumes that these registers
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
58 // must be saved before using them upon entry to the
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
59 // method, & that they must be saved at call sites.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
60 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
61 // Ideal Register Type is used to determine how to save & restore a
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
62 // register. Op_RegI will get spilled with LoadI/StoreI, Op_RegP will get
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
63 // spilled with LoadP/StoreP. If the register supports both, use Op_RegI.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
64 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
65 // The encoding number is the actual bit-pattern placed into the opcodes.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
66 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
67 // PPC64 register definitions, based on the 64-bit PowerPC ELF ABI
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
68 // Supplement Version 1.7 as of 2003-10-29.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
69 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
70 // For each 64-bit register we must define two registers: the register
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
71 // itself, e.g. R3, and a corresponding virtual other (32-bit-)'half',
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
72 // e.g. R3_H, which is needed by the allocator, but is not used
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
73 // for stores, loads, etc.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
74
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
75 // ----------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
76 // Integer/Long Registers
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
77 // ----------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
78
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
79 // PPC64 has 32 64-bit integer registers.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
80
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
81 // types: v = volatile, nv = non-volatile, s = system
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
82 reg_def R0 ( SOC, SOC, Op_RegI, 0, R0->as_VMReg() ); // v used in prologs
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
83 reg_def R0_H ( SOC, SOC, Op_RegI, 99, R0->as_VMReg()->next() );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
84 reg_def R1 ( NS, NS, Op_RegI, 1, R1->as_VMReg() ); // s SP
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
85 reg_def R1_H ( NS, NS, Op_RegI, 99, R1->as_VMReg()->next() );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
86 reg_def R2 ( SOC, SOC, Op_RegI, 2, R2->as_VMReg() ); // v TOC
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
87 reg_def R2_H ( SOC, SOC, Op_RegI, 99, R2->as_VMReg()->next() );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
88 reg_def R3 ( SOC, SOC, Op_RegI, 3, R3->as_VMReg() ); // v iarg1 & iret
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
89 reg_def R3_H ( SOC, SOC, Op_RegI, 99, R3->as_VMReg()->next() );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
90 reg_def R4 ( SOC, SOC, Op_RegI, 4, R4->as_VMReg() ); // iarg2
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
91 reg_def R4_H ( SOC, SOC, Op_RegI, 99, R4->as_VMReg()->next() );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
92 reg_def R5 ( SOC, SOC, Op_RegI, 5, R5->as_VMReg() ); // v iarg3
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
93 reg_def R5_H ( SOC, SOC, Op_RegI, 99, R5->as_VMReg()->next() );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
94 reg_def R6 ( SOC, SOC, Op_RegI, 6, R6->as_VMReg() ); // v iarg4
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
95 reg_def R6_H ( SOC, SOC, Op_RegI, 99, R6->as_VMReg()->next() );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
96 reg_def R7 ( SOC, SOC, Op_RegI, 7, R7->as_VMReg() ); // v iarg5
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
97 reg_def R7_H ( SOC, SOC, Op_RegI, 99, R7->as_VMReg()->next() );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
98 reg_def R8 ( SOC, SOC, Op_RegI, 8, R8->as_VMReg() ); // v iarg6
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
99 reg_def R8_H ( SOC, SOC, Op_RegI, 99, R8->as_VMReg()->next() );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
100 reg_def R9 ( SOC, SOC, Op_RegI, 9, R9->as_VMReg() ); // v iarg7
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
101 reg_def R9_H ( SOC, SOC, Op_RegI, 99, R9->as_VMReg()->next() );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
102 reg_def R10 ( SOC, SOC, Op_RegI, 10, R10->as_VMReg() ); // v iarg8
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
103 reg_def R10_H( SOC, SOC, Op_RegI, 99, R10->as_VMReg()->next());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
104 reg_def R11 ( SOC, SOC, Op_RegI, 11, R11->as_VMReg() ); // v ENV / scratch
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
105 reg_def R11_H( SOC, SOC, Op_RegI, 99, R11->as_VMReg()->next());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
106 reg_def R12 ( SOC, SOC, Op_RegI, 12, R12->as_VMReg() ); // v scratch
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
107 reg_def R12_H( SOC, SOC, Op_RegI, 99, R12->as_VMReg()->next());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
108 reg_def R13 ( NS, NS, Op_RegI, 13, R13->as_VMReg() ); // s system thread id
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
109 reg_def R13_H( NS, NS, Op_RegI, 99, R13->as_VMReg()->next());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
110 reg_def R14 ( SOC, SOE, Op_RegI, 14, R14->as_VMReg() ); // nv
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
111 reg_def R14_H( SOC, SOE, Op_RegI, 99, R14->as_VMReg()->next());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
112 reg_def R15 ( SOC, SOE, Op_RegI, 15, R15->as_VMReg() ); // nv
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
113 reg_def R15_H( SOC, SOE, Op_RegI, 99, R15->as_VMReg()->next());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
114 reg_def R16 ( SOC, SOE, Op_RegI, 16, R16->as_VMReg() ); // nv
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
115 reg_def R16_H( SOC, SOE, Op_RegI, 99, R16->as_VMReg()->next());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
116 reg_def R17 ( SOC, SOE, Op_RegI, 17, R17->as_VMReg() ); // nv
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
117 reg_def R17_H( SOC, SOE, Op_RegI, 99, R17->as_VMReg()->next());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
118 reg_def R18 ( SOC, SOE, Op_RegI, 18, R18->as_VMReg() ); // nv
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
119 reg_def R18_H( SOC, SOE, Op_RegI, 99, R18->as_VMReg()->next());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
120 reg_def R19 ( SOC, SOE, Op_RegI, 19, R19->as_VMReg() ); // nv
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
121 reg_def R19_H( SOC, SOE, Op_RegI, 99, R19->as_VMReg()->next());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
122 reg_def R20 ( SOC, SOE, Op_RegI, 20, R20->as_VMReg() ); // nv
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
123 reg_def R20_H( SOC, SOE, Op_RegI, 99, R20->as_VMReg()->next());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
124 reg_def R21 ( SOC, SOE, Op_RegI, 21, R21->as_VMReg() ); // nv
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
125 reg_def R21_H( SOC, SOE, Op_RegI, 99, R21->as_VMReg()->next());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
126 reg_def R22 ( SOC, SOE, Op_RegI, 22, R22->as_VMReg() ); // nv
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
127 reg_def R22_H( SOC, SOE, Op_RegI, 99, R22->as_VMReg()->next());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
128 reg_def R23 ( SOC, SOE, Op_RegI, 23, R23->as_VMReg() ); // nv
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
129 reg_def R23_H( SOC, SOE, Op_RegI, 99, R23->as_VMReg()->next());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
130 reg_def R24 ( SOC, SOE, Op_RegI, 24, R24->as_VMReg() ); // nv
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
131 reg_def R24_H( SOC, SOE, Op_RegI, 99, R24->as_VMReg()->next());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
132 reg_def R25 ( SOC, SOE, Op_RegI, 25, R25->as_VMReg() ); // nv
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
133 reg_def R25_H( SOC, SOE, Op_RegI, 99, R25->as_VMReg()->next());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
134 reg_def R26 ( SOC, SOE, Op_RegI, 26, R26->as_VMReg() ); // nv
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
135 reg_def R26_H( SOC, SOE, Op_RegI, 99, R26->as_VMReg()->next());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
136 reg_def R27 ( SOC, SOE, Op_RegI, 27, R27->as_VMReg() ); // nv
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
137 reg_def R27_H( SOC, SOE, Op_RegI, 99, R27->as_VMReg()->next());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
138 reg_def R28 ( SOC, SOE, Op_RegI, 28, R28->as_VMReg() ); // nv
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
139 reg_def R28_H( SOC, SOE, Op_RegI, 99, R28->as_VMReg()->next());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
140 reg_def R29 ( SOC, SOE, Op_RegI, 29, R29->as_VMReg() ); // nv
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
141 reg_def R29_H( SOC, SOE, Op_RegI, 99, R29->as_VMReg()->next());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
142 reg_def R30 ( SOC, SOE, Op_RegI, 30, R30->as_VMReg() ); // nv
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
143 reg_def R30_H( SOC, SOE, Op_RegI, 99, R30->as_VMReg()->next());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
144 reg_def R31 ( SOC, SOE, Op_RegI, 31, R31->as_VMReg() ); // nv
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
145 reg_def R31_H( SOC, SOE, Op_RegI, 99, R31->as_VMReg()->next());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
146
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
147
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
148 // ----------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
149 // Float/Double Registers
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
150 // ----------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
151
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
152 // Double Registers
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
153 // The rules of ADL require that double registers be defined in pairs.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
154 // Each pair must be two 32-bit values, but not necessarily a pair of
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
155 // single float registers. In each pair, ADLC-assigned register numbers
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
156 // must be adjacent, with the lower number even. Finally, when the
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
157 // CPU stores such a register pair to memory, the word associated with
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
158 // the lower ADLC-assigned number must be stored to the lower address.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
159
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
160 // PPC64 has 32 64-bit floating-point registers. Each can store a single
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
161 // or double precision floating-point value.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
162
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
163 // types: v = volatile, nv = non-volatile, s = system
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
164 reg_def F0 ( SOC, SOC, Op_RegF, 0, F0->as_VMReg() ); // v scratch
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
165 reg_def F0_H ( SOC, SOC, Op_RegF, 99, F0->as_VMReg()->next() );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
166 reg_def F1 ( SOC, SOC, Op_RegF, 1, F1->as_VMReg() ); // v farg1 & fret
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
167 reg_def F1_H ( SOC, SOC, Op_RegF, 99, F1->as_VMReg()->next() );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
168 reg_def F2 ( SOC, SOC, Op_RegF, 2, F2->as_VMReg() ); // v farg2
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
169 reg_def F2_H ( SOC, SOC, Op_RegF, 99, F2->as_VMReg()->next() );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
170 reg_def F3 ( SOC, SOC, Op_RegF, 3, F3->as_VMReg() ); // v farg3
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
171 reg_def F3_H ( SOC, SOC, Op_RegF, 99, F3->as_VMReg()->next() );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
172 reg_def F4 ( SOC, SOC, Op_RegF, 4, F4->as_VMReg() ); // v farg4
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
173 reg_def F4_H ( SOC, SOC, Op_RegF, 99, F4->as_VMReg()->next() );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
174 reg_def F5 ( SOC, SOC, Op_RegF, 5, F5->as_VMReg() ); // v farg5
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
175 reg_def F5_H ( SOC, SOC, Op_RegF, 99, F5->as_VMReg()->next() );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
176 reg_def F6 ( SOC, SOC, Op_RegF, 6, F6->as_VMReg() ); // v farg6
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
177 reg_def F6_H ( SOC, SOC, Op_RegF, 99, F6->as_VMReg()->next() );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
178 reg_def F7 ( SOC, SOC, Op_RegF, 7, F7->as_VMReg() ); // v farg7
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
179 reg_def F7_H ( SOC, SOC, Op_RegF, 99, F7->as_VMReg()->next() );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
180 reg_def F8 ( SOC, SOC, Op_RegF, 8, F8->as_VMReg() ); // v farg8
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
181 reg_def F8_H ( SOC, SOC, Op_RegF, 99, F8->as_VMReg()->next() );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
182 reg_def F9 ( SOC, SOC, Op_RegF, 9, F9->as_VMReg() ); // v farg9
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
183 reg_def F9_H ( SOC, SOC, Op_RegF, 99, F9->as_VMReg()->next() );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
184 reg_def F10 ( SOC, SOC, Op_RegF, 10, F10->as_VMReg() ); // v farg10
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
185 reg_def F10_H( SOC, SOC, Op_RegF, 99, F10->as_VMReg()->next());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
186 reg_def F11 ( SOC, SOC, Op_RegF, 11, F11->as_VMReg() ); // v farg11
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
187 reg_def F11_H( SOC, SOC, Op_RegF, 99, F11->as_VMReg()->next());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
188 reg_def F12 ( SOC, SOC, Op_RegF, 12, F12->as_VMReg() ); // v farg12
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
189 reg_def F12_H( SOC, SOC, Op_RegF, 99, F12->as_VMReg()->next());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
190 reg_def F13 ( SOC, SOC, Op_RegF, 13, F13->as_VMReg() ); // v farg13
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
191 reg_def F13_H( SOC, SOC, Op_RegF, 99, F13->as_VMReg()->next());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
192 reg_def F14 ( SOC, SOE, Op_RegF, 14, F14->as_VMReg() ); // nv
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
193 reg_def F14_H( SOC, SOE, Op_RegF, 99, F14->as_VMReg()->next());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
194 reg_def F15 ( SOC, SOE, Op_RegF, 15, F15->as_VMReg() ); // nv
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
195 reg_def F15_H( SOC, SOE, Op_RegF, 99, F15->as_VMReg()->next());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
196 reg_def F16 ( SOC, SOE, Op_RegF, 16, F16->as_VMReg() ); // nv
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
197 reg_def F16_H( SOC, SOE, Op_RegF, 99, F16->as_VMReg()->next());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
198 reg_def F17 ( SOC, SOE, Op_RegF, 17, F17->as_VMReg() ); // nv
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
199 reg_def F17_H( SOC, SOE, Op_RegF, 99, F17->as_VMReg()->next());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
200 reg_def F18 ( SOC, SOE, Op_RegF, 18, F18->as_VMReg() ); // nv
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
201 reg_def F18_H( SOC, SOE, Op_RegF, 99, F18->as_VMReg()->next());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
202 reg_def F19 ( SOC, SOE, Op_RegF, 19, F19->as_VMReg() ); // nv
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
203 reg_def F19_H( SOC, SOE, Op_RegF, 99, F19->as_VMReg()->next());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
204 reg_def F20 ( SOC, SOE, Op_RegF, 20, F20->as_VMReg() ); // nv
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
205 reg_def F20_H( SOC, SOE, Op_RegF, 99, F20->as_VMReg()->next());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
206 reg_def F21 ( SOC, SOE, Op_RegF, 21, F21->as_VMReg() ); // nv
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
207 reg_def F21_H( SOC, SOE, Op_RegF, 99, F21->as_VMReg()->next());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
208 reg_def F22 ( SOC, SOE, Op_RegF, 22, F22->as_VMReg() ); // nv
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
209 reg_def F22_H( SOC, SOE, Op_RegF, 99, F22->as_VMReg()->next());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
210 reg_def F23 ( SOC, SOE, Op_RegF, 23, F23->as_VMReg() ); // nv
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
211 reg_def F23_H( SOC, SOE, Op_RegF, 99, F23->as_VMReg()->next());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
212 reg_def F24 ( SOC, SOE, Op_RegF, 24, F24->as_VMReg() ); // nv
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
213 reg_def F24_H( SOC, SOE, Op_RegF, 99, F24->as_VMReg()->next());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
214 reg_def F25 ( SOC, SOE, Op_RegF, 25, F25->as_VMReg() ); // nv
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
215 reg_def F25_H( SOC, SOE, Op_RegF, 99, F25->as_VMReg()->next());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
216 reg_def F26 ( SOC, SOE, Op_RegF, 26, F26->as_VMReg() ); // nv
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
217 reg_def F26_H( SOC, SOE, Op_RegF, 99, F26->as_VMReg()->next());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
218 reg_def F27 ( SOC, SOE, Op_RegF, 27, F27->as_VMReg() ); // nv
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
219 reg_def F27_H( SOC, SOE, Op_RegF, 99, F27->as_VMReg()->next());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
220 reg_def F28 ( SOC, SOE, Op_RegF, 28, F28->as_VMReg() ); // nv
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
221 reg_def F28_H( SOC, SOE, Op_RegF, 99, F28->as_VMReg()->next());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
222 reg_def F29 ( SOC, SOE, Op_RegF, 29, F29->as_VMReg() ); // nv
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
223 reg_def F29_H( SOC, SOE, Op_RegF, 99, F29->as_VMReg()->next());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
224 reg_def F30 ( SOC, SOE, Op_RegF, 30, F30->as_VMReg() ); // nv
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
225 reg_def F30_H( SOC, SOE, Op_RegF, 99, F30->as_VMReg()->next());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
226 reg_def F31 ( SOC, SOE, Op_RegF, 31, F31->as_VMReg() ); // nv
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
227 reg_def F31_H( SOC, SOE, Op_RegF, 99, F31->as_VMReg()->next());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
228
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
229 // ----------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
230 // Special Registers
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
231 // ----------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
232
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
233 // Condition Codes Flag Registers
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
234
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
235 // PPC64 has 8 condition code "registers" which are all contained
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
236 // in the CR register.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
237
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
238 // types: v = volatile, nv = non-volatile, s = system
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
239 reg_def CCR0(SOC, SOC, Op_RegFlags, 0, CCR0->as_VMReg()); // v
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
240 reg_def CCR1(SOC, SOC, Op_RegFlags, 1, CCR1->as_VMReg()); // v
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
241 reg_def CCR2(SOC, SOC, Op_RegFlags, 2, CCR2->as_VMReg()); // nv
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
242 reg_def CCR3(SOC, SOC, Op_RegFlags, 3, CCR3->as_VMReg()); // nv
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
243 reg_def CCR4(SOC, SOC, Op_RegFlags, 4, CCR4->as_VMReg()); // nv
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
244 reg_def CCR5(SOC, SOC, Op_RegFlags, 5, CCR5->as_VMReg()); // v
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
245 reg_def CCR6(SOC, SOC, Op_RegFlags, 6, CCR6->as_VMReg()); // v
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
246 reg_def CCR7(SOC, SOC, Op_RegFlags, 7, CCR7->as_VMReg()); // v
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
247
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
248 // Special registers of PPC64
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
249
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
250 reg_def SR_XER( SOC, SOC, Op_RegP, 0, SR_XER->as_VMReg()); // v
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
251 reg_def SR_LR( SOC, SOC, Op_RegP, 1, SR_LR->as_VMReg()); // v
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
252 reg_def SR_CTR( SOC, SOC, Op_RegP, 2, SR_CTR->as_VMReg()); // v
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
253 reg_def SR_VRSAVE( SOC, SOC, Op_RegP, 3, SR_VRSAVE->as_VMReg()); // v
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
254 reg_def SR_SPEFSCR(SOC, SOC, Op_RegP, 4, SR_SPEFSCR->as_VMReg()); // v
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
255 reg_def SR_PPR( SOC, SOC, Op_RegP, 5, SR_PPR->as_VMReg()); // v
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
256
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
257
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
258 // ----------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
259 // Specify priority of register selection within phases of register
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
260 // allocation. Highest priority is first. A useful heuristic is to
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
261 // give registers a low priority when they are required by machine
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
262 // instructions, like EAX and EDX on I486, and choose no-save registers
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
263 // before save-on-call, & save-on-call before save-on-entry. Registers
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
264 // which participate in fixed calling sequences should come last.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
265 // Registers which are used as pairs must fall on an even boundary.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
266
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
267 // It's worth about 1% on SPEC geomean to get this right.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
268
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
269 // Chunk0, chunk1, and chunk2 form the MachRegisterNumbers enumeration
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
270 // in adGlobals_ppc64.hpp which defines the <register>_num values, e.g.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
271 // R3_num. Therefore, R3_num may not be (and in reality is not)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
272 // the same as R3->encoding()! Furthermore, we cannot make any
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
273 // assumptions on ordering, e.g. R3_num may be less than R2_num.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
274 // Additionally, the function
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
275 // static enum RC rc_class(OptoReg::Name reg )
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
276 // maps a given <register>_num value to its chunk type (except for flags)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
277 // and its current implementation relies on chunk0 and chunk1 having a
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
278 // size of 64 each.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
279
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
280 // If you change this allocation class, please have a look at the
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
281 // default values for the parameters RoundRobinIntegerRegIntervalStart
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
282 // and RoundRobinFloatRegIntervalStart
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
283
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
284 alloc_class chunk0 (
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
285 // Chunk0 contains *all* 64 integer registers halves.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
286
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
287 // "non-volatile" registers
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
288 R14, R14_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
289 R15, R15_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
290 R17, R17_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
291 R18, R18_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
292 R19, R19_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
293 R20, R20_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
294 R21, R21_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
295 R22, R22_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
296 R23, R23_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
297 R24, R24_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
298 R25, R25_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
299 R26, R26_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
300 R27, R27_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
301 R28, R28_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
302 R29, R29_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
303 R30, R30_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
304 R31, R31_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
305
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
306 // scratch/special registers
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
307 R11, R11_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
308 R12, R12_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
309
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
310 // argument registers
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
311 R10, R10_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
312 R9, R9_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
313 R8, R8_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
314 R7, R7_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
315 R6, R6_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
316 R5, R5_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
317 R4, R4_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
318 R3, R3_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
319
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
320 // special registers, not available for allocation
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
321 R16, R16_H, // R16_thread
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
322 R13, R13_H, // system thread id
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
323 R2, R2_H, // may be used for TOC
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
324 R1, R1_H, // SP
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
325 R0, R0_H // R0 (scratch)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
326 );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
327
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
328 // If you change this allocation class, please have a look at the
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
329 // default values for the parameters RoundRobinIntegerRegIntervalStart
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
330 // and RoundRobinFloatRegIntervalStart
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
331
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
332 alloc_class chunk1 (
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
333 // Chunk1 contains *all* 64 floating-point registers halves.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
334
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
335 // scratch register
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
336 F0, F0_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
337
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
338 // argument registers
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
339 F13, F13_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
340 F12, F12_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
341 F11, F11_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
342 F10, F10_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
343 F9, F9_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
344 F8, F8_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
345 F7, F7_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
346 F6, F6_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
347 F5, F5_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
348 F4, F4_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
349 F3, F3_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
350 F2, F2_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
351 F1, F1_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
352
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
353 // non-volatile registers
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
354 F14, F14_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
355 F15, F15_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
356 F16, F16_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
357 F17, F17_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
358 F18, F18_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
359 F19, F19_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
360 F20, F20_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
361 F21, F21_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
362 F22, F22_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
363 F23, F23_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
364 F24, F24_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
365 F25, F25_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
366 F26, F26_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
367 F27, F27_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
368 F28, F28_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
369 F29, F29_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
370 F30, F30_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
371 F31, F31_H
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
372 );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
373
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
374 alloc_class chunk2 (
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
375 // Chunk2 contains *all* 8 condition code registers.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
376
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
377 CCR0,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
378 CCR1,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
379 CCR2,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
380 CCR3,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
381 CCR4,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
382 CCR5,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
383 CCR6,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
384 CCR7
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
385 );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
386
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
387 alloc_class chunk3 (
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
388 // special registers
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
389 // These registers are not allocated, but used for nodes generated by postalloc expand.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
390 SR_XER,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
391 SR_LR,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
392 SR_CTR,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
393 SR_VRSAVE,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
394 SR_SPEFSCR,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
395 SR_PPR
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
396 );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
397
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
398 //-------Architecture Description Register Classes-----------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
399
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
400 // Several register classes are automatically defined based upon
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
401 // information in this architecture description.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
402
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
403 // 1) reg_class inline_cache_reg ( as defined in frame section )
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
404 // 2) reg_class compiler_method_oop_reg ( as defined in frame section )
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
405 // 2) reg_class interpreter_method_oop_reg ( as defined in frame section )
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
406 // 3) reg_class stack_slots( /* one chunk of stack-based "registers" */ )
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
407 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
408
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
409 // ----------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
410 // 32 Bit Register Classes
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
411 // ----------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
412
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
413 // We specify registers twice, once as read/write, and once read-only.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
414 // We use the read-only registers for source operands. With this, we
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
415 // can include preset read only registers in this class, as a hard-coded
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
416 // '0'-register. (We used to simulate this on ppc.)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
417
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
418 // 32 bit registers that can be read and written i.e. these registers
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
419 // can be dest (or src) of normal instructions.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
420 reg_class bits32_reg_rw(
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
421 /*R0*/ // R0
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
422 /*R1*/ // SP
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
423 R2, // TOC
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
424 R3,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
425 R4,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
426 R5,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
427 R6,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
428 R7,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
429 R8,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
430 R9,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
431 R10,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
432 R11,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
433 R12,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
434 /*R13*/ // system thread id
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
435 R14,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
436 R15,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
437 /*R16*/ // R16_thread
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
438 R17,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
439 R18,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
440 R19,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
441 R20,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
442 R21,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
443 R22,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
444 R23,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
445 R24,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
446 R25,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
447 R26,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
448 R27,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
449 R28,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
450 /*R29*/ // global TOC
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
451 /*R30*/ // Narrow Oop Base
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
452 R31
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
453 );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
454
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
455 // 32 bit registers that can only be read i.e. these registers can
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
456 // only be src of all instructions.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
457 reg_class bits32_reg_ro(
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
458 /*R0*/ // R0
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
459 /*R1*/ // SP
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
460 R2 // TOC
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
461 R3,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
462 R4,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
463 R5,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
464 R6,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
465 R7,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
466 R8,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
467 R9,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
468 R10,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
469 R11,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
470 R12,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
471 /*R13*/ // system thread id
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
472 R14,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
473 R15,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
474 /*R16*/ // R16_thread
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
475 R17,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
476 R18,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
477 R19,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
478 R20,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
479 R21,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
480 R22,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
481 R23,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
482 R24,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
483 R25,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
484 R26,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
485 R27,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
486 R28,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
487 /*R29*/
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
488 /*R30*/ // Narrow Oop Base
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
489 R31
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
490 );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
491
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
492 // Complement-required-in-pipeline operands for narrow oops.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
493 reg_class bits32_reg_ro_not_complement (
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
494 /*R0*/ // R0
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
495 R1, // SP
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
496 R2, // TOC
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
497 R3,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
498 R4,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
499 R5,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
500 R6,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
501 R7,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
502 R8,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
503 R9,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
504 R10,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
505 R11,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
506 R12,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
507 /*R13,*/ // system thread id
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
508 R14,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
509 R15,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
510 R16, // R16_thread
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
511 R17,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
512 R18,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
513 R19,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
514 R20,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
515 R21,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
516 R22,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
517 /*R23,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
518 R24,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
519 R25,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
520 R26,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
521 R27,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
522 R28,*/
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
523 /*R29,*/ // TODO: let allocator handle TOC!!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
524 /*R30,*/
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
525 R31
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
526 );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
527
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
528 // Complement-required-in-pipeline operands for narrow oops.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
529 // See 64-bit declaration.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
530 reg_class bits32_reg_ro_complement (
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
531 R23,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
532 R24,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
533 R25,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
534 R26,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
535 R27,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
536 R28
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
537 );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
538
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
539 reg_class rscratch1_bits32_reg(R11);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
540 reg_class rscratch2_bits32_reg(R12);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
541 reg_class rarg1_bits32_reg(R3);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
542 reg_class rarg2_bits32_reg(R4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
543 reg_class rarg3_bits32_reg(R5);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
544 reg_class rarg4_bits32_reg(R6);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
545
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
546 // ----------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
547 // 64 Bit Register Classes
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
548 // ----------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
549 // 64-bit build means 64-bit pointers means hi/lo pairs
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
550
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
551 reg_class rscratch1_bits64_reg(R11_H, R11);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
552 reg_class rscratch2_bits64_reg(R12_H, R12);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
553 reg_class rarg1_bits64_reg(R3_H, R3);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
554 reg_class rarg2_bits64_reg(R4_H, R4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
555 reg_class rarg3_bits64_reg(R5_H, R5);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
556 reg_class rarg4_bits64_reg(R6_H, R6);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
557 // Thread register, 'written' by tlsLoadP, see there.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
558 reg_class thread_bits64_reg(R16_H, R16);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
559
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
560 reg_class r19_bits64_reg(R19_H, R19);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
561
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
562 // 64 bit registers that can be read and written i.e. these registers
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
563 // can be dest (or src) of normal instructions.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
564 reg_class bits64_reg_rw(
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
565 /*R0_H, R0*/ // R0
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
566 /*R1_H, R1*/ // SP
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
567 R2_H, R2, // TOC
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
568 R3_H, R3,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
569 R4_H, R4,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
570 R5_H, R5,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
571 R6_H, R6,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
572 R7_H, R7,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
573 R8_H, R8,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
574 R9_H, R9,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
575 R10_H, R10,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
576 R11_H, R11,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
577 R12_H, R12,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
578 /*R13_H, R13*/ // system thread id
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
579 R14_H, R14,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
580 R15_H, R15,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
581 /*R16_H, R16*/ // R16_thread
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
582 R17_H, R17,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
583 R18_H, R18,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
584 R19_H, R19,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
585 R20_H, R20,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
586 R21_H, R21,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
587 R22_H, R22,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
588 R23_H, R23,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
589 R24_H, R24,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
590 R25_H, R25,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
591 R26_H, R26,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
592 R27_H, R27,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
593 R28_H, R28,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
594 /*R29_H, R29*/
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
595 /*R30_H, R30*/
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
596 R31_H, R31
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
597 );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
598
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
599 // 64 bit registers used excluding r2, r11 and r12
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
600 // Used to hold the TOC to avoid collisions with expanded LeafCall which uses
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
601 // r2, r11 and r12 internally.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
602 reg_class bits64_reg_leaf_call(
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
603 /*R0_H, R0*/ // R0
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
604 /*R1_H, R1*/ // SP
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
605 /*R2_H, R2*/ // TOC
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
606 R3_H, R3,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
607 R4_H, R4,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
608 R5_H, R5,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
609 R6_H, R6,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
610 R7_H, R7,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
611 R8_H, R8,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
612 R9_H, R9,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
613 R10_H, R10,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
614 /*R11_H, R11*/
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
615 /*R12_H, R12*/
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
616 /*R13_H, R13*/ // system thread id
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
617 R14_H, R14,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
618 R15_H, R15,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
619 /*R16_H, R16*/ // R16_thread
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
620 R17_H, R17,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
621 R18_H, R18,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
622 R19_H, R19,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
623 R20_H, R20,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
624 R21_H, R21,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
625 R22_H, R22,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
626 R23_H, R23,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
627 R24_H, R24,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
628 R25_H, R25,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
629 R26_H, R26,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
630 R27_H, R27,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
631 R28_H, R28,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
632 /*R29_H, R29*/
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
633 /*R30_H, R30*/
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
634 R31_H, R31
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
635 );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
636
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
637 // Used to hold the TOC to avoid collisions with expanded DynamicCall
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
638 // which uses r19 as inline cache internally and expanded LeafCall which uses
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
639 // r2, r11 and r12 internally.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
640 reg_class bits64_constant_table_base(
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
641 /*R0_H, R0*/ // R0
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
642 /*R1_H, R1*/ // SP
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
643 /*R2_H, R2*/ // TOC
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
644 R3_H, R3,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
645 R4_H, R4,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
646 R5_H, R5,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
647 R6_H, R6,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
648 R7_H, R7,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
649 R8_H, R8,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
650 R9_H, R9,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
651 R10_H, R10,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
652 /*R11_H, R11*/
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
653 /*R12_H, R12*/
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
654 /*R13_H, R13*/ // system thread id
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
655 R14_H, R14,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
656 R15_H, R15,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
657 /*R16_H, R16*/ // R16_thread
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
658 R17_H, R17,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
659 R18_H, R18,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
660 /*R19_H, R19*/
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
661 R20_H, R20,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
662 R21_H, R21,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
663 R22_H, R22,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
664 R23_H, R23,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
665 R24_H, R24,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
666 R25_H, R25,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
667 R26_H, R26,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
668 R27_H, R27,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
669 R28_H, R28,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
670 /*R29_H, R29*/
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
671 /*R30_H, R30*/
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
672 R31_H, R31
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
673 );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
674
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
675 // 64 bit registers that can only be read i.e. these registers can
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
676 // only be src of all instructions.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
677 reg_class bits64_reg_ro(
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
678 /*R0_H, R0*/ // R0
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
679 R1_H, R1,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
680 R2_H, R2, // TOC
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
681 R3_H, R3,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
682 R4_H, R4,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
683 R5_H, R5,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
684 R6_H, R6,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
685 R7_H, R7,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
686 R8_H, R8,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
687 R9_H, R9,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
688 R10_H, R10,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
689 R11_H, R11,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
690 R12_H, R12,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
691 /*R13_H, R13*/ // system thread id
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
692 R14_H, R14,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
693 R15_H, R15,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
694 R16_H, R16, // R16_thread
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
695 R17_H, R17,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
696 R18_H, R18,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
697 R19_H, R19,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
698 R20_H, R20,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
699 R21_H, R21,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
700 R22_H, R22,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
701 R23_H, R23,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
702 R24_H, R24,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
703 R25_H, R25,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
704 R26_H, R26,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
705 R27_H, R27,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
706 R28_H, R28,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
707 /*R29_H, R29*/ // TODO: let allocator handle TOC!!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
708 /*R30_H, R30,*/
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
709 R31_H, R31
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
710 );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
711
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
712 // Complement-required-in-pipeline operands.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
713 reg_class bits64_reg_ro_not_complement (
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
714 /*R0_H, R0*/ // R0
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
715 R1_H, R1, // SP
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
716 R2_H, R2, // TOC
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
717 R3_H, R3,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
718 R4_H, R4,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
719 R5_H, R5,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
720 R6_H, R6,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
721 R7_H, R7,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
722 R8_H, R8,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
723 R9_H, R9,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
724 R10_H, R10,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
725 R11_H, R11,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
726 R12_H, R12,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
727 /*R13_H, R13*/ // system thread id
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
728 R14_H, R14,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
729 R15_H, R15,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
730 R16_H, R16, // R16_thread
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
731 R17_H, R17,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
732 R18_H, R18,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
733 R19_H, R19,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
734 R20_H, R20,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
735 R21_H, R21,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
736 R22_H, R22,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
737 /*R23_H, R23,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
738 R24_H, R24,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
739 R25_H, R25,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
740 R26_H, R26,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
741 R27_H, R27,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
742 R28_H, R28,*/
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
743 /*R29_H, R29*/ // TODO: let allocator handle TOC!!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
744 /*R30_H, R30,*/
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
745 R31_H, R31
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
746 );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
747
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
748 // Complement-required-in-pipeline operands.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
749 // This register mask is used for the trap instructions that implement
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
750 // the null checks on AIX. The trap instruction first computes the
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
751 // complement of the value it shall trap on. Because of this, the
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
752 // instruction can not be scheduled in the same cycle as an other
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
753 // instruction reading the normal value of the same register. So we
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
754 // force the value to check into 'bits64_reg_ro_not_complement'
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
755 // and then copy it to 'bits64_reg_ro_complement' for the trap.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
756 reg_class bits64_reg_ro_complement (
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
757 R23_H, R23,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
758 R24_H, R24,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
759 R25_H, R25,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
760 R26_H, R26,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
761 R27_H, R27,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
762 R28_H, R28
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
763 );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
764
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
765
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
766 // ----------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
767 // Special Class for Condition Code Flags Register
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
768
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
769 reg_class int_flags(
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
770 /*CCR0*/ // scratch
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
771 /*CCR1*/ // scratch
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
772 /*CCR2*/ // nv!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
773 /*CCR3*/ // nv!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
774 /*CCR4*/ // nv!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
775 CCR5,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
776 CCR6,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
777 CCR7
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
778 );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
779
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
780 reg_class int_flags_CR0(CCR0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
781 reg_class int_flags_CR1(CCR1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
782 reg_class int_flags_CR6(CCR6);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
783 reg_class ctr_reg(SR_CTR);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
784
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
785 // ----------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
786 // Float Register Classes
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
787 // ----------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
788
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
789 reg_class flt_reg(
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
790 /*F0*/ // scratch
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
791 F1,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
792 F2,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
793 F3,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
794 F4,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
795 F5,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
796 F6,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
797 F7,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
798 F8,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
799 F9,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
800 F10,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
801 F11,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
802 F12,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
803 F13,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
804 F14, // nv!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
805 F15, // nv!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
806 F16, // nv!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
807 F17, // nv!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
808 F18, // nv!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
809 F19, // nv!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
810 F20, // nv!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
811 F21, // nv!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
812 F22, // nv!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
813 F23, // nv!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
814 F24, // nv!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
815 F25, // nv!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
816 F26, // nv!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
817 F27, // nv!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
818 F28, // nv!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
819 F29, // nv!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
820 F30, // nv!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
821 F31 // nv!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
822 );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
823
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
824 // Double precision float registers have virtual `high halves' that
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
825 // are needed by the allocator.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
826 reg_class dbl_reg(
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
827 /*F0, F0_H*/ // scratch
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
828 F1, F1_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
829 F2, F2_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
830 F3, F3_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
831 F4, F4_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
832 F5, F5_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
833 F6, F6_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
834 F7, F7_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
835 F8, F8_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
836 F9, F9_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
837 F10, F10_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
838 F11, F11_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
839 F12, F12_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
840 F13, F13_H,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
841 F14, F14_H, // nv!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
842 F15, F15_H, // nv!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
843 F16, F16_H, // nv!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
844 F17, F17_H, // nv!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
845 F18, F18_H, // nv!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
846 F19, F19_H, // nv!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
847 F20, F20_H, // nv!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
848 F21, F21_H, // nv!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
849 F22, F22_H, // nv!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
850 F23, F23_H, // nv!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
851 F24, F24_H, // nv!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
852 F25, F25_H, // nv!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
853 F26, F26_H, // nv!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
854 F27, F27_H, // nv!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
855 F28, F28_H, // nv!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
856 F29, F29_H, // nv!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
857 F30, F30_H, // nv!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
858 F31, F31_H // nv!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
859 );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
860
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
861 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
862
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
863 //----------DEFINITION BLOCK---------------------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
864 // Define name --> value mappings to inform the ADLC of an integer valued name
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
865 // Current support includes integer values in the range [0, 0x7FFFFFFF]
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
866 // Format:
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
867 // int_def <name> ( <int_value>, <expression>);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
868 // Generated Code in ad_<arch>.hpp
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
869 // #define <name> (<expression>)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
870 // // value == <int_value>
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
871 // Generated code in ad_<arch>.cpp adlc_verification()
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
872 // assert( <name> == <int_value>, "Expect (<expression>) to equal <int_value>");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
873 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
874 definitions %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
875 // The default cost (of an ALU instruction).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
876 int_def DEFAULT_COST_LOW ( 30, 30);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
877 int_def DEFAULT_COST ( 100, 100);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
878 int_def HUGE_COST (1000000, 1000000);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
879
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
880 // Memory refs
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
881 int_def MEMORY_REF_COST_LOW ( 200, DEFAULT_COST * 2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
882 int_def MEMORY_REF_COST ( 300, DEFAULT_COST * 3);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
883
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
884 // Branches are even more expensive.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
885 int_def BRANCH_COST ( 900, DEFAULT_COST * 9);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
886 int_def CALL_COST ( 1300, DEFAULT_COST * 13);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
887 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
888
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
889
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
890 //----------SOURCE BLOCK-------------------------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
891 // This is a block of C++ code which provides values, functions, and
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
892 // definitions necessary in the rest of the architecture description.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
893 source_hpp %{
17809
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
894 // Header information of the source block.
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
895 // Method declarations/definitions which are used outside
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
896 // the ad-scope can conveniently be defined here.
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
897 //
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
898 // To keep related declarations/definitions/uses close together,
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
899 // we switch between source %{ }% and source_hpp %{ }% freely as needed.
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
900
17917
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
901 // Returns true if Node n is followed by a MemBar node that
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
902 // will do an acquire. If so, this node must not do the acquire
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
903 // operation.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
904 bool followed_by_acquire(const Node *n);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
905 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
906
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
907 source %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
908
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
909 // Optimize load-acquire.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
910 //
17917
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
911 // Check if acquire is unnecessary due to following operation that does
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
912 // acquire anyways.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
913 // Walk the pattern:
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
914 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
915 // n: Load.acq
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
916 // |
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
917 // MemBarAcquire
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
918 // | |
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
919 // Proj(ctrl) Proj(mem)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
920 // | |
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
921 // MemBarRelease/Volatile
17917
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
922 //
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
923 bool followed_by_acquire(const Node *load) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
924 assert(load->is_Load(), "So far implemented only for loads.");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
925
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
926 // Find MemBarAcquire.
17917
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
927 const Node *mba = NULL;
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
928 for (DUIterator_Fast imax, i = load->fast_outs(imax); i < imax; i++) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
929 const Node *out = load->fast_out(i);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
930 if (out->Opcode() == Op_MemBarAcquire) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
931 if (out->in(0) == load) continue; // Skip control edge, membar should be found via precedence edge.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
932 mba = out;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
933 break;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
934 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
935 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
936 if (!mba) return false;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
937
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
938 // Find following MemBar node.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
939 //
17917
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
940 // The following node must be reachable by control AND memory
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
941 // edge to assure no other operations are in between the two nodes.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
942 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
943 // So first get the Proj node, mem_proj, to use it to iterate forward.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
944 Node *mem_proj = NULL;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
945 for (DUIterator_Fast imax, i = mba->fast_outs(imax); i < imax; i++) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
946 mem_proj = mba->fast_out(i); // Throw out-of-bounds if proj not found
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
947 assert(mem_proj->is_Proj(), "only projections here");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
948 ProjNode *proj = mem_proj->as_Proj();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
949 if (proj->_con == TypeFunc::Memory &&
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
950 !Compile::current()->node_arena()->contains(mem_proj)) // Unmatched old-space only
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
951 break;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
952 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
953 assert(mem_proj->as_Proj()->_con == TypeFunc::Memory, "Graph broken");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
954
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
955 // Search MemBar behind Proj. If there are other memory operations
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
956 // behind the Proj we lost.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
957 for (DUIterator_Fast jmax, j = mem_proj->fast_outs(jmax); j < jmax; j++) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
958 Node *x = mem_proj->fast_out(j);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
959 // Proj might have an edge to a store or load node which precedes the membar.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
960 if (x->is_Mem()) return false;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
961
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
962 // On PPC64 release and volatile are implemented by an instruction
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
963 // that also has acquire semantics. I.e. there is no need for an
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
964 // acquire before these.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
965 int xop = x->Opcode();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
966 if (xop == Op_MemBarRelease || xop == Op_MemBarVolatile) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
967 // Make sure we're not missing Call/Phi/MergeMem by checking
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
968 // control edges. The control edge must directly lead back
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
969 // to the MemBarAcquire
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
970 Node *ctrl_proj = x->in(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
971 if (ctrl_proj->is_Proj() && ctrl_proj->in(0) == mba) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
972 return true;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
973 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
974 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
975 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
976
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
977 return false;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
978 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
979
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
980 #define __ _masm.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
981
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
982 // Tertiary op of a LoadP or StoreP encoding.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
983 #define REGP_OP true
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
984
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
985 // ****************************************************************************
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
986
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
987 // REQUIRED FUNCTIONALITY
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
988
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
989 // !!!!! Special hack to get all type of calls to specify the byte offset
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
990 // from the start of the call to the point where the return address
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
991 // will point.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
992
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
993 // PPC port: Removed use of lazy constant construct.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
994
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
995 int MachCallStaticJavaNode::ret_addr_offset() {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
996 // It's only a single branch-and-link instruction.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
997 return 4;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
998 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
999
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1000 int MachCallDynamicJavaNode::ret_addr_offset() {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1001 // Offset is 4 with postalloc expanded calls (bl is one instruction). We use
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1002 // postalloc expanded calls if we use inline caches and do not update method data.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1003 if (UseInlineCaches)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1004 return 4;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1005
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1006 int vtable_index = this->_vtable_index;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1007 if (vtable_index < 0) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1008 // Must be invalid_vtable_index, not nonvirtual_vtable_index.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1009 assert(vtable_index == Method::invalid_vtable_index, "correct sentinel value");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1010 return 12;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1011 } else {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1012 assert(!UseInlineCaches, "expect vtable calls only if not using ICs");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1013 return 24;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1014 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1015 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1016
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1017 int MachCallRuntimeNode::ret_addr_offset() {
17803
31e80afe3fed 8035647: PPC64: Support for elf v2 abi.
goetz
parents: 17802
diff changeset
1018 #if defined(ABI_ELFv2)
31e80afe3fed 8035647: PPC64: Support for elf v2 abi.
goetz
parents: 17802
diff changeset
1019 return 28;
31e80afe3fed 8035647: PPC64: Support for elf v2 abi.
goetz
parents: 17802
diff changeset
1020 #else
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1021 return 40;
17803
31e80afe3fed 8035647: PPC64: Support for elf v2 abi.
goetz
parents: 17802
diff changeset
1022 #endif
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1023 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1024
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1025 //=============================================================================
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1026
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1027 // condition code conversions
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1028
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1029 static int cc_to_boint(int cc) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1030 return Assembler::bcondCRbiIs0 | (cc & 8);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1031 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1032
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1033 static int cc_to_inverse_boint(int cc) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1034 return Assembler::bcondCRbiIs0 | (8-(cc & 8));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1035 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1036
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1037 static int cc_to_biint(int cc, int flags_reg) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1038 return (flags_reg << 2) | (cc & 3);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1039 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1040
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1041 //=============================================================================
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1042
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1043 // Compute padding required for nodes which need alignment. The padding
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1044 // is the number of bytes (not instructions) which will be inserted before
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1045 // the instruction. The padding must match the size of a NOP instruction.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1046
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1047 int string_indexOf_imm1_charNode::compute_padding(int current_offset) const {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1048 return (3*4-current_offset)&31;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1049 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1050
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1051 int string_indexOf_imm1Node::compute_padding(int current_offset) const {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1052 return (2*4-current_offset)&31;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1053 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1054
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1055 int string_indexOf_immNode::compute_padding(int current_offset) const {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1056 return (3*4-current_offset)&31;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1057 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1058
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1059 int string_indexOfNode::compute_padding(int current_offset) const {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1060 return (1*4-current_offset)&31;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1061 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1062
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1063 int string_compareNode::compute_padding(int current_offset) const {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1064 return (4*4-current_offset)&31;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1065 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1066
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1067 int string_equals_immNode::compute_padding(int current_offset) const {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1068 if (opnd_array(3)->constant() < 16) return 0; // Don't insert nops for short version (loop completely unrolled).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1069 return (2*4-current_offset)&31;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1070 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1071
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1072 int string_equalsNode::compute_padding(int current_offset) const {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1073 return (7*4-current_offset)&31;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1074 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1075
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1076 int inlineCallClearArrayNode::compute_padding(int current_offset) const {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1077 return (2*4-current_offset)&31;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1078 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1079
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1080 //=============================================================================
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1081
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1082 // Indicate if the safepoint node needs the polling page as an input.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1083 bool SafePointNode::needs_polling_address_input() {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1084 // The address is loaded from thread by a seperate node.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1085 return true;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1086 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1087
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1088 //=============================================================================
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1089
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1090 // Emit an interrupt that is caught by the debugger (for debugging compiler).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1091 void emit_break(CodeBuffer &cbuf) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1092 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1093 __ illtrap();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1094 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1095
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1096 #ifndef PRODUCT
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1097 void MachBreakpointNode::format(PhaseRegAlloc *ra_, outputStream *st) const {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1098 st->print("BREAKPOINT");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1099 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1100 #endif
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1101
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1102 void MachBreakpointNode::emit(CodeBuffer &cbuf, PhaseRegAlloc *ra_) const {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1103 emit_break(cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1104 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1105
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1106 uint MachBreakpointNode::size(PhaseRegAlloc *ra_) const {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1107 return MachNode::size(ra_);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1108 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1109
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1110 //=============================================================================
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1111
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1112 void emit_nop(CodeBuffer &cbuf) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1113 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1114 __ nop();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1115 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1116
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1117 static inline void emit_long(CodeBuffer &cbuf, int value) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1118 *((int*)(cbuf.insts_end())) = value;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1119 cbuf.set_insts_end(cbuf.insts_end() + BytesPerInstWord);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1120 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1121
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1122 //=============================================================================
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1123
17809
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
1124 %} // interrupt source
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
1125
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
1126 source_hpp %{ // Header information of the source block.
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
1127
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
1128 //--------------------------------------------------------------
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
1129 //---< Used for optimization in Compile::Shorten_branches >---
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
1130 //--------------------------------------------------------------
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
1131
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
1132 const uint trampoline_stub_size = 6 * BytesPerInstWord;
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
1133
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
1134 class CallStubImpl {
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
1135
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
1136 public:
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
1137
17917
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
1138 // Emit call stub, compiled java to interpreter.
17809
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
1139 static void emit_trampoline_stub(MacroAssembler &_masm, int destination_toc_offset, int insts_call_instruction_offset);
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
1140
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
1141 // Size of call trampoline stub.
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
1142 // This doesn't need to be accurate to the byte, but it
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
1143 // must be larger than or equal to the real size of the stub.
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
1144 static uint size_call_trampoline() {
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
1145 return trampoline_stub_size;
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
1146 }
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
1147
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
1148 // number of relocations needed by a call trampoline stub
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
1149 static uint reloc_call_trampoline() {
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
1150 return 5;
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
1151 }
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
1152
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
1153 };
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
1154
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
1155 %} // end source_hpp
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
1156
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
1157 source %{
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
1158
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1159 // Emit a trampoline stub for a call to a target which is too far away.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1160 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1161 // code sequences:
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1162 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1163 // call-site:
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1164 // branch-and-link to <destination> or <trampoline stub>
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1165 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1166 // Related trampoline stub for this call-site in the stub section:
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1167 // load the call target from the constant pool
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1168 // branch via CTR (LR/link still points to the call-site above)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1169
17809
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
1170 void CallStubImpl::emit_trampoline_stub(MacroAssembler &_masm, int destination_toc_offset, int insts_call_instruction_offset) {
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1171 // Start the stub.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1172 address stub = __ start_a_stub(Compile::MAX_stubs_size/2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1173 if (stub == NULL) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1174 Compile::current()->env()->record_out_of_memory_failure();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1175 return;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1176 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1177
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1178 // For java_to_interp stubs we use R11_scratch1 as scratch register
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1179 // and in call trampoline stubs we use R12_scratch2. This way we
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1180 // can distinguish them (see is_NativeCallTrampolineStub_at()).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1181 Register reg_scratch = R12_scratch2;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1182
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1183 // Create a trampoline stub relocation which relates this trampoline stub
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1184 // with the call instruction at insts_call_instruction_offset in the
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1185 // instructions code-section.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1186 __ relocate(trampoline_stub_Relocation::spec(__ code()->insts()->start() + insts_call_instruction_offset));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1187 const int stub_start_offset = __ offset();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1188
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1189 // Now, create the trampoline stub's code:
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1190 // - load the TOC
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1191 // - load the call target from the constant pool
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1192 // - call
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1193 __ calculate_address_from_global_toc(reg_scratch, __ method_toc());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1194 __ ld_largeoffset_unchecked(reg_scratch, destination_toc_offset, reg_scratch, false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1195 __ mtctr(reg_scratch);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1196 __ bctr();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1197
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1198 const address stub_start_addr = __ addr_at(stub_start_offset);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1199
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1200 // FIXME: Assert that the trampoline stub can be identified and patched.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1201
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1202 // Assert that the encoded destination_toc_offset can be identified and that it is correct.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1203 assert(destination_toc_offset == NativeCallTrampolineStub_at(stub_start_addr)->destination_toc_offset(),
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1204 "encoded offset into the constant pool must match");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1205 // Trampoline_stub_size should be good.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1206 assert((uint)(__ offset() - stub_start_offset) <= trampoline_stub_size, "should be good size");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1207 assert(is_NativeCallTrampolineStub_at(stub_start_addr), "doesn't look like a trampoline");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1208
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1209 // End the stub.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1210 __ end_a_stub();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1211 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1212
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1213 //=============================================================================
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1214
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1215 // Emit an inline branch-and-link call and a related trampoline stub.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1216 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1217 // code sequences:
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1218 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1219 // call-site:
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1220 // branch-and-link to <destination> or <trampoline stub>
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1221 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1222 // Related trampoline stub for this call-site in the stub section:
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1223 // load the call target from the constant pool
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1224 // branch via CTR (LR/link still points to the call-site above)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1225 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1226
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1227 typedef struct {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1228 int insts_call_instruction_offset;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1229 int ret_addr_offset;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1230 } EmitCallOffsets;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1231
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1232 // Emit a branch-and-link instruction that branches to a trampoline.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1233 // - Remember the offset of the branch-and-link instruction.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1234 // - Add a relocation at the branch-and-link instruction.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1235 // - Emit a branch-and-link.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1236 // - Remember the return pc offset.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1237 EmitCallOffsets emit_call_with_trampoline_stub(MacroAssembler &_masm, address entry_point, relocInfo::relocType rtype) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1238 EmitCallOffsets offsets = { -1, -1 };
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1239 const int start_offset = __ offset();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1240 offsets.insts_call_instruction_offset = __ offset();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1241
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1242 // No entry point given, use the current pc.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1243 if (entry_point == NULL) entry_point = __ pc();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1244
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1245 if (!Compile::current()->in_scratch_emit_size()) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1246 // Put the entry point as a constant into the constant pool.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1247 const address entry_point_toc_addr = __ address_constant(entry_point, RelocationHolder::none);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1248 const int entry_point_toc_offset = __ offset_to_method_toc(entry_point_toc_addr);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1249
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1250 // Emit the trampoline stub which will be related to the branch-and-link below.
17809
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
1251 CallStubImpl::emit_trampoline_stub(_masm, entry_point_toc_offset, offsets.insts_call_instruction_offset);
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1252 __ relocate(rtype);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1253 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1254
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1255 // Note: At this point we do not have the address of the trampoline
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1256 // stub, and the entry point might be too far away for bl, so __ pc()
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1257 // serves as dummy and the bl will be patched later.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1258 __ bl((address) __ pc());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1259
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1260 offsets.ret_addr_offset = __ offset() - start_offset;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1261
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1262 return offsets;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1263 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1264
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1265 //=============================================================================
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1266
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1267 // Factory for creating loadConL* nodes for large/small constant pool.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1268
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1269 static inline jlong replicate_immF(float con) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1270 // Replicate float con 2 times and pack into vector.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1271 int val = *((int*)&con);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1272 jlong lval = val;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1273 lval = (lval << 32) | (lval & 0xFFFFFFFFl);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1274 return lval;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1275 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1276
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1277 //=============================================================================
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1278
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1279 const RegMask& MachConstantBaseNode::_out_RegMask = BITS64_CONSTANT_TABLE_BASE_mask();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1280 int Compile::ConstantTable::calculate_table_base_offset() const {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1281 return 0; // absolute addressing, no offset
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1282 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1283
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1284 bool MachConstantBaseNode::requires_postalloc_expand() const { return true; }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1285 void MachConstantBaseNode::postalloc_expand(GrowableArray <Node *> *nodes, PhaseRegAlloc *ra_) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1286 Compile *C = ra_->C;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1287
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1288 iRegPdstOper *op_dst = new (C) iRegPdstOper();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1289 MachNode *m1 = new (C) loadToc_hiNode();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1290 MachNode *m2 = new (C) loadToc_loNode();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1291
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1292 m1->add_req(NULL);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1293 m2->add_req(NULL, m1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1294 m1->_opnds[0] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1295 m2->_opnds[0] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1296 m2->_opnds[1] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1297 ra_->set_pair(m1->_idx, ra_->get_reg_second(this), ra_->get_reg_first(this));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1298 ra_->set_pair(m2->_idx, ra_->get_reg_second(this), ra_->get_reg_first(this));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1299 nodes->push(m1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1300 nodes->push(m2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1301 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1302
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1303 void MachConstantBaseNode::emit(CodeBuffer& cbuf, PhaseRegAlloc* ra_) const {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1304 // Is postalloc expanded.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1305 ShouldNotReachHere();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1306 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1307
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1308 uint MachConstantBaseNode::size(PhaseRegAlloc* ra_) const {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1309 return 0;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1310 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1311
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1312 #ifndef PRODUCT
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1313 void MachConstantBaseNode::format(PhaseRegAlloc* ra_, outputStream* st) const {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1314 st->print("-- \t// MachConstantBaseNode (empty encoding)");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1315 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1316 #endif
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1317
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1318 //=============================================================================
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1319
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1320 #ifndef PRODUCT
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1321 void MachPrologNode::format(PhaseRegAlloc *ra_, outputStream *st) const {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1322 Compile* C = ra_->C;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1323 const long framesize = C->frame_slots() << LogBytesPerInt;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1324
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1325 st->print("PROLOG\n\t");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1326 if (C->need_stack_bang(framesize)) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1327 st->print("stack_overflow_check\n\t");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1328 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1329
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1330 if (!false /* TODO: PPC port C->is_frameless_method()*/) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1331 st->print("save return pc\n\t");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1332 st->print("push frame %d\n\t", -framesize);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1333 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1334 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1335 #endif
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1336
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1337 // Macro used instead of the common __ to emulate the pipes of PPC.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1338 // Instead of e.g. __ ld(...) one hase to write ___(ld) ld(...) This enables the
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1339 // micro scheduler to cope with "hand written" assembler like in the prolog. Though
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1340 // still no scheduling of this code is possible, the micro scheduler is aware of the
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1341 // code and can update its internal data. The following mechanism is used to achieve this:
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1342 // The micro scheduler calls size() of each compound node during scheduling. size() does a
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1343 // dummy emit and only during this dummy emit C->hb_scheduling() is not NULL.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1344 #if 0 // TODO: PPC port
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1345 #define ___(op) if (UsePower6SchedulerPPC64 && C->hb_scheduling()) \
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1346 C->hb_scheduling()->_pdScheduling->PdEmulatePipe(ppc64Opcode_##op); \
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1347 _masm.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1348 #define ___stop if (UsePower6SchedulerPPC64 && C->hb_scheduling()) \
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1349 C->hb_scheduling()->_pdScheduling->PdEmulatePipe(archOpcode_none)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1350 #define ___advance if (UsePower6SchedulerPPC64 && C->hb_scheduling()) \
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1351 C->hb_scheduling()->_pdScheduling->advance_offset
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1352 #else
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1353 #define ___(op) if (UsePower6SchedulerPPC64) \
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1354 Unimplemented(); \
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1355 _masm.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1356 #define ___stop if (UsePower6SchedulerPPC64) \
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1357 Unimplemented()
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1358 #define ___advance if (UsePower6SchedulerPPC64) \
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1359 Unimplemented()
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1360 #endif
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1361
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1362 void MachPrologNode::emit(CodeBuffer &cbuf, PhaseRegAlloc *ra_) const {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1363 Compile* C = ra_->C;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1364 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1365
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1366 const long framesize = ((long)C->frame_slots()) << LogBytesPerInt;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1367 assert(framesize%(2*wordSize) == 0, "must preserve 2*wordSize alignment");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1368
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1369 const bool method_is_frameless = false /* TODO: PPC port C->is_frameless_method()*/;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1370
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1371 const Register return_pc = R20; // Must match return_addr() in frame section.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1372 const Register callers_sp = R21;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1373 const Register push_frame_temp = R22;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1374 const Register toc_temp = R23;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1375 assert_different_registers(R11, return_pc, callers_sp, push_frame_temp, toc_temp);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1376
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1377 if (method_is_frameless) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1378 // Add nop at beginning of all frameless methods to prevent any
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1379 // oop instructions from getting overwritten by make_not_entrant
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1380 // (patching attempt would fail).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1381 ___(nop) nop();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1382 } else {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1383 // Get return pc.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1384 ___(mflr) mflr(return_pc);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1385 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1386
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1387 // Calls to C2R adapters often do not accept exceptional returns.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1388 // We require that their callers must bang for them. But be
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1389 // careful, because some VM calls (such as call site linkage) can
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1390 // use several kilobytes of stack. But the stack safety zone should
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1391 // account for that. See bugs 4446381, 4468289, 4497237.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1392 if (C->need_stack_bang(framesize) && UseStackBanging) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1393 // Unfortunately we cannot use the function provided in
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1394 // assembler.cpp as we have to emulate the pipes. So I had to
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1395 // insert the code of generate_stack_overflow_check(), see
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1396 // assembler.cpp for some illuminative comments.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1397 const int page_size = os::vm_page_size();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1398 int bang_end = StackShadowPages*page_size;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1399
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1400 // This is how far the previous frame's stack banging extended.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1401 const int bang_end_safe = bang_end;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1402
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1403 if (framesize > page_size) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1404 bang_end += framesize;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1405 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1406
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1407 int bang_offset = bang_end_safe;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1408
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1409 while (bang_offset <= bang_end) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1410 // Need at least one stack bang at end of shadow zone.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1411
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1412 // Again I had to copy code, this time from assembler_ppc64.cpp,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1413 // bang_stack_with_offset - see there for comments.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1414
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1415 // Stack grows down, caller passes positive offset.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1416 assert(bang_offset > 0, "must bang with positive offset");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1417
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1418 long stdoffset = -bang_offset;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1419
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1420 if (Assembler::is_simm(stdoffset, 16)) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1421 // Signed 16 bit offset, a simple std is ok.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1422 if (UseLoadInstructionsForStackBangingPPC64) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1423 ___(ld) ld(R0, (int)(signed short)stdoffset, R1_SP);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1424 } else {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1425 ___(std) std(R0, (int)(signed short)stdoffset, R1_SP);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1426 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1427 } else if (Assembler::is_simm(stdoffset, 31)) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1428 // Use largeoffset calculations for addis & ld/std.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1429 const int hi = MacroAssembler::largeoffset_si16_si16_hi(stdoffset);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1430 const int lo = MacroAssembler::largeoffset_si16_si16_lo(stdoffset);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1431
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1432 Register tmp = R11;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1433 ___(addis) addis(tmp, R1_SP, hi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1434 if (UseLoadInstructionsForStackBangingPPC64) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1435 ___(ld) ld(R0, lo, tmp);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1436 } else {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1437 ___(std) std(R0, lo, tmp);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1438 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1439 } else {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1440 ShouldNotReachHere();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1441 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1442
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1443 bang_offset += page_size;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1444 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1445 // R11 trashed
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1446 } // C->need_stack_bang(framesize) && UseStackBanging
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1447
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1448 unsigned int bytes = (unsigned int)framesize;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1449 long offset = Assembler::align_addr(bytes, frame::alignment_in_bytes);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1450 ciMethod *currMethod = C -> method();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1451
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1452 // Optimized version for most common case.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1453 if (UsePower6SchedulerPPC64 &&
17793
c668f307a4c0 8031319: PPC64: Some fixes in ppc and aix coding.
goetz
parents: 17791
diff changeset
1454 !method_is_frameless && Assembler::is_simm((int)(-offset), 16) &&
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1455 !(false /* ConstantsALot TODO: PPC port*/)) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1456 ___(or) mr(callers_sp, R1_SP);
17793
c668f307a4c0 8031319: PPC64: Some fixes in ppc and aix coding.
goetz
parents: 17791
diff changeset
1457 ___(std) std(return_pc, _abi(lr), R1_SP);
c668f307a4c0 8031319: PPC64: Some fixes in ppc and aix coding.
goetz
parents: 17791
diff changeset
1458 ___(stdu) stdu(R1_SP, -offset, R1_SP);
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1459 return;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1460 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1461
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1462 if (!method_is_frameless) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1463 // Get callers sp.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1464 ___(or) mr(callers_sp, R1_SP);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1465
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1466 // Push method's frame, modifies SP.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1467 assert(Assembler::is_uimm(framesize, 32U), "wrong type");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1468 // The ABI is already accounted for in 'framesize' via the
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1469 // 'out_preserve' area.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1470 Register tmp = push_frame_temp;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1471 // Had to insert code of push_frame((unsigned int)framesize, push_frame_temp).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1472 if (Assembler::is_simm(-offset, 16)) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1473 ___(stdu) stdu(R1_SP, -offset, R1_SP);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1474 } else {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1475 long x = -offset;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1476 // Had to insert load_const(tmp, -offset).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1477 ___(addis) lis( tmp, (int)((signed short)(((x >> 32) & 0xffff0000) >> 16)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1478 ___(ori) ori( tmp, tmp, ((x >> 32) & 0x0000ffff));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1479 ___(rldicr) sldi(tmp, tmp, 32);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1480 ___(oris) oris(tmp, tmp, (x & 0xffff0000) >> 16);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1481 ___(ori) ori( tmp, tmp, (x & 0x0000ffff));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1482
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1483 ___(stdux) stdux(R1_SP, R1_SP, tmp);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1484 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1485 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1486 #if 0 // TODO: PPC port
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1487 // For testing large constant pools, emit a lot of constants to constant pool.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1488 // "Randomize" const_size.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1489 if (ConstantsALot) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1490 const int num_consts = const_size();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1491 for (int i = 0; i < num_consts; i++) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1492 __ long_constant(0xB0B5B00BBABE);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1493 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1494 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1495 #endif
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1496 if (!method_is_frameless) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1497 // Save return pc.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1498 ___(std) std(return_pc, _abi(lr), callers_sp);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1499 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1500 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1501 #undef ___
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1502 #undef ___stop
17793
c668f307a4c0 8031319: PPC64: Some fixes in ppc and aix coding.
goetz
parents: 17791
diff changeset
1503 #undef ___advance
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1504
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1505 uint MachPrologNode::size(PhaseRegAlloc *ra_) const {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1506 // Variable size. determine dynamically.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1507 return MachNode::size(ra_);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1508 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1509
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1510 int MachPrologNode::reloc() const {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1511 // Return number of relocatable values contained in this instruction.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1512 return 1; // 1 reloc entry for load_const(toc).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1513 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1514
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1515 //=============================================================================
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1516
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1517 #ifndef PRODUCT
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1518 void MachEpilogNode::format(PhaseRegAlloc *ra_, outputStream *st) const {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1519 Compile* C = ra_->C;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1520
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1521 st->print("EPILOG\n\t");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1522 st->print("restore return pc\n\t");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1523 st->print("pop frame\n\t");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1524
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1525 if (do_polling() && C->is_method_compilation()) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1526 st->print("touch polling page\n\t");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1527 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1528 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1529 #endif
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1530
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1531 void MachEpilogNode::emit(CodeBuffer &cbuf, PhaseRegAlloc *ra_) const {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1532 Compile* C = ra_->C;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1533 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1534
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1535 const long framesize = ((long)C->frame_slots()) << LogBytesPerInt;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1536 assert(framesize >= 0, "negative frame-size?");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1537
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1538 const bool method_needs_polling = do_polling() && C->is_method_compilation();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1539 const bool method_is_frameless = false /* TODO: PPC port C->is_frameless_method()*/;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1540 const Register return_pc = R11;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1541 const Register polling_page = R12;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1542
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1543 if (!method_is_frameless) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1544 // Restore return pc relative to callers' sp.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1545 __ ld(return_pc, ((int)framesize) + _abi(lr), R1_SP);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1546 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1547
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1548 if (method_needs_polling) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1549 if (LoadPollAddressFromThread) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1550 // TODO: PPC port __ ld(polling_page, in_bytes(JavaThread::poll_address_offset()), R16_thread);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1551 Unimplemented();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1552 } else {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1553 __ load_const_optimized(polling_page, (long)(address) os::get_polling_page()); // TODO: PPC port: get_standard_polling_page()
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1554 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1555 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1556
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1557 if (!method_is_frameless) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1558 // Move return pc to LR.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1559 __ mtlr(return_pc);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1560 // Pop frame (fixed frame-size).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1561 __ addi(R1_SP, R1_SP, (int)framesize);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1562 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1563
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1564 if (method_needs_polling) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1565 // We need to mark the code position where the load from the safepoint
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1566 // polling page was emitted as relocInfo::poll_return_type here.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1567 __ relocate(relocInfo::poll_return_type);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1568 __ load_from_polling_page(polling_page);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1569 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1570 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1571
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1572 uint MachEpilogNode::size(PhaseRegAlloc *ra_) const {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1573 // Variable size. Determine dynamically.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1574 return MachNode::size(ra_);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1575 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1576
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1577 int MachEpilogNode::reloc() const {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1578 // Return number of relocatable values contained in this instruction.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1579 return 1; // 1 for load_from_polling_page.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1580 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1581
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1582 const Pipeline * MachEpilogNode::pipeline() const {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1583 return MachNode::pipeline_class();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1584 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1585
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1586 // This method seems to be obsolete. It is declared in machnode.hpp
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1587 // and defined in all *.ad files, but it is never called. Should we
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1588 // get rid of it?
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1589 int MachEpilogNode::safepoint_offset() const {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1590 assert(do_polling(), "no return for this epilog node");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1591 return 0;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1592 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1593
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1594 #if 0 // TODO: PPC port
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1595 void MachLoadPollAddrLateNode::emit(CodeBuffer& cbuf, PhaseRegAlloc* ra_) const {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1596 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1597 if (LoadPollAddressFromThread) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1598 _masm.ld(R11, in_bytes(JavaThread::poll_address_offset()), R16_thread);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1599 } else {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1600 _masm.nop();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1601 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1602 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1603
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1604 uint MachLoadPollAddrLateNode::size(PhaseRegAlloc* ra_) const {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1605 if (LoadPollAddressFromThread) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1606 return 4;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1607 } else {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1608 return 4;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1609 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1610 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1611
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1612 #ifndef PRODUCT
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1613 void MachLoadPollAddrLateNode::format(PhaseRegAlloc* ra_, outputStream* st) const {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1614 st->print_cr(" LD R11, PollAddressOffset, R16_thread \t// LoadPollAddressFromThread");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1615 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1616 #endif
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1617
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1618 const RegMask &MachLoadPollAddrLateNode::out_RegMask() const {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1619 return RSCRATCH1_BITS64_REG_mask();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1620 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1621 #endif // PPC port
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1622
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1623 // =============================================================================
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1624
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1625 // Figure out which register class each belongs in: rc_int, rc_float or
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1626 // rc_stack.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1627 enum RC { rc_bad, rc_int, rc_float, rc_stack };
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1628
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1629 static enum RC rc_class(OptoReg::Name reg) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1630 // Return the register class for the given register. The given register
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1631 // reg is a <register>_num value, which is an index into the MachRegisterNumbers
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1632 // enumeration in adGlobals_ppc64.hpp.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1633
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1634 if (reg == OptoReg::Bad) return rc_bad;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1635
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1636 // We have 64 integer register halves, starting at index 0.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1637 if (reg < 64) return rc_int;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1638
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1639 // We have 64 floating-point register halves, starting at index 64.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1640 if (reg < 64+64) return rc_float;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1641
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1642 // Between float regs & stack are the flags regs.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1643 assert(OptoReg::is_stack(reg), "blow up if spilling flags");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1644
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1645 return rc_stack;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1646 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1647
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1648 static int ld_st_helper(CodeBuffer *cbuf, const char *op_str, uint opcode, int reg, int offset,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1649 bool do_print, Compile* C, outputStream *st) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1650
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1651 assert(opcode == Assembler::LD_OPCODE ||
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1652 opcode == Assembler::STD_OPCODE ||
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1653 opcode == Assembler::LWZ_OPCODE ||
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1654 opcode == Assembler::STW_OPCODE ||
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1655 opcode == Assembler::LFD_OPCODE ||
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1656 opcode == Assembler::STFD_OPCODE ||
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1657 opcode == Assembler::LFS_OPCODE ||
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1658 opcode == Assembler::STFS_OPCODE,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1659 "opcode not supported");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1660
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1661 if (cbuf) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1662 int d =
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1663 (Assembler::LD_OPCODE == opcode || Assembler::STD_OPCODE == opcode) ?
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1664 Assembler::ds(offset+0 /* TODO: PPC port C->frame_slots_sp_bias_in_bytes()*/)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1665 : Assembler::d1(offset+0 /* TODO: PPC port C->frame_slots_sp_bias_in_bytes()*/); // Makes no difference in opt build.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1666 emit_long(*cbuf, opcode | Assembler::rt(Matcher::_regEncode[reg]) | d | Assembler::ra(R1_SP));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1667 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1668 #ifndef PRODUCT
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1669 else if (do_print) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1670 st->print("%-7s %s, [R1_SP + #%d+%d] \t// spill copy",
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1671 op_str,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1672 Matcher::regName[reg],
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1673 offset, 0 /* TODO: PPC port C->frame_slots_sp_bias_in_bytes()*/);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1674 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1675 #endif
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1676 return 4; // size
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1677 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1678
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1679 uint MachSpillCopyNode::implementation(CodeBuffer *cbuf, PhaseRegAlloc *ra_, bool do_size, outputStream *st) const {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1680 Compile* C = ra_->C;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1681
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1682 // Get registers to move.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1683 OptoReg::Name src_hi = ra_->get_reg_second(in(1));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1684 OptoReg::Name src_lo = ra_->get_reg_first(in(1));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1685 OptoReg::Name dst_hi = ra_->get_reg_second(this);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1686 OptoReg::Name dst_lo = ra_->get_reg_first(this);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1687
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1688 enum RC src_hi_rc = rc_class(src_hi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1689 enum RC src_lo_rc = rc_class(src_lo);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1690 enum RC dst_hi_rc = rc_class(dst_hi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1691 enum RC dst_lo_rc = rc_class(dst_lo);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1692
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1693 assert(src_lo != OptoReg::Bad && dst_lo != OptoReg::Bad, "must move at least 1 register");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1694 if (src_hi != OptoReg::Bad)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1695 assert((src_lo&1)==0 && src_lo+1==src_hi &&
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1696 (dst_lo&1)==0 && dst_lo+1==dst_hi,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1697 "expected aligned-adjacent pairs");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1698 // Generate spill code!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1699 int size = 0;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1700
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1701 if (src_lo == dst_lo && src_hi == dst_hi)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1702 return size; // Self copy, no move.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1703
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1704 // --------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1705 // Memory->Memory Spill. Use R0 to hold the value.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1706 if (src_lo_rc == rc_stack && dst_lo_rc == rc_stack) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1707 int src_offset = ra_->reg2offset(src_lo);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1708 int dst_offset = ra_->reg2offset(dst_lo);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1709 if (src_hi != OptoReg::Bad) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1710 assert(src_hi_rc==rc_stack && dst_hi_rc==rc_stack,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1711 "expected same type of move for high parts");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1712 size += ld_st_helper(cbuf, "LD ", Assembler::LD_OPCODE, R0_num, src_offset, !do_size, C, st);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1713 if (!cbuf && !do_size) st->print("\n\t");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1714 size += ld_st_helper(cbuf, "STD ", Assembler::STD_OPCODE, R0_num, dst_offset, !do_size, C, st);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1715 } else {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1716 size += ld_st_helper(cbuf, "LWZ ", Assembler::LWZ_OPCODE, R0_num, src_offset, !do_size, C, st);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1717 if (!cbuf && !do_size) st->print("\n\t");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1718 size += ld_st_helper(cbuf, "STW ", Assembler::STW_OPCODE, R0_num, dst_offset, !do_size, C, st);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1719 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1720 return size;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1721 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1722
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1723 // --------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1724 // Check for float->int copy; requires a trip through memory.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1725 if (src_lo_rc == rc_float && dst_lo_rc == rc_int) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1726 Unimplemented();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1727 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1728
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1729 // --------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1730 // Check for integer reg-reg copy.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1731 if (src_lo_rc == rc_int && dst_lo_rc == rc_int) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1732 Register Rsrc = as_Register(Matcher::_regEncode[src_lo]);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1733 Register Rdst = as_Register(Matcher::_regEncode[dst_lo]);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1734 size = (Rsrc != Rdst) ? 4 : 0;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1735
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1736 if (cbuf) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1737 MacroAssembler _masm(cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1738 if (size) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1739 __ mr(Rdst, Rsrc);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1740 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1741 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1742 #ifndef PRODUCT
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1743 else if (!do_size) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1744 if (size) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1745 st->print("%-7s %s, %s \t// spill copy", "MR", Matcher::regName[dst_lo], Matcher::regName[src_lo]);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1746 } else {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1747 st->print("%-7s %s, %s \t// spill copy", "MR-NOP", Matcher::regName[dst_lo], Matcher::regName[src_lo]);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1748 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1749 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1750 #endif
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1751 return size;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1752 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1753
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1754 // Check for integer store.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1755 if (src_lo_rc == rc_int && dst_lo_rc == rc_stack) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1756 int dst_offset = ra_->reg2offset(dst_lo);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1757 if (src_hi != OptoReg::Bad) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1758 assert(src_hi_rc==rc_int && dst_hi_rc==rc_stack,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1759 "expected same type of move for high parts");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1760 size += ld_st_helper(cbuf, "STD ", Assembler::STD_OPCODE, src_lo, dst_offset, !do_size, C, st);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1761 } else {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1762 size += ld_st_helper(cbuf, "STW ", Assembler::STW_OPCODE, src_lo, dst_offset, !do_size, C, st);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1763 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1764 return size;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1765 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1766
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1767 // Check for integer load.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1768 if (dst_lo_rc == rc_int && src_lo_rc == rc_stack) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1769 int src_offset = ra_->reg2offset(src_lo);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1770 if (src_hi != OptoReg::Bad) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1771 assert(dst_hi_rc==rc_int && src_hi_rc==rc_stack,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1772 "expected same type of move for high parts");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1773 size += ld_st_helper(cbuf, "LD ", Assembler::LD_OPCODE, dst_lo, src_offset, !do_size, C, st);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1774 } else {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1775 size += ld_st_helper(cbuf, "LWZ ", Assembler::LWZ_OPCODE, dst_lo, src_offset, !do_size, C, st);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1776 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1777 return size;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1778 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1779
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1780 // Check for float reg-reg copy.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1781 if (src_lo_rc == rc_float && dst_lo_rc == rc_float) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1782 if (cbuf) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1783 MacroAssembler _masm(cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1784 FloatRegister Rsrc = as_FloatRegister(Matcher::_regEncode[src_lo]);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1785 FloatRegister Rdst = as_FloatRegister(Matcher::_regEncode[dst_lo]);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1786 __ fmr(Rdst, Rsrc);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1787 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1788 #ifndef PRODUCT
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1789 else if (!do_size) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1790 st->print("%-7s %s, %s \t// spill copy", "FMR", Matcher::regName[dst_lo], Matcher::regName[src_lo]);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1791 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1792 #endif
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1793 return 4;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1794 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1795
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1796 // Check for float store.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1797 if (src_lo_rc == rc_float && dst_lo_rc == rc_stack) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1798 int dst_offset = ra_->reg2offset(dst_lo);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1799 if (src_hi != OptoReg::Bad) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1800 assert(src_hi_rc==rc_float && dst_hi_rc==rc_stack,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1801 "expected same type of move for high parts");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1802 size += ld_st_helper(cbuf, "STFD", Assembler::STFD_OPCODE, src_lo, dst_offset, !do_size, C, st);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1803 } else {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1804 size += ld_st_helper(cbuf, "STFS", Assembler::STFS_OPCODE, src_lo, dst_offset, !do_size, C, st);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1805 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1806 return size;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1807 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1808
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1809 // Check for float load.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1810 if (dst_lo_rc == rc_float && src_lo_rc == rc_stack) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1811 int src_offset = ra_->reg2offset(src_lo);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1812 if (src_hi != OptoReg::Bad) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1813 assert(dst_hi_rc==rc_float && src_hi_rc==rc_stack,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1814 "expected same type of move for high parts");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1815 size += ld_st_helper(cbuf, "LFD ", Assembler::LFD_OPCODE, dst_lo, src_offset, !do_size, C, st);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1816 } else {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1817 size += ld_st_helper(cbuf, "LFS ", Assembler::LFS_OPCODE, dst_lo, src_offset, !do_size, C, st);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1818 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1819 return size;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1820 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1821
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1822 // --------------------------------------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1823 // Check for hi bits still needing moving. Only happens for misaligned
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1824 // arguments to native calls.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1825 if (src_hi == dst_hi)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1826 return size; // Self copy; no move.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1827
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1828 assert(src_hi_rc != rc_bad && dst_hi_rc != rc_bad, "src_hi & dst_hi cannot be Bad");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1829 ShouldNotReachHere(); // Unimplemented
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1830 return 0;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1831 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1832
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1833 #ifndef PRODUCT
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1834 void MachSpillCopyNode::format(PhaseRegAlloc *ra_, outputStream *st) const {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1835 if (!ra_)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1836 st->print("N%d = SpillCopy(N%d)", _idx, in(1)->_idx);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1837 else
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1838 implementation(NULL, ra_, false, st);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1839 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1840 #endif
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1841
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1842 void MachSpillCopyNode::emit(CodeBuffer &cbuf, PhaseRegAlloc *ra_) const {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1843 implementation(&cbuf, ra_, false, NULL);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1844 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1845
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1846 uint MachSpillCopyNode::size(PhaseRegAlloc *ra_) const {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1847 return implementation(NULL, ra_, true, NULL);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1848 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1849
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1850 #if 0 // TODO: PPC port
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1851 ArchOpcode MachSpillCopyNode_archOpcode(MachSpillCopyNode *n, PhaseRegAlloc *ra_) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1852 #ifndef PRODUCT
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1853 if (ra_->node_regs_max_index() == 0) return archOpcode_undefined;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1854 #endif
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1855 assert(ra_->node_regs_max_index() != 0, "");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1856
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1857 // Get registers to move.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1858 OptoReg::Name src_hi = ra_->get_reg_second(n->in(1));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1859 OptoReg::Name src_lo = ra_->get_reg_first(n->in(1));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1860 OptoReg::Name dst_hi = ra_->get_reg_second(n);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1861 OptoReg::Name dst_lo = ra_->get_reg_first(n);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1862
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1863 enum RC src_lo_rc = rc_class(src_lo);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1864 enum RC dst_lo_rc = rc_class(dst_lo);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1865
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1866 if (src_lo == dst_lo && src_hi == dst_hi)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1867 return ppc64Opcode_none; // Self copy, no move.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1868
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1869 // --------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1870 // Memory->Memory Spill. Use R0 to hold the value.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1871 if (src_lo_rc == rc_stack && dst_lo_rc == rc_stack) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1872 return ppc64Opcode_compound;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1873 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1874
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1875 // --------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1876 // Check for float->int copy; requires a trip through memory.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1877 if (src_lo_rc == rc_float && dst_lo_rc == rc_int) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1878 Unimplemented();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1879 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1880
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1881 // --------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1882 // Check for integer reg-reg copy.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1883 if (src_lo_rc == rc_int && dst_lo_rc == rc_int) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1884 Register Rsrc = as_Register(Matcher::_regEncode[src_lo]);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1885 Register Rdst = as_Register(Matcher::_regEncode[dst_lo]);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1886 if (Rsrc == Rdst) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1887 return ppc64Opcode_none;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1888 } else {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1889 return ppc64Opcode_or;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1890 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1891 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1892
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1893 // Check for integer store.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1894 if (src_lo_rc == rc_int && dst_lo_rc == rc_stack) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1895 if (src_hi != OptoReg::Bad) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1896 return ppc64Opcode_std;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1897 } else {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1898 return ppc64Opcode_stw;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1899 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1900 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1901
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1902 // Check for integer load.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1903 if (dst_lo_rc == rc_int && src_lo_rc == rc_stack) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1904 if (src_hi != OptoReg::Bad) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1905 return ppc64Opcode_ld;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1906 } else {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1907 return ppc64Opcode_lwz;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1908 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1909 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1910
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1911 // Check for float reg-reg copy.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1912 if (src_lo_rc == rc_float && dst_lo_rc == rc_float) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1913 return ppc64Opcode_fmr;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1914 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1915
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1916 // Check for float store.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1917 if (src_lo_rc == rc_float && dst_lo_rc == rc_stack) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1918 if (src_hi != OptoReg::Bad) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1919 return ppc64Opcode_stfd;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1920 } else {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1921 return ppc64Opcode_stfs;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1922 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1923 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1924
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1925 // Check for float load.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1926 if (dst_lo_rc == rc_float && src_lo_rc == rc_stack) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1927 if (src_hi != OptoReg::Bad) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1928 return ppc64Opcode_lfd;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1929 } else {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1930 return ppc64Opcode_lfs;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1931 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1932 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1933
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1934 // --------------------------------------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1935 // Check for hi bits still needing moving. Only happens for misaligned
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1936 // arguments to native calls.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1937 if (src_hi == dst_hi)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1938 return ppc64Opcode_none; // Self copy; no move.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1939
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1940 ShouldNotReachHere();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1941 return ppc64Opcode_undefined;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1942 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1943 #endif // PPC port
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1944
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1945 #ifndef PRODUCT
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1946 void MachNopNode::format(PhaseRegAlloc *ra_, outputStream *st) const {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1947 st->print("NOP \t// %d nops to pad for loops.", _count);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1948 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1949 #endif
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1950
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1951 void MachNopNode::emit(CodeBuffer &cbuf, PhaseRegAlloc *) const {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1952 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1953 // _count contains the number of nops needed for padding.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1954 for (int i = 0; i < _count; i++) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1955 __ nop();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1956 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1957 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1958
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1959 uint MachNopNode::size(PhaseRegAlloc *ra_) const {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1960 return _count * 4;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1961 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1962
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1963 #ifndef PRODUCT
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1964 void BoxLockNode::format(PhaseRegAlloc *ra_, outputStream *st) const {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1965 int offset = ra_->reg2offset(in_RegMask(0).find_first_elem());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1966 int reg = ra_->get_reg_first(this);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1967 st->print("ADDI %s, SP, %d \t// box node", Matcher::regName[reg], offset);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1968 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1969 #endif
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1970
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1971 void BoxLockNode::emit(CodeBuffer &cbuf, PhaseRegAlloc *ra_) const {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1972 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1973
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1974 int offset = ra_->reg2offset(in_RegMask(0).find_first_elem());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1975 int reg = ra_->get_encode(this);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1976
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1977 if (Assembler::is_simm(offset, 16)) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1978 __ addi(as_Register(reg), R1, offset);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1979 } else {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1980 ShouldNotReachHere();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1981 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1982 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1983
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1984 uint BoxLockNode::size(PhaseRegAlloc *ra_) const {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1985 // BoxLockNode is not a MachNode, so we can't just call MachNode::size(ra_).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1986 return 4;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1987 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1988
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1989 #ifndef PRODUCT
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1990 void MachUEPNode::format(PhaseRegAlloc *ra_, outputStream *st) const {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1991 st->print_cr("---- MachUEPNode ----");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1992 st->print_cr("...");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1993 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1994 #endif
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1995
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1996 void MachUEPNode::emit(CodeBuffer &cbuf, PhaseRegAlloc *ra_) const {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1997 // This is the unverified entry point.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1998 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
1999
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2000 // Inline_cache contains a klass.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2001 Register ic_klass = as_Register(Matcher::inline_cache_reg_encode());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2002 Register receiver_klass = R0; // tmp
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2003
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2004 assert_different_registers(ic_klass, receiver_klass, R11_scratch1, R3_ARG1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2005 assert(R11_scratch1 == R11, "need prologue scratch register");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2006
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2007 // Check for NULL argument if we don't have implicit null checks.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2008 if (!ImplicitNullChecks || !os::zero_page_read_protected()) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2009 if (TrapBasedNullChecks) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2010 __ trap_null_check(R3_ARG1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2011 } else {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2012 Label valid;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2013 __ cmpdi(CCR0, R3_ARG1, 0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2014 __ bne_predict_taken(CCR0, valid);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2015 // We have a null argument, branch to ic_miss_stub.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2016 __ b64_patchable((address)SharedRuntime::get_ic_miss_stub(),
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2017 relocInfo::runtime_call_type);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2018 __ bind(valid);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2019 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2020 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2021 // Assume argument is not NULL, load klass from receiver.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2022 __ load_klass(receiver_klass, R3_ARG1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2023
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2024 if (TrapBasedICMissChecks) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2025 __ trap_ic_miss_check(receiver_klass, ic_klass);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2026 } else {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2027 Label valid;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2028 __ cmpd(CCR0, receiver_klass, ic_klass);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2029 __ beq_predict_taken(CCR0, valid);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2030 // We have an unexpected klass, branch to ic_miss_stub.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2031 __ b64_patchable((address)SharedRuntime::get_ic_miss_stub(),
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2032 relocInfo::runtime_call_type);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2033 __ bind(valid);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2034 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2035
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2036 // Argument is valid and klass is as expected, continue.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2037 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2038
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2039 #if 0 // TODO: PPC port
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2040 // Optimize UEP code on z (save a load_const() call in main path).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2041 int MachUEPNode::ep_offset() {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2042 return 0;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2043 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2044 #endif
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2045
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2046 uint MachUEPNode::size(PhaseRegAlloc *ra_) const {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2047 // Variable size. Determine dynamically.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2048 return MachNode::size(ra_);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2049 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2050
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2051 //=============================================================================
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2052
17809
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
2053 %} // interrupt source
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
2054
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
2055 source_hpp %{ // Header information of the source block.
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
2056
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
2057 class HandlerImpl {
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
2058
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
2059 public:
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
2060
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
2061 static int emit_exception_handler(CodeBuffer &cbuf);
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
2062 static int emit_deopt_handler(CodeBuffer& cbuf);
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
2063
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
2064 static uint size_exception_handler() {
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
2065 // The exception_handler is a b64_patchable.
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
2066 return MacroAssembler::b64_patchable_size;
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
2067 }
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
2068
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
2069 static uint size_deopt_handler() {
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
2070 // The deopt_handler is a bl64_patchable.
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
2071 return MacroAssembler::bl64_patchable_size;
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
2072 }
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
2073
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
2074 };
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
2075
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
2076 %} // end source_hpp
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
2077
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
2078 source %{
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
2079
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
2080 int HandlerImpl::emit_exception_handler(CodeBuffer &cbuf) {
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2081 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2082
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2083 address base = __ start_a_stub(size_exception_handler());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2084 if (base == NULL) return 0; // CodeBuffer::expand failed
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2085
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2086 int offset = __ offset();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2087 __ b64_patchable((address)OptoRuntime::exception_blob()->content_begin(),
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2088 relocInfo::runtime_call_type);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2089 assert(__ offset() - offset == (int)size_exception_handler(), "must be fixed size");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2090 __ end_a_stub();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2091
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2092 return offset;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2093 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2094
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2095 // The deopt_handler is like the exception handler, but it calls to
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2096 // the deoptimization blob instead of jumping to the exception blob.
17809
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
2097 int HandlerImpl::emit_deopt_handler(CodeBuffer& cbuf) {
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2098 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2099
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2100 address base = __ start_a_stub(size_deopt_handler());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2101 if (base == NULL) return 0; // CodeBuffer::expand failed
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2102
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2103 int offset = __ offset();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2104 __ bl64_patchable((address)SharedRuntime::deopt_blob()->unpack(),
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2105 relocInfo::runtime_call_type);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2106 assert(__ offset() - offset == (int) size_deopt_handler(), "must be fixed size");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2107 __ end_a_stub();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2108
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2109 return offset;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2110 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2111
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2112 //=============================================================================
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2113
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2114 // Use a frame slots bias for frameless methods if accessing the stack.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2115 static int frame_slots_bias(int reg_enc, PhaseRegAlloc* ra_) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2116 if (as_Register(reg_enc) == R1_SP) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2117 return 0; // TODO: PPC port ra_->C->frame_slots_sp_bias_in_bytes();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2118 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2119 return 0;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2120 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2121
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2122 const bool Matcher::match_rule_supported(int opcode) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2123 if (!has_match_rule(opcode))
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2124 return false;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2125
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2126 switch (opcode) {
17802
7c462558a08a 8035394: PPC64: Make usage of intrinsic dsqrt depend on processor recognition.
goetz
parents: 17800
diff changeset
2127 case Op_SqrtD:
7c462558a08a 8035394: PPC64: Make usage of intrinsic dsqrt depend on processor recognition.
goetz
parents: 17800
diff changeset
2128 return VM_Version::has_fsqrt();
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2129 case Op_CountLeadingZerosI:
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2130 case Op_CountLeadingZerosL:
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2131 case Op_CountTrailingZerosI:
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2132 case Op_CountTrailingZerosL:
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2133 if (!UseCountLeadingZerosInstructionsPPC64)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2134 return false;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2135 break;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2136
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2137 case Op_PopCountI:
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2138 case Op_PopCountL:
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2139 return (UsePopCountInstruction && VM_Version::has_popcntw());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2140
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2141 case Op_StrComp:
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2142 return SpecialStringCompareTo;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2143 case Op_StrEquals:
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2144 return SpecialStringEquals;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2145 case Op_StrIndexOf:
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2146 return SpecialStringIndexOf;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2147 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2148
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2149 return true; // Per default match rules are supported.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2150 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2151
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2152 int Matcher::regnum_to_fpu_offset(int regnum) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2153 // No user for this method?
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2154 Unimplemented();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2155 return 999;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2156 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2157
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2158 const bool Matcher::convL2FSupported(void) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2159 // fcfids can do the conversion (>= Power7).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2160 // fcfid + frsp showed rounding problem when result should be 0x3f800001.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2161 return VM_Version::has_fcfids(); // False means that conversion is done by runtime call.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2162 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2163
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2164 // Vector width in bytes.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2165 const int Matcher::vector_width_in_bytes(BasicType bt) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2166 assert(MaxVectorSize == 8, "");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2167 return 8;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2168 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2169
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2170 // Vector ideal reg.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2171 const int Matcher::vector_ideal_reg(int size) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2172 assert(MaxVectorSize == 8 && size == 8, "");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2173 return Op_RegL;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2174 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2175
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2176 const int Matcher::vector_shift_count_ideal_reg(int size) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2177 fatal("vector shift is not supported");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2178 return Node::NotAMachineReg;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2179 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2180
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2181 // Limits on vector size (number of elements) loaded into vector.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2182 const int Matcher::max_vector_size(const BasicType bt) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2183 assert(is_java_primitive(bt), "only primitive type vectors");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2184 return vector_width_in_bytes(bt)/type2aelembytes(bt);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2185 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2186
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2187 const int Matcher::min_vector_size(const BasicType bt) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2188 return max_vector_size(bt); // Same as max.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2189 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2190
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2191 // PPC doesn't support misaligned vectors store/load.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2192 const bool Matcher::misaligned_vectors_ok() {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2193 return false;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2194 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2195
17800
c4178a748df9 8033117: PPC64: Adapt to 8002074: Support for AES on SPARC
goetz
parents: 17793
diff changeset
2196 // PPC AES support not yet implemented
c4178a748df9 8033117: PPC64: Adapt to 8002074: Support for AES on SPARC
goetz
parents: 17793
diff changeset
2197 const bool Matcher::pass_original_key_for_aes() {
c4178a748df9 8033117: PPC64: Adapt to 8002074: Support for AES on SPARC
goetz
parents: 17793
diff changeset
2198 return false;
c4178a748df9 8033117: PPC64: Adapt to 8002074: Support for AES on SPARC
goetz
parents: 17793
diff changeset
2199 }
c4178a748df9 8033117: PPC64: Adapt to 8002074: Support for AES on SPARC
goetz
parents: 17793
diff changeset
2200
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2201 // RETURNS: whether this branch offset is short enough that a short
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2202 // branch can be used.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2203 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2204 // If the platform does not provide any short branch variants, then
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2205 // this method should return `false' for offset 0.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2206 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2207 // `Compile::Fill_buffer' will decide on basis of this information
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2208 // whether to do the pass `Compile::Shorten_branches' at all.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2209 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2210 // And `Compile::Shorten_branches' will decide on basis of this
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2211 // information whether to replace particular branch sites by short
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2212 // ones.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2213 bool Matcher::is_short_branch_offset(int rule, int br_size, int offset) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2214 // Is the offset within the range of a ppc64 pc relative branch?
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2215 bool b;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2216
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2217 const int safety_zone = 3 * BytesPerInstWord;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2218 b = Assembler::is_simm((offset<0 ? offset-safety_zone : offset+safety_zone),
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2219 29 - 16 + 1 + 2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2220 return b;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2221 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2222
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2223 const bool Matcher::isSimpleConstant64(jlong value) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2224 // Probably always true, even if a temp register is required.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2225 return true;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2226 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2227 /* TODO: PPC port
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2228 // Make a new machine dependent decode node (with its operands).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2229 MachTypeNode *Matcher::make_decode_node(Compile *C) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2230 assert(Universe::narrow_oop_base() == NULL && Universe::narrow_oop_shift() == 0,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2231 "This method is only implemented for unscaled cOops mode so far");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2232 MachTypeNode *decode = new (C) decodeN_unscaledNode();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2233 decode->set_opnd_array(0, new (C) iRegPdstOper());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2234 decode->set_opnd_array(1, new (C) iRegNsrcOper());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2235 return decode;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2236 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2237 */
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2238 // Threshold size for cleararray.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2239 const int Matcher::init_array_short_size = 8 * BytesPerLong;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2240
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2241 // false => size gets scaled to BytesPerLong, ok.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2242 const bool Matcher::init_array_count_is_in_bytes = false;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2243
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2244 // Use conditional move (CMOVL) on Power7.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2245 const int Matcher::long_cmove_cost() { return 0; } // this only makes long cmoves more expensive than int cmoves
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2246
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2247 // Suppress CMOVF. Conditional move available (sort of) on PPC64 only from P7 onwards. Not exploited yet.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2248 // fsel doesn't accept a condition register as input, so this would be slightly different.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2249 const int Matcher::float_cmove_cost() { return ConditionalMoveLimit; }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2250
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2251 // Power6 requires postalloc expand (see block.cpp for description of postalloc expand).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2252 const bool Matcher::require_postalloc_expand = true;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2253
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2254 // Should the Matcher clone shifts on addressing modes, expecting them to
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2255 // be subsumed into complex addressing expressions or compute them into
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2256 // registers? True for Intel but false for most RISCs.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2257 const bool Matcher::clone_shift_expressions = false;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2258
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2259 // Do we need to mask the count passed to shift instructions or does
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2260 // the cpu only look at the lower 5/6 bits anyway?
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2261 // Off, as masks are generated in expand rules where required.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2262 // Constant shift counts are handled in Ideal phase.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2263 const bool Matcher::need_masked_shift_count = false;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2264
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2265 // This affects two different things:
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2266 // - how Decode nodes are matched
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2267 // - how ImplicitNullCheck opportunities are recognized
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2268 // If true, the matcher will try to remove all Decodes and match them
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2269 // (as operands) into nodes. NullChecks are not prepared to deal with
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2270 // Decodes by final_graph_reshaping().
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2271 // If false, final_graph_reshaping() forces the decode behind the Cmp
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2272 // for a NullCheck. The matcher matches the Decode node into a register.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2273 // Implicit_null_check optimization moves the Decode along with the
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2274 // memory operation back up before the NullCheck.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2275 bool Matcher::narrow_oop_use_complex_address() {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2276 // TODO: PPC port if (MatchDecodeNodes) return true;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2277 return false;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2278 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2279
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2280 bool Matcher::narrow_klass_use_complex_address() {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2281 NOT_LP64(ShouldNotCallThis());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2282 assert(UseCompressedClassPointers, "only for compressed klass code");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2283 // TODO: PPC port if (MatchDecodeNodes) return true;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2284 return false;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2285 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2286
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2287 // Is it better to copy float constants, or load them directly from memory?
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2288 // Intel can load a float constant from a direct address, requiring no
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2289 // extra registers. Most RISCs will have to materialize an address into a
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2290 // register first, so they would do better to copy the constant from stack.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2291 const bool Matcher::rematerialize_float_constants = false;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2292
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2293 // If CPU can load and store mis-aligned doubles directly then no fixup is
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2294 // needed. Else we split the double into 2 integer pieces and move it
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2295 // piece-by-piece. Only happens when passing doubles into C code as the
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2296 // Java calling convention forces doubles to be aligned.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2297 const bool Matcher::misaligned_doubles_ok = true;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2298
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2299 void Matcher::pd_implicit_null_fixup(MachNode *node, uint idx) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2300 Unimplemented();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2301 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2302
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2303 // Advertise here if the CPU requires explicit rounding operations
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2304 // to implement the UseStrictFP mode.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2305 const bool Matcher::strict_fp_requires_explicit_rounding = false;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2306
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2307 // Do floats take an entire double register or just half?
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2308 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2309 // A float occupies a ppc64 double register. For the allocator, a
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2310 // ppc64 double register appears as a pair of float registers.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2311 bool Matcher::float_in_double() { return true; }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2312
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2313 // Do ints take an entire long register or just half?
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2314 // The relevant question is how the int is callee-saved:
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2315 // the whole long is written but de-opt'ing will have to extract
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2316 // the relevant 32 bits.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2317 const bool Matcher::int_in_long = true;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2318
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2319 // Constants for c2c and c calling conventions.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2320
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2321 const MachRegisterNumbers iarg_reg[8] = {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2322 R3_num, R4_num, R5_num, R6_num,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2323 R7_num, R8_num, R9_num, R10_num
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2324 };
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2325
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2326 const MachRegisterNumbers farg_reg[13] = {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2327 F1_num, F2_num, F3_num, F4_num,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2328 F5_num, F6_num, F7_num, F8_num,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2329 F9_num, F10_num, F11_num, F12_num,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2330 F13_num
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2331 };
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2332
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2333 const int num_iarg_registers = sizeof(iarg_reg) / sizeof(iarg_reg[0]);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2334
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2335 const int num_farg_registers = sizeof(farg_reg) / sizeof(farg_reg[0]);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2336
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2337 // Return whether or not this register is ever used as an argument. This
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2338 // function is used on startup to build the trampoline stubs in generateOptoStub.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2339 // Registers not mentioned will be killed by the VM call in the trampoline, and
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2340 // arguments in those registers not be available to the callee.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2341 bool Matcher::can_be_java_arg(int reg) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2342 // We return true for all registers contained in iarg_reg[] and
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2343 // farg_reg[] and their virtual halves.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2344 // We must include the virtual halves in order to get STDs and LDs
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2345 // instead of STWs and LWs in the trampoline stubs.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2346
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2347 if ( reg == R3_num || reg == R3_H_num
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2348 || reg == R4_num || reg == R4_H_num
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2349 || reg == R5_num || reg == R5_H_num
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2350 || reg == R6_num || reg == R6_H_num
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2351 || reg == R7_num || reg == R7_H_num
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2352 || reg == R8_num || reg == R8_H_num
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2353 || reg == R9_num || reg == R9_H_num
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2354 || reg == R10_num || reg == R10_H_num)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2355 return true;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2356
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2357 if ( reg == F1_num || reg == F1_H_num
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2358 || reg == F2_num || reg == F2_H_num
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2359 || reg == F3_num || reg == F3_H_num
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2360 || reg == F4_num || reg == F4_H_num
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2361 || reg == F5_num || reg == F5_H_num
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2362 || reg == F6_num || reg == F6_H_num
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2363 || reg == F7_num || reg == F7_H_num
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2364 || reg == F8_num || reg == F8_H_num
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2365 || reg == F9_num || reg == F9_H_num
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2366 || reg == F10_num || reg == F10_H_num
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2367 || reg == F11_num || reg == F11_H_num
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2368 || reg == F12_num || reg == F12_H_num
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2369 || reg == F13_num || reg == F13_H_num)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2370 return true;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2371
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2372 return false;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2373 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2374
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2375 bool Matcher::is_spillable_arg(int reg) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2376 return can_be_java_arg(reg);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2377 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2378
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2379 bool Matcher::use_asm_for_ldiv_by_con(jlong divisor) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2380 return false;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2381 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2382
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2383 // Register for DIVI projection of divmodI.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2384 RegMask Matcher::divI_proj_mask() {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2385 ShouldNotReachHere();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2386 return RegMask();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2387 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2388
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2389 // Register for MODI projection of divmodI.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2390 RegMask Matcher::modI_proj_mask() {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2391 ShouldNotReachHere();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2392 return RegMask();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2393 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2394
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2395 // Register for DIVL projection of divmodL.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2396 RegMask Matcher::divL_proj_mask() {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2397 ShouldNotReachHere();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2398 return RegMask();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2399 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2400
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2401 // Register for MODL projection of divmodL.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2402 RegMask Matcher::modL_proj_mask() {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2403 ShouldNotReachHere();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2404 return RegMask();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2405 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2406
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2407 const RegMask Matcher::method_handle_invoke_SP_save_mask() {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2408 return RegMask();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2409 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2410
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2411 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2412
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2413 //----------ENCODING BLOCK-----------------------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2414 // This block specifies the encoding classes used by the compiler to output
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2415 // byte streams. Encoding classes are parameterized macros used by
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2416 // Machine Instruction Nodes in order to generate the bit encoding of the
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2417 // instruction. Operands specify their base encoding interface with the
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2418 // interface keyword. There are currently supported four interfaces,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2419 // REG_INTER, CONST_INTER, MEMORY_INTER, & COND_INTER. REG_INTER causes an
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2420 // operand to generate a function which returns its register number when
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2421 // queried. CONST_INTER causes an operand to generate a function which
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2422 // returns the value of the constant when queried. MEMORY_INTER causes an
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2423 // operand to generate four functions which return the Base Register, the
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2424 // Index Register, the Scale Value, and the Offset Value of the operand when
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2425 // queried. COND_INTER causes an operand to generate six functions which
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2426 // return the encoding code (ie - encoding bits for the instruction)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2427 // associated with each basic boolean condition for a conditional instruction.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2428 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2429 // Instructions specify two basic values for encoding. Again, a function
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2430 // is available to check if the constant displacement is an oop. They use the
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2431 // ins_encode keyword to specify their encoding classes (which must be
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2432 // a sequence of enc_class names, and their parameters, specified in
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2433 // the encoding block), and they use the
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2434 // opcode keyword to specify, in order, their primary, secondary, and
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2435 // tertiary opcode. Only the opcode sections which a particular instruction
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2436 // needs for encoding need to be specified.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2437 encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2438 enc_class enc_unimplemented %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2439 // TODO: PPC port $archOpcode(ppc64Opcode_compound);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2440 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2441 __ unimplemented("Unimplemented mach node encoding in AD file.", 13);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2442 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2443
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2444 enc_class enc_untested %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2445 #ifdef ASSERT
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2446 // TODO: PPC port $archOpcode(ppc64Opcode_compound);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2447 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2448 __ untested("Untested mach node encoding in AD file.");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2449 #else
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2450 // TODO: PPC port $archOpcode(ppc64Opcode_none);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2451 #endif
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2452 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2453
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2454 enc_class enc_lbz(iRegIdst dst, memory mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2455 // TODO: PPC port $archOpcode(ppc64Opcode_lbz);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2456 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2457 int Idisp = $mem$$disp + frame_slots_bias($mem$$base, ra_);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2458 __ lbz($dst$$Register, Idisp, $mem$$base$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2459 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2460
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2461 // Load acquire.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2462 enc_class enc_lbz_ac(iRegIdst dst, memory mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2463 // TODO: PPC port $archOpcode(ppc64Opcode_compound);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2464 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2465 int Idisp = $mem$$disp + frame_slots_bias($mem$$base, ra_);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2466 __ lbz($dst$$Register, Idisp, $mem$$base$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2467 __ twi_0($dst$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2468 __ isync();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2469 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2470
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2471 enc_class enc_lhz(iRegIdst dst, memory mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2472 // TODO: PPC port $archOpcode(ppc64Opcode_lhz);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2473
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2474 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2475 int Idisp = $mem$$disp + frame_slots_bias($mem$$base, ra_);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2476 __ lhz($dst$$Register, Idisp, $mem$$base$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2477 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2478
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2479 // Load acquire.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2480 enc_class enc_lhz_ac(iRegIdst dst, memory mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2481 // TODO: PPC port $archOpcode(ppc64Opcode_compound);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2482
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2483 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2484 int Idisp = $mem$$disp + frame_slots_bias($mem$$base, ra_);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2485 __ lhz($dst$$Register, Idisp, $mem$$base$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2486 __ twi_0($dst$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2487 __ isync();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2488 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2489
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2490 enc_class enc_lwz(iRegIdst dst, memory mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2491 // TODO: PPC port $archOpcode(ppc64Opcode_lwz);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2492
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2493 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2494 int Idisp = $mem$$disp + frame_slots_bias($mem$$base, ra_);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2495 __ lwz($dst$$Register, Idisp, $mem$$base$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2496 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2497
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2498 // Load acquire.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2499 enc_class enc_lwz_ac(iRegIdst dst, memory mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2500 // TODO: PPC port $archOpcode(ppc64Opcode_compound);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2501
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2502 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2503 int Idisp = $mem$$disp + frame_slots_bias($mem$$base, ra_);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2504 __ lwz($dst$$Register, Idisp, $mem$$base$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2505 __ twi_0($dst$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2506 __ isync();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2507 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2508
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2509 enc_class enc_ld(iRegLdst dst, memoryAlg4 mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2510 // TODO: PPC port $archOpcode(ppc64Opcode_ld);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2511 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2512 int Idisp = $mem$$disp + frame_slots_bias($mem$$base, ra_);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2513 // Operand 'ds' requires 4-alignment.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2514 assert((Idisp & 0x3) == 0, "unaligned offset");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2515 __ ld($dst$$Register, Idisp, $mem$$base$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2516 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2517
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2518 // Load acquire.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2519 enc_class enc_ld_ac(iRegLdst dst, memoryAlg4 mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2520 // TODO: PPC port $archOpcode(ppc64Opcode_compound);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2521 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2522 int Idisp = $mem$$disp + frame_slots_bias($mem$$base, ra_);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2523 // Operand 'ds' requires 4-alignment.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2524 assert((Idisp & 0x3) == 0, "unaligned offset");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2525 __ ld($dst$$Register, Idisp, $mem$$base$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2526 __ twi_0($dst$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2527 __ isync();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2528 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2529
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2530 enc_class enc_lfd(RegF dst, memory mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2531 // TODO: PPC port $archOpcode(ppc64Opcode_lfd);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2532 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2533 int Idisp = $mem$$disp + frame_slots_bias($mem$$base, ra_);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2534 __ lfd($dst$$FloatRegister, Idisp, $mem$$base$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2535 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2536
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2537 enc_class enc_load_long_constL(iRegLdst dst, immL src, iRegLdst toc) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2538 // TODO: PPC port $archOpcode(ppc64Opcode_ld);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2539
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2540 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2541 int toc_offset = 0;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2542
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2543 if (!ra_->C->in_scratch_emit_size()) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2544 address const_toc_addr;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2545 // Create a non-oop constant, no relocation needed.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2546 // If it is an IC, it has a virtual_call_Relocation.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2547 const_toc_addr = __ long_constant((jlong)$src$$constant);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2548
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2549 // Get the constant's TOC offset.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2550 toc_offset = __ offset_to_method_toc(const_toc_addr);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2551
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2552 // Keep the current instruction offset in mind.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2553 ((loadConLNode*)this)->_cbuf_insts_offset = __ offset();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2554 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2555
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2556 __ ld($dst$$Register, toc_offset, $toc$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2557 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2558
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2559 enc_class enc_load_long_constL_hi(iRegLdst dst, iRegLdst toc, immL src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2560 // TODO: PPC port $archOpcode(ppc64Opcode_addis);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2561
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2562 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2563
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2564 if (!ra_->C->in_scratch_emit_size()) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2565 address const_toc_addr;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2566 // Create a non-oop constant, no relocation needed.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2567 // If it is an IC, it has a virtual_call_Relocation.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2568 const_toc_addr = __ long_constant((jlong)$src$$constant);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2569
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2570 // Get the constant's TOC offset.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2571 const int toc_offset = __ offset_to_method_toc(const_toc_addr);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2572 // Store the toc offset of the constant.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2573 ((loadConL_hiNode*)this)->_const_toc_offset = toc_offset;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2574
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2575 // Also keep the current instruction offset in mind.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2576 ((loadConL_hiNode*)this)->_cbuf_insts_offset = __ offset();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2577 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2578
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2579 __ addis($dst$$Register, $toc$$Register, MacroAssembler::largeoffset_si16_si16_hi(_const_toc_offset));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2580 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2581
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2582 %} // encode
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2583
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2584 source %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2585
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2586 typedef struct {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2587 loadConL_hiNode *_large_hi;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2588 loadConL_loNode *_large_lo;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2589 loadConLNode *_small;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2590 MachNode *_last;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2591 } loadConLNodesTuple;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2592
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2593 loadConLNodesTuple loadConLNodesTuple_create(Compile *C, PhaseRegAlloc *ra_, Node *toc, immLOper *immSrc,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2594 OptoReg::Name reg_second, OptoReg::Name reg_first) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2595 loadConLNodesTuple nodes;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2596
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2597 const bool large_constant_pool = true; // TODO: PPC port C->cfg()->_consts_size > 4000;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2598 if (large_constant_pool) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2599 // Create new nodes.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2600 loadConL_hiNode *m1 = new (C) loadConL_hiNode();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2601 loadConL_loNode *m2 = new (C) loadConL_loNode();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2602
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2603 // inputs for new nodes
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2604 m1->add_req(NULL, toc);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2605 m2->add_req(NULL, m1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2606
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2607 // operands for new nodes
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2608 m1->_opnds[0] = new (C) iRegLdstOper(); // dst
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2609 m1->_opnds[1] = immSrc; // src
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2610 m1->_opnds[2] = new (C) iRegPdstOper(); // toc
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2611 m2->_opnds[0] = new (C) iRegLdstOper(); // dst
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2612 m2->_opnds[1] = immSrc; // src
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2613 m2->_opnds[2] = new (C) iRegLdstOper(); // base
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2614
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2615 // Initialize ins_attrib TOC fields.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2616 m1->_const_toc_offset = -1;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2617 m2->_const_toc_offset_hi_node = m1;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2618
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2619 // Initialize ins_attrib instruction offset.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2620 m1->_cbuf_insts_offset = -1;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2621
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2622 // register allocation for new nodes
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2623 ra_->set_pair(m1->_idx, reg_second, reg_first);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2624 ra_->set_pair(m2->_idx, reg_second, reg_first);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2625
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2626 // Create result.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2627 nodes._large_hi = m1;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2628 nodes._large_lo = m2;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2629 nodes._small = NULL;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2630 nodes._last = nodes._large_lo;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2631 assert(m2->bottom_type()->isa_long(), "must be long");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2632 } else {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2633 loadConLNode *m2 = new (C) loadConLNode();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2634
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2635 // inputs for new nodes
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2636 m2->add_req(NULL, toc);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2637
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2638 // operands for new nodes
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2639 m2->_opnds[0] = new (C) iRegLdstOper(); // dst
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2640 m2->_opnds[1] = immSrc; // src
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2641 m2->_opnds[2] = new (C) iRegPdstOper(); // toc
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2642
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2643 // Initialize ins_attrib instruction offset.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2644 m2->_cbuf_insts_offset = -1;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2645
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2646 // register allocation for new nodes
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2647 ra_->set_pair(m2->_idx, reg_second, reg_first);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2648
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2649 // Create result.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2650 nodes._large_hi = NULL;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2651 nodes._large_lo = NULL;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2652 nodes._small = m2;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2653 nodes._last = nodes._small;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2654 assert(m2->bottom_type()->isa_long(), "must be long");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2655 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2656
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2657 return nodes;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2658 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2659
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2660 %} // source
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2661
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2662 encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2663 // Postalloc expand emitter for loading a long constant from the method's TOC.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2664 // Enc_class needed as consttanttablebase is not supported by postalloc
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2665 // expand.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2666 enc_class postalloc_expand_load_long_constant(iRegLdst dst, immL src, iRegLdst toc) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2667 // Create new nodes.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2668 loadConLNodesTuple loadConLNodes =
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2669 loadConLNodesTuple_create(C, ra_, n_toc, op_src,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2670 ra_->get_reg_second(this), ra_->get_reg_first(this));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2671
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2672 // Push new nodes.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2673 if (loadConLNodes._large_hi) nodes->push(loadConLNodes._large_hi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2674 if (loadConLNodes._last) nodes->push(loadConLNodes._last);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2675
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2676 // some asserts
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2677 assert(nodes->length() >= 1, "must have created at least 1 node");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2678 assert(loadConLNodes._last->bottom_type()->isa_long(), "must be long");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2679 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2680
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2681 enc_class enc_load_long_constP(iRegLdst dst, immP src, iRegLdst toc) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2682 // TODO: PPC port $archOpcode(ppc64Opcode_ld);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2683
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2684 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2685 int toc_offset = 0;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2686
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2687 if (!ra_->C->in_scratch_emit_size()) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2688 intptr_t val = $src$$constant;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2689 relocInfo::relocType constant_reloc = $src->constant_reloc(); // src
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2690 address const_toc_addr;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2691 if (constant_reloc == relocInfo::oop_type) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2692 // Create an oop constant and a corresponding relocation.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2693 AddressLiteral a = __ allocate_oop_address((jobject)val);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2694 const_toc_addr = __ address_constant((address)a.value(), RelocationHolder::none);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2695 __ relocate(a.rspec());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2696 } else if (constant_reloc == relocInfo::metadata_type) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2697 AddressLiteral a = __ allocate_metadata_address((Metadata *)val);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2698 const_toc_addr = __ address_constant((address)a.value(), RelocationHolder::none);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2699 __ relocate(a.rspec());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2700 } else {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2701 // Create a non-oop constant, no relocation needed.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2702 const_toc_addr = __ long_constant((jlong)$src$$constant);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2703 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2704
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2705 // Get the constant's TOC offset.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2706 toc_offset = __ offset_to_method_toc(const_toc_addr);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2707 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2708
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2709 __ ld($dst$$Register, toc_offset, $toc$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2710 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2711
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2712 enc_class enc_load_long_constP_hi(iRegLdst dst, immP src, iRegLdst toc) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2713 // TODO: PPC port $archOpcode(ppc64Opcode_addis);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2714
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2715 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2716 if (!ra_->C->in_scratch_emit_size()) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2717 intptr_t val = $src$$constant;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2718 relocInfo::relocType constant_reloc = $src->constant_reloc(); // src
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2719 address const_toc_addr;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2720 if (constant_reloc == relocInfo::oop_type) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2721 // Create an oop constant and a corresponding relocation.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2722 AddressLiteral a = __ allocate_oop_address((jobject)val);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2723 const_toc_addr = __ address_constant((address)a.value(), RelocationHolder::none);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2724 __ relocate(a.rspec());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2725 } else if (constant_reloc == relocInfo::metadata_type) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2726 AddressLiteral a = __ allocate_metadata_address((Metadata *)val);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2727 const_toc_addr = __ address_constant((address)a.value(), RelocationHolder::none);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2728 __ relocate(a.rspec());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2729 } else { // non-oop pointers, e.g. card mark base, heap top
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2730 // Create a non-oop constant, no relocation needed.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2731 const_toc_addr = __ long_constant((jlong)$src$$constant);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2732 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2733
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2734 // Get the constant's TOC offset.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2735 const int toc_offset = __ offset_to_method_toc(const_toc_addr);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2736 // Store the toc offset of the constant.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2737 ((loadConP_hiNode*)this)->_const_toc_offset = toc_offset;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2738 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2739
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2740 __ addis($dst$$Register, $toc$$Register, MacroAssembler::largeoffset_si16_si16_hi(_const_toc_offset));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2741 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2742
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2743 // Postalloc expand emitter for loading a ptr constant from the method's TOC.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2744 // Enc_class needed as consttanttablebase is not supported by postalloc
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2745 // expand.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2746 enc_class postalloc_expand_load_ptr_constant(iRegPdst dst, immP src, iRegLdst toc) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2747 const bool large_constant_pool = true; // TODO: PPC port C->cfg()->_consts_size > 4000;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2748 if (large_constant_pool) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2749 // Create new nodes.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2750 loadConP_hiNode *m1 = new (C) loadConP_hiNode();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2751 loadConP_loNode *m2 = new (C) loadConP_loNode();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2752
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2753 // inputs for new nodes
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2754 m1->add_req(NULL, n_toc);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2755 m2->add_req(NULL, m1);
17917
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
2756
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2757 // operands for new nodes
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2758 m1->_opnds[0] = new (C) iRegPdstOper(); // dst
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2759 m1->_opnds[1] = op_src; // src
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2760 m1->_opnds[2] = new (C) iRegPdstOper(); // toc
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2761 m2->_opnds[0] = new (C) iRegPdstOper(); // dst
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2762 m2->_opnds[1] = op_src; // src
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2763 m2->_opnds[2] = new (C) iRegLdstOper(); // base
17917
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
2764
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2765 // Initialize ins_attrib TOC fields.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2766 m1->_const_toc_offset = -1;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2767 m2->_const_toc_offset_hi_node = m1;
17917
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
2768
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2769 // Register allocation for new nodes.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2770 ra_->set_pair(m1->_idx, ra_->get_reg_second(this), ra_->get_reg_first(this));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2771 ra_->set_pair(m2->_idx, ra_->get_reg_second(this), ra_->get_reg_first(this));
17917
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
2772
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2773 nodes->push(m1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2774 nodes->push(m2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2775 assert(m2->bottom_type()->isa_ptr(), "must be ptr");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2776 } else {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2777 loadConPNode *m2 = new (C) loadConPNode();
17917
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
2778
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2779 // inputs for new nodes
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2780 m2->add_req(NULL, n_toc);
17917
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
2781
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2782 // operands for new nodes
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2783 m2->_opnds[0] = new (C) iRegPdstOper(); // dst
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2784 m2->_opnds[1] = op_src; // src
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2785 m2->_opnds[2] = new (C) iRegPdstOper(); // toc
17917
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
2786
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2787 // Register allocation for new nodes.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2788 ra_->set_pair(m2->_idx, ra_->get_reg_second(this), ra_->get_reg_first(this));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2789
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2790 nodes->push(m2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2791 assert(m2->bottom_type()->isa_ptr(), "must be ptr");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2792 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2793 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2794
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2795 // Enc_class needed as consttanttablebase is not supported by postalloc
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2796 // expand.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2797 enc_class postalloc_expand_load_float_constant(regF dst, immF src, iRegLdst toc) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2798 bool large_constant_pool = true; // TODO: PPC port C->cfg()->_consts_size > 4000;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2799
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2800 MachNode *m2;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2801 if (large_constant_pool) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2802 m2 = new (C) loadConFCompNode();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2803 } else {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2804 m2 = new (C) loadConFNode();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2805 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2806 // inputs for new nodes
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2807 m2->add_req(NULL, n_toc);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2808
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2809 // operands for new nodes
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2810 m2->_opnds[0] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2811 m2->_opnds[1] = op_src;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2812 m2->_opnds[2] = new (C) iRegPdstOper(); // constanttablebase
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2813
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2814 // register allocation for new nodes
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2815 ra_->set_pair(m2->_idx, ra_->get_reg_second(this), ra_->get_reg_first(this));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2816 nodes->push(m2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2817 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2818
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2819 // Enc_class needed as consttanttablebase is not supported by postalloc
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2820 // expand.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2821 enc_class postalloc_expand_load_double_constant(regD dst, immD src, iRegLdst toc) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2822 bool large_constant_pool = true; // TODO: PPC port C->cfg()->_consts_size > 4000;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2823
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2824 MachNode *m2;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2825 if (large_constant_pool) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2826 m2 = new (C) loadConDCompNode();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2827 } else {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2828 m2 = new (C) loadConDNode();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2829 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2830 // inputs for new nodes
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2831 m2->add_req(NULL, n_toc);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2832
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2833 // operands for new nodes
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2834 m2->_opnds[0] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2835 m2->_opnds[1] = op_src;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2836 m2->_opnds[2] = new (C) iRegPdstOper(); // constanttablebase
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2837
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2838 // register allocation for new nodes
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2839 ra_->set_pair(m2->_idx, ra_->get_reg_second(this), ra_->get_reg_first(this));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2840 nodes->push(m2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2841 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2842
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2843 enc_class enc_stw(iRegIsrc src, memory mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2844 // TODO: PPC port $archOpcode(ppc64Opcode_stw);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2845 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2846 int Idisp = $mem$$disp + frame_slots_bias($mem$$base, ra_);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2847 __ stw($src$$Register, Idisp, $mem$$base$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2848 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2849
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2850 enc_class enc_std(iRegIsrc src, memoryAlg4 mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2851 // TODO: PPC port $archOpcode(ppc64Opcode_std);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2852 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2853 int Idisp = $mem$$disp + frame_slots_bias($mem$$base, ra_);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2854 // Operand 'ds' requires 4-alignment.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2855 assert((Idisp & 0x3) == 0, "unaligned offset");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2856 __ std($src$$Register, Idisp, $mem$$base$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2857 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2858
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2859 enc_class enc_stfs(RegF src, memory mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2860 // TODO: PPC port $archOpcode(ppc64Opcode_stfs);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2861 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2862 int Idisp = $mem$$disp + frame_slots_bias($mem$$base, ra_);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2863 __ stfs($src$$FloatRegister, Idisp, $mem$$base$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2864 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2865
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2866 enc_class enc_stfd(RegF src, memory mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2867 // TODO: PPC port $archOpcode(ppc64Opcode_stfd);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2868 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2869 int Idisp = $mem$$disp + frame_slots_bias($mem$$base, ra_);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2870 __ stfd($src$$FloatRegister, Idisp, $mem$$base$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2871 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2872
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2873 // Use release_store for card-marking to ensure that previous
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2874 // oop-stores are visible before the card-mark change.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2875 enc_class enc_cms_card_mark(memory mem, iRegLdst releaseFieldAddr) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2876 // TODO: PPC port $archOpcode(ppc64Opcode_compound);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2877 // FIXME: Implement this as a cmove and use a fixed condition code
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2878 // register which is written on every transition to compiled code,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2879 // e.g. in call-stub and when returning from runtime stubs.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2880 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2881 // Proposed code sequence for the cmove implementation:
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2882 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2883 // Label skip_release;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2884 // __ beq(CCRfixed, skip_release);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2885 // __ release();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2886 // __ bind(skip_release);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2887 // __ stb(card mark);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2888
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2889 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2890 Label skip_storestore;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2891
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2892 #if 0 // TODO: PPC port
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2893 // Check CMSCollectorCardTableModRefBSExt::_requires_release and do the
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2894 // StoreStore barrier conditionally.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2895 __ lwz(R0, 0, $releaseFieldAddr$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2896 __ cmpwi(CCR0, R0, 0);
17793
c668f307a4c0 8031319: PPC64: Some fixes in ppc and aix coding.
goetz
parents: 17791
diff changeset
2897 __ beq_predict_taken(CCR0, skip_storestore);
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2898 #endif
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2899 __ li(R0, 0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2900 __ membar(Assembler::StoreStore);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2901 #if 0 // TODO: PPC port
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2902 __ bind(skip_storestore);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2903 #endif
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2904
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2905 // Do the store.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2906 if ($mem$$index == 0) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2907 __ stb(R0, $mem$$disp, $mem$$base$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2908 } else {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2909 assert(0 == $mem$$disp, "no displacement possible with indexed load/stores on ppc");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2910 __ stbx(R0, $mem$$base$$Register, $mem$$index$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2911 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2912 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2913
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2914 enc_class postalloc_expand_encode_oop(iRegNdst dst, iRegPdst src, flagsReg crx) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2915
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2916 if (VM_Version::has_isel()) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2917 // use isel instruction with Power 7
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2918 cmpP_reg_imm16Node *n_compare = new (C) cmpP_reg_imm16Node();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2919 encodeP_subNode *n_sub_base = new (C) encodeP_subNode();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2920 encodeP_shiftNode *n_shift = new (C) encodeP_shiftNode();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2921 cond_set_0_oopNode *n_cond_set = new (C) cond_set_0_oopNode();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2922
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2923 n_compare->add_req(n_region, n_src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2924 n_compare->_opnds[0] = op_crx;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2925 n_compare->_opnds[1] = op_src;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2926 n_compare->_opnds[2] = new (C) immL16Oper(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2927
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2928 n_sub_base->add_req(n_region, n_src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2929 n_sub_base->_opnds[0] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2930 n_sub_base->_opnds[1] = op_src;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2931 n_sub_base->_bottom_type = _bottom_type;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2932
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2933 n_shift->add_req(n_region, n_sub_base);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2934 n_shift->_opnds[0] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2935 n_shift->_opnds[1] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2936 n_shift->_bottom_type = _bottom_type;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2937
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2938 n_cond_set->add_req(n_region, n_compare, n_shift);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2939 n_cond_set->_opnds[0] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2940 n_cond_set->_opnds[1] = op_crx;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2941 n_cond_set->_opnds[2] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2942 n_cond_set->_bottom_type = _bottom_type;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2943
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2944 ra_->set_pair(n_compare->_idx, ra_->get_reg_second(n_crx), ra_->get_reg_first(n_crx));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2945 ra_->set_pair(n_sub_base->_idx, ra_->get_reg_second(this), ra_->get_reg_first(this));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2946 ra_->set_pair(n_shift->_idx, ra_->get_reg_second(this), ra_->get_reg_first(this));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2947 ra_->set_pair(n_cond_set->_idx, ra_->get_reg_second(this), ra_->get_reg_first(this));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2948
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2949 nodes->push(n_compare);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2950 nodes->push(n_sub_base);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2951 nodes->push(n_shift);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2952 nodes->push(n_cond_set);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2953
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2954 } else {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2955 // before Power 7
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2956 moveRegNode *n_move = new (C) moveRegNode();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2957 cmpP_reg_imm16Node *n_compare = new (C) cmpP_reg_imm16Node();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2958 encodeP_shiftNode *n_shift = new (C) encodeP_shiftNode();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2959 cond_sub_baseNode *n_sub_base = new (C) cond_sub_baseNode();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2960
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2961 n_move->add_req(n_region, n_src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2962 n_move->_opnds[0] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2963 n_move->_opnds[1] = op_src;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2964 ra_->set_oop(n_move, true); // Until here, 'n_move' still produces an oop.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2965
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2966 n_compare->add_req(n_region, n_src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2967 n_compare->add_prec(n_move);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2968
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2969 n_compare->_opnds[0] = op_crx;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2970 n_compare->_opnds[1] = op_src;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2971 n_compare->_opnds[2] = new (C) immL16Oper(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2972
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2973 n_sub_base->add_req(n_region, n_compare, n_src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2974 n_sub_base->_opnds[0] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2975 n_sub_base->_opnds[1] = op_crx;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2976 n_sub_base->_opnds[2] = op_src;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2977 n_sub_base->_bottom_type = _bottom_type;
17917
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
2978
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2979 n_shift->add_req(n_region, n_sub_base);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2980 n_shift->_opnds[0] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2981 n_shift->_opnds[1] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2982 n_shift->_bottom_type = _bottom_type;
17917
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
2983
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2984 ra_->set_pair(n_shift->_idx, ra_->get_reg_second(this), ra_->get_reg_first(this));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2985 ra_->set_pair(n_compare->_idx, ra_->get_reg_second(n_crx), ra_->get_reg_first(n_crx));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2986 ra_->set_pair(n_sub_base->_idx, ra_->get_reg_second(this), ra_->get_reg_first(this));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2987 ra_->set_pair(n_move->_idx, ra_->get_reg_second(this), ra_->get_reg_first(this));
17917
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
2988
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2989 nodes->push(n_move);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2990 nodes->push(n_compare);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2991 nodes->push(n_sub_base);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2992 nodes->push(n_shift);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2993 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2994
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2995 assert(!(ra_->is_oop(this)), "sanity"); // This is not supposed to be GC'ed.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2996 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2997
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2998 enc_class postalloc_expand_encode_oop_not_null(iRegNdst dst, iRegPdst src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
2999
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3000 encodeP_subNode *n1 = new (C) encodeP_subNode();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3001 n1->add_req(n_region, n_src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3002 n1->_opnds[0] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3003 n1->_opnds[1] = op_src;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3004 n1->_bottom_type = _bottom_type;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3005
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3006 encodeP_shiftNode *n2 = new (C) encodeP_shiftNode();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3007 n2->add_req(n_region, n1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3008 n2->_opnds[0] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3009 n2->_opnds[1] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3010 n2->_bottom_type = _bottom_type;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3011 ra_->set_pair(n1->_idx, ra_->get_reg_second(this), ra_->get_reg_first(this));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3012 ra_->set_pair(n2->_idx, ra_->get_reg_second(this), ra_->get_reg_first(this));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3013
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3014 nodes->push(n1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3015 nodes->push(n2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3016 assert(!(ra_->is_oop(this)), "sanity"); // This is not supposed to be GC'ed.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3017 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3018
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3019 enc_class postalloc_expand_decode_oop(iRegPdst dst, iRegNsrc src, flagsReg crx) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3020 decodeN_shiftNode *n_shift = new (C) decodeN_shiftNode();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3021 cmpN_reg_imm0Node *n_compare = new (C) cmpN_reg_imm0Node();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3022
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3023 n_compare->add_req(n_region, n_src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3024 n_compare->_opnds[0] = op_crx;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3025 n_compare->_opnds[1] = op_src;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3026 n_compare->_opnds[2] = new (C) immN_0Oper(TypeNarrowOop::NULL_PTR);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3027
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3028 n_shift->add_req(n_region, n_src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3029 n_shift->_opnds[0] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3030 n_shift->_opnds[1] = op_src;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3031 n_shift->_bottom_type = _bottom_type;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3032
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3033 if (VM_Version::has_isel()) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3034 // use isel instruction with Power 7
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3035
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3036 decodeN_addNode *n_add_base = new (C) decodeN_addNode();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3037 n_add_base->add_req(n_region, n_shift);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3038 n_add_base->_opnds[0] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3039 n_add_base->_opnds[1] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3040 n_add_base->_bottom_type = _bottom_type;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3041
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3042 cond_set_0_ptrNode *n_cond_set = new (C) cond_set_0_ptrNode();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3043 n_cond_set->add_req(n_region, n_compare, n_add_base);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3044 n_cond_set->_opnds[0] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3045 n_cond_set->_opnds[1] = op_crx;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3046 n_cond_set->_opnds[2] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3047 n_cond_set->_bottom_type = _bottom_type;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3048
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3049 assert(ra_->is_oop(this) == true, "A decodeN node must produce an oop!");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3050 ra_->set_oop(n_cond_set, true);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3051
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3052 ra_->set_pair(n_shift->_idx, ra_->get_reg_second(this), ra_->get_reg_first(this));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3053 ra_->set_pair(n_compare->_idx, ra_->get_reg_second(n_crx), ra_->get_reg_first(n_crx));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3054 ra_->set_pair(n_add_base->_idx, ra_->get_reg_second(this), ra_->get_reg_first(this));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3055 ra_->set_pair(n_cond_set->_idx, ra_->get_reg_second(this), ra_->get_reg_first(this));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3056
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3057 nodes->push(n_compare);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3058 nodes->push(n_shift);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3059 nodes->push(n_add_base);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3060 nodes->push(n_cond_set);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3061
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3062 } else {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3063 // before Power 7
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3064 cond_add_baseNode *n_add_base = new (C) cond_add_baseNode();
17917
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
3065
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3066 n_add_base->add_req(n_region, n_compare, n_shift);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3067 n_add_base->_opnds[0] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3068 n_add_base->_opnds[1] = op_crx;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3069 n_add_base->_opnds[2] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3070 n_add_base->_bottom_type = _bottom_type;
17917
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
3071
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3072 assert(ra_->is_oop(this) == true, "A decodeN node must produce an oop!");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3073 ra_->set_oop(n_add_base, true);
17917
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
3074
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3075 ra_->set_pair(n_shift->_idx, ra_->get_reg_second(this), ra_->get_reg_first(this));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3076 ra_->set_pair(n_compare->_idx, ra_->get_reg_second(n_crx), ra_->get_reg_first(n_crx));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3077 ra_->set_pair(n_add_base->_idx, ra_->get_reg_second(this), ra_->get_reg_first(this));
17917
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
3078
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3079 nodes->push(n_compare);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3080 nodes->push(n_shift);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3081 nodes->push(n_add_base);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3082 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3083 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3084
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3085 enc_class postalloc_expand_decode_oop_not_null(iRegPdst dst, iRegNsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3086 decodeN_shiftNode *n1 = new (C) decodeN_shiftNode();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3087 n1->add_req(n_region, n_src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3088 n1->_opnds[0] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3089 n1->_opnds[1] = op_src;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3090 n1->_bottom_type = _bottom_type;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3091
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3092 decodeN_addNode *n2 = new (C) decodeN_addNode();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3093 n2->add_req(n_region, n1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3094 n2->_opnds[0] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3095 n2->_opnds[1] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3096 n2->_bottom_type = _bottom_type;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3097 ra_->set_pair(n1->_idx, ra_->get_reg_second(this), ra_->get_reg_first(this));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3098 ra_->set_pair(n2->_idx, ra_->get_reg_second(this), ra_->get_reg_first(this));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3099
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3100 assert(ra_->is_oop(this) == true, "A decodeN node must produce an oop!");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3101 ra_->set_oop(n2, true);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3102
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3103 nodes->push(n1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3104 nodes->push(n2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3105 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3106
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3107 enc_class enc_cmove_reg(iRegIdst dst, flagsReg crx, iRegIsrc src, cmpOp cmp) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3108 // TODO: PPC port $archOpcode(ppc64Opcode_cmove);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3109
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3110 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3111 int cc = $cmp$$cmpcode;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3112 int flags_reg = $crx$$reg;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3113 Label done;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3114 assert((Assembler::bcondCRbiIs1 & ~Assembler::bcondCRbiIs0) == 8, "check encoding");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3115 // Branch if not (cmp crx).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3116 __ bc(cc_to_inverse_boint(cc), cc_to_biint(cc, flags_reg), done);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3117 __ mr($dst$$Register, $src$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3118 // TODO PPC port __ endgroup_if_needed(_size == 12);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3119 __ bind(done);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3120 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3121
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3122 enc_class enc_cmove_imm(iRegIdst dst, flagsReg crx, immI16 src, cmpOp cmp) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3123 // TODO: PPC port $archOpcode(ppc64Opcode_cmove);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3124
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3125 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3126 Label done;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3127 assert((Assembler::bcondCRbiIs1 & ~Assembler::bcondCRbiIs0) == 8, "check encoding");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3128 // Branch if not (cmp crx).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3129 __ bc(cc_to_inverse_boint($cmp$$cmpcode), cc_to_biint($cmp$$cmpcode, $crx$$reg), done);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3130 __ li($dst$$Register, $src$$constant);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3131 // TODO PPC port __ endgroup_if_needed(_size == 12);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3132 __ bind(done);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3133 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3134
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3135 // New atomics.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3136 enc_class enc_GetAndAddI(iRegIdst res, iRegPdst mem_ptr, iRegIsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3137 // TODO: PPC port $archOpcode(ppc64Opcode_compound);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3138
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3139 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3140 Register Rtmp = R0;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3141 Register Rres = $res$$Register;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3142 Register Rsrc = $src$$Register;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3143 Register Rptr = $mem_ptr$$Register;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3144 bool RegCollision = (Rres == Rsrc) || (Rres == Rptr);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3145 Register Rold = RegCollision ? Rtmp : Rres;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3146
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3147 Label Lretry;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3148 __ bind(Lretry);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3149 __ lwarx(Rold, Rptr, MacroAssembler::cmpxchgx_hint_atomic_update());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3150 __ add(Rtmp, Rsrc, Rold);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3151 __ stwcx_(Rtmp, Rptr);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3152 if (UseStaticBranchPredictionInCompareAndSwapPPC64) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3153 __ bne_predict_not_taken(CCR0, Lretry);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3154 } else {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3155 __ bne( CCR0, Lretry);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3156 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3157 if (RegCollision) __ subf(Rres, Rsrc, Rtmp);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3158 __ fence();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3159 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3160
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3161 enc_class enc_GetAndAddL(iRegLdst res, iRegPdst mem_ptr, iRegLsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3162 // TODO: PPC port $archOpcode(ppc64Opcode_compound);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3163
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3164 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3165 Register Rtmp = R0;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3166 Register Rres = $res$$Register;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3167 Register Rsrc = $src$$Register;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3168 Register Rptr = $mem_ptr$$Register;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3169 bool RegCollision = (Rres == Rsrc) || (Rres == Rptr);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3170 Register Rold = RegCollision ? Rtmp : Rres;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3171
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3172 Label Lretry;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3173 __ bind(Lretry);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3174 __ ldarx(Rold, Rptr, MacroAssembler::cmpxchgx_hint_atomic_update());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3175 __ add(Rtmp, Rsrc, Rold);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3176 __ stdcx_(Rtmp, Rptr);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3177 if (UseStaticBranchPredictionInCompareAndSwapPPC64) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3178 __ bne_predict_not_taken(CCR0, Lretry);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3179 } else {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3180 __ bne( CCR0, Lretry);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3181 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3182 if (RegCollision) __ subf(Rres, Rsrc, Rtmp);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3183 __ fence();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3184 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3185
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3186 enc_class enc_GetAndSetI(iRegIdst res, iRegPdst mem_ptr, iRegIsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3187 // TODO: PPC port $archOpcode(ppc64Opcode_compound);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3188
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3189 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3190 Register Rtmp = R0;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3191 Register Rres = $res$$Register;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3192 Register Rsrc = $src$$Register;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3193 Register Rptr = $mem_ptr$$Register;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3194 bool RegCollision = (Rres == Rsrc) || (Rres == Rptr);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3195 Register Rold = RegCollision ? Rtmp : Rres;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3196
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3197 Label Lretry;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3198 __ bind(Lretry);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3199 __ lwarx(Rold, Rptr, MacroAssembler::cmpxchgx_hint_atomic_update());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3200 __ stwcx_(Rsrc, Rptr);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3201 if (UseStaticBranchPredictionInCompareAndSwapPPC64) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3202 __ bne_predict_not_taken(CCR0, Lretry);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3203 } else {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3204 __ bne( CCR0, Lretry);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3205 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3206 if (RegCollision) __ mr(Rres, Rtmp);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3207 __ fence();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3208 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3209
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3210 enc_class enc_GetAndSetL(iRegLdst res, iRegPdst mem_ptr, iRegLsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3211 // TODO: PPC port $archOpcode(ppc64Opcode_compound);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3212
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3213 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3214 Register Rtmp = R0;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3215 Register Rres = $res$$Register;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3216 Register Rsrc = $src$$Register;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3217 Register Rptr = $mem_ptr$$Register;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3218 bool RegCollision = (Rres == Rsrc) || (Rres == Rptr);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3219 Register Rold = RegCollision ? Rtmp : Rres;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3220
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3221 Label Lretry;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3222 __ bind(Lretry);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3223 __ ldarx(Rold, Rptr, MacroAssembler::cmpxchgx_hint_atomic_update());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3224 __ stdcx_(Rsrc, Rptr);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3225 if (UseStaticBranchPredictionInCompareAndSwapPPC64) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3226 __ bne_predict_not_taken(CCR0, Lretry);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3227 } else {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3228 __ bne( CCR0, Lretry);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3229 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3230 if (RegCollision) __ mr(Rres, Rtmp);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3231 __ fence();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3232 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3233
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3234 // This enc_class is needed so that scheduler gets proper
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3235 // input mapping for latency computation.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3236 enc_class enc_andc(iRegIdst dst, iRegIsrc src1, iRegIsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3237 // TODO: PPC port $archOpcode(ppc64Opcode_andc);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3238 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3239 __ andc($dst$$Register, $src1$$Register, $src2$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3240 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3241
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3242 enc_class enc_convI2B_regI__cmove(iRegIdst dst, iRegIsrc src, flagsReg crx, immI16 zero, immI16 notzero) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3243 // TODO: PPC port $archOpcode(ppc64Opcode_compound);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3244
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3245 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3246
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3247 Label done;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3248 __ cmpwi($crx$$CondRegister, $src$$Register, 0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3249 __ li($dst$$Register, $zero$$constant);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3250 __ beq($crx$$CondRegister, done);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3251 __ li($dst$$Register, $notzero$$constant);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3252 __ bind(done);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3253 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3254
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3255 enc_class enc_convP2B_regP__cmove(iRegIdst dst, iRegPsrc src, flagsReg crx, immI16 zero, immI16 notzero) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3256 // TODO: PPC port $archOpcode(ppc64Opcode_compound);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3257
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3258 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3259
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3260 Label done;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3261 __ cmpdi($crx$$CondRegister, $src$$Register, 0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3262 __ li($dst$$Register, $zero$$constant);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3263 __ beq($crx$$CondRegister, done);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3264 __ li($dst$$Register, $notzero$$constant);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3265 __ bind(done);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3266 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3267
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3268 enc_class enc_cmove_bso_stackSlotL(iRegLdst dst, flagsReg crx, stackSlotL mem ) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3269 // TODO: PPC port $archOpcode(ppc64Opcode_cmove);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3270
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3271 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3272 int Idisp = $mem$$disp + frame_slots_bias($mem$$base, ra_);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3273 Label done;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3274 __ bso($crx$$CondRegister, done);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3275 __ ld($dst$$Register, Idisp, $mem$$base$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3276 // TODO PPC port __ endgroup_if_needed(_size == 12);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3277 __ bind(done);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3278 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3279
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3280 enc_class enc_bc(flagsReg crx, cmpOp cmp, Label lbl) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3281 // TODO: PPC port $archOpcode(ppc64Opcode_bc);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3282
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3283 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3284 Label d; // dummy
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3285 __ bind(d);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3286 Label* p = ($lbl$$label);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3287 // `p' is `NULL' when this encoding class is used only to
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3288 // determine the size of the encoded instruction.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3289 Label& l = (NULL == p)? d : *(p);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3290 int cc = $cmp$$cmpcode;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3291 int flags_reg = $crx$$reg;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3292 assert((Assembler::bcondCRbiIs1 & ~Assembler::bcondCRbiIs0) == 8, "check encoding");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3293 int bhint = Assembler::bhintNoHint;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3294
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3295 if (UseStaticBranchPredictionForUncommonPathsPPC64) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3296 if (_prob <= PROB_NEVER) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3297 bhint = Assembler::bhintIsNotTaken;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3298 } else if (_prob >= PROB_ALWAYS) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3299 bhint = Assembler::bhintIsTaken;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3300 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3301 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3302
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3303 __ bc(Assembler::add_bhint_to_boint(bhint, cc_to_boint(cc)),
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3304 cc_to_biint(cc, flags_reg),
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3305 l);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3306 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3307
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3308 enc_class enc_bc_far(flagsReg crx, cmpOp cmp, Label lbl) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3309 // The scheduler doesn't know about branch shortening, so we set the opcode
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3310 // to ppc64Opcode_bc in order to hide this detail from the scheduler.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3311 // TODO: PPC port $archOpcode(ppc64Opcode_bc);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3312
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3313 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3314 Label d; // dummy
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3315 __ bind(d);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3316 Label* p = ($lbl$$label);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3317 // `p' is `NULL' when this encoding class is used only to
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3318 // determine the size of the encoded instruction.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3319 Label& l = (NULL == p)? d : *(p);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3320 int cc = $cmp$$cmpcode;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3321 int flags_reg = $crx$$reg;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3322 int bhint = Assembler::bhintNoHint;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3323
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3324 if (UseStaticBranchPredictionForUncommonPathsPPC64) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3325 if (_prob <= PROB_NEVER) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3326 bhint = Assembler::bhintIsNotTaken;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3327 } else if (_prob >= PROB_ALWAYS) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3328 bhint = Assembler::bhintIsTaken;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3329 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3330 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3331
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3332 // Tell the conditional far branch to optimize itself when being relocated.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3333 __ bc_far(Assembler::add_bhint_to_boint(bhint, cc_to_boint(cc)),
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3334 cc_to_biint(cc, flags_reg),
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3335 l,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3336 MacroAssembler::bc_far_optimize_on_relocate);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3337 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3338
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3339 // Branch used with Power6 scheduling (can be shortened without changing the node).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3340 enc_class enc_bc_short_far(flagsReg crx, cmpOp cmp, Label lbl) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3341 // The scheduler doesn't know about branch shortening, so we set the opcode
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3342 // to ppc64Opcode_bc in order to hide this detail from the scheduler.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3343 // TODO: PPC port $archOpcode(ppc64Opcode_bc);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3344
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3345 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3346 Label d; // dummy
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3347 __ bind(d);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3348 Label* p = ($lbl$$label);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3349 // `p' is `NULL' when this encoding class is used only to
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3350 // determine the size of the encoded instruction.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3351 Label& l = (NULL == p)? d : *(p);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3352 int cc = $cmp$$cmpcode;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3353 int flags_reg = $crx$$reg;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3354 int bhint = Assembler::bhintNoHint;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3355
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3356 if (UseStaticBranchPredictionForUncommonPathsPPC64) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3357 if (_prob <= PROB_NEVER) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3358 bhint = Assembler::bhintIsNotTaken;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3359 } else if (_prob >= PROB_ALWAYS) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3360 bhint = Assembler::bhintIsTaken;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3361 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3362 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3363
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3364 #if 0 // TODO: PPC port
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3365 if (_size == 8) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3366 // Tell the conditional far branch to optimize itself when being relocated.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3367 __ bc_far(Assembler::add_bhint_to_boint(bhint, cc_to_boint(cc)),
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3368 cc_to_biint(cc, flags_reg),
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3369 l,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3370 MacroAssembler::bc_far_optimize_on_relocate);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3371 } else {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3372 __ bc (Assembler::add_bhint_to_boint(bhint, cc_to_boint(cc)),
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3373 cc_to_biint(cc, flags_reg),
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3374 l);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3375 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3376 #endif
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3377 Unimplemented();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3378 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3379
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3380 // Postalloc expand emitter for loading a replicatef float constant from
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3381 // the method's TOC.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3382 // Enc_class needed as consttanttablebase is not supported by postalloc
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3383 // expand.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3384 enc_class postalloc_expand_load_replF_constant(iRegLdst dst, immF src, iRegLdst toc) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3385 // Create new nodes.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3386
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3387 // Make an operand with the bit pattern to load as float.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3388 immLOper *op_repl = new (C) immLOper((jlong)replicate_immF(op_src->constantF()));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3389
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3390 loadConLNodesTuple loadConLNodes =
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3391 loadConLNodesTuple_create(C, ra_, n_toc, op_repl,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3392 ra_->get_reg_second(this), ra_->get_reg_first(this));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3393
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3394 // Push new nodes.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3395 if (loadConLNodes._large_hi) nodes->push(loadConLNodes._large_hi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3396 if (loadConLNodes._last) nodes->push(loadConLNodes._last);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3397
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3398 assert(nodes->length() >= 1, "must have created at least 1 node");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3399 assert(loadConLNodes._last->bottom_type()->isa_long(), "must be long");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3400 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3401
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3402 // This enc_class is needed so that scheduler gets proper
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3403 // input mapping for latency computation.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3404 enc_class enc_poll(immI dst, iRegLdst poll) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3405 // TODO: PPC port $archOpcode(ppc64Opcode_ld);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3406 // Fake operand dst needed for PPC scheduler.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3407 assert($dst$$constant == 0x0, "dst must be 0x0");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3408
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3409 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3410 // Mark the code position where the load from the safepoint
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3411 // polling page was emitted as relocInfo::poll_type.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3412 __ relocate(relocInfo::poll_type);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3413 __ load_from_polling_page($poll$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3414 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3415
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3416 // A Java static call or a runtime call.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3417 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3418 // Branch-and-link relative to a trampoline.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3419 // The trampoline loads the target address and does a long branch to there.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3420 // In case we call java, the trampoline branches to a interpreter_stub
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3421 // which loads the inline cache and the real call target from the constant pool.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3422 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3423 // This basically looks like this:
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3424 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3425 // >>>> consts -+ -+
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3426 // | |- offset1
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3427 // [call target1] | <-+
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3428 // [IC cache] |- offset2
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3429 // [call target2] <--+
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3430 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3431 // <<<< consts
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3432 // >>>> insts
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3433 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3434 // bl offset16 -+ -+ ??? // How many bits available?
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3435 // | |
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3436 // <<<< insts | |
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3437 // >>>> stubs | |
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3438 // | |- trampoline_stub_Reloc
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3439 // trampoline stub: | <-+
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3440 // r2 = toc |
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3441 // r2 = [r2 + offset1] | // Load call target1 from const section
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3442 // mtctr r2 |
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3443 // bctr |- static_stub_Reloc
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3444 // comp_to_interp_stub: <---+
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3445 // r1 = toc
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3446 // ICreg = [r1 + IC_offset] // Load IC from const section
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3447 // r1 = [r1 + offset2] // Load call target2 from const section
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3448 // mtctr r1
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3449 // bctr
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3450 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3451 // <<<< stubs
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3452 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3453 // The call instruction in the code either
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3454 // - Branches directly to a compiled method if the offset is encodable in instruction.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3455 // - Branches to the trampoline stub if the offset to the compiled method is not encodable.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3456 // - Branches to the compiled_to_interp stub if the target is interpreted.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3457 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3458 // Further there are three relocations from the loads to the constants in
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3459 // the constant section.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3460 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3461 // Usage of r1 and r2 in the stubs allows to distinguish them.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3462 enc_class enc_java_static_call(method meth) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3463 // TODO: PPC port $archOpcode(ppc64Opcode_bl);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3464
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3465 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3466 address entry_point = (address)$meth$$method;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3467
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3468 if (!_method) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3469 // A call to a runtime wrapper, e.g. new, new_typeArray_Java, uncommon_trap.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3470 emit_call_with_trampoline_stub(_masm, entry_point, relocInfo::runtime_call_type);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3471 } else {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3472 // Remember the offset not the address.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3473 const int start_offset = __ offset();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3474 // The trampoline stub.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3475 if (!Compile::current()->in_scratch_emit_size()) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3476 // No entry point given, use the current pc.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3477 // Make sure branch fits into
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3478 if (entry_point == 0) entry_point = __ pc();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3479
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3480 // Put the entry point as a constant into the constant pool.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3481 const address entry_point_toc_addr = __ address_constant(entry_point, RelocationHolder::none);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3482 const int entry_point_toc_offset = __ offset_to_method_toc(entry_point_toc_addr);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3483
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3484 // Emit the trampoline stub which will be related to the branch-and-link below.
17809
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
3485 CallStubImpl::emit_trampoline_stub(_masm, entry_point_toc_offset, start_offset);
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3486 __ relocate(_optimized_virtual ?
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3487 relocInfo::opt_virtual_call_type : relocInfo::static_call_type);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3488 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3489
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3490 // The real call.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3491 // Note: At this point we do not have the address of the trampoline
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3492 // stub, and the entry point might be too far away for bl, so __ pc()
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3493 // serves as dummy and the bl will be patched later.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3494 cbuf.set_insts_mark();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3495 __ bl(__ pc()); // Emits a relocation.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3496
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3497 // The stub for call to interpreter.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3498 CompiledStaticCall::emit_to_interp_stub(cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3499 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3500 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3501
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3502 // Emit a method handle call.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3503 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3504 // Method handle calls from compiled to compiled are going thru a
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3505 // c2i -> i2c adapter, extending the frame for their arguments. The
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3506 // caller however, returns directly to the compiled callee, that has
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3507 // to cope with the extended frame. We restore the original frame by
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3508 // loading the callers sp and adding the calculated framesize.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3509 enc_class enc_java_handle_call(method meth) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3510 // TODO: PPC port $archOpcode(ppc64Opcode_compound);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3511
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3512 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3513 address entry_point = (address)$meth$$method;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3514
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3515 // Remember the offset not the address.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3516 const int start_offset = __ offset();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3517 // The trampoline stub.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3518 if (!ra_->C->in_scratch_emit_size()) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3519 // No entry point given, use the current pc.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3520 // Make sure branch fits into
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3521 if (entry_point == 0) entry_point = __ pc();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3522
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3523 // Put the entry point as a constant into the constant pool.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3524 const address entry_point_toc_addr = __ address_constant(entry_point, RelocationHolder::none);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3525 const int entry_point_toc_offset = __ offset_to_method_toc(entry_point_toc_addr);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3526
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3527 // Emit the trampoline stub which will be related to the branch-and-link below.
17809
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
3528 CallStubImpl::emit_trampoline_stub(_masm, entry_point_toc_offset, start_offset);
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3529 assert(_optimized_virtual, "methodHandle call should be a virtual call");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3530 __ relocate(relocInfo::opt_virtual_call_type);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3531 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3532
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3533 // The real call.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3534 // Note: At this point we do not have the address of the trampoline
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3535 // stub, and the entry point might be too far away for bl, so __ pc()
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3536 // serves as dummy and the bl will be patched later.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3537 cbuf.set_insts_mark();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3538 __ bl(__ pc()); // Emits a relocation.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3539
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3540 assert(_method, "execute next statement conditionally");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3541 // The stub for call to interpreter.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3542 CompiledStaticCall::emit_to_interp_stub(cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3543
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3544 // Restore original sp.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3545 __ ld(R11_scratch1, 0, R1_SP); // Load caller sp.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3546 const long framesize = ra_->C->frame_slots() << LogBytesPerInt;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3547 unsigned int bytes = (unsigned int)framesize;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3548 long offset = Assembler::align_addr(bytes, frame::alignment_in_bytes);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3549 if (Assembler::is_simm(-offset, 16)) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3550 __ addi(R1_SP, R11_scratch1, -offset);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3551 } else {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3552 __ load_const_optimized(R12_scratch2, -offset);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3553 __ add(R1_SP, R11_scratch1, R12_scratch2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3554 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3555 #ifdef ASSERT
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3556 __ ld(R12_scratch2, 0, R1_SP); // Load from unextended_sp.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3557 __ cmpd(CCR0, R11_scratch1, R12_scratch2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3558 __ asm_assert_eq("backlink changed", 0x8000);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3559 #endif
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3560 // If fails should store backlink before unextending.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3561
17793
c668f307a4c0 8031319: PPC64: Some fixes in ppc and aix coding.
goetz
parents: 17791
diff changeset
3562 if (ra_->C->env()->failing()) {
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3563 return;
17793
c668f307a4c0 8031319: PPC64: Some fixes in ppc and aix coding.
goetz
parents: 17791
diff changeset
3564 }
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3565 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3566
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3567 // Second node of expanded dynamic call - the call.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3568 enc_class enc_java_dynamic_call_sched(method meth) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3569 // TODO: PPC port $archOpcode(ppc64Opcode_bl);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3570
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3571 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3572
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3573 if (!ra_->C->in_scratch_emit_size()) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3574 // Create a call trampoline stub for the given method.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3575 const address entry_point = !($meth$$method) ? 0 : (address)$meth$$method;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3576 const address entry_point_const = __ address_constant(entry_point, RelocationHolder::none);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3577 const int entry_point_const_toc_offset = __ offset_to_method_toc(entry_point_const);
17809
a433eb716ce1 8037821: Account for trampoline stubs when estimating code buffer sizes
goetz
parents: 17807
diff changeset
3578 CallStubImpl::emit_trampoline_stub(_masm, entry_point_const_toc_offset, __ offset());
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3579
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3580 if (ra_->C->env()->failing())
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3581 return;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3582
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3583 // Build relocation at call site with ic position as data.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3584 assert((_load_ic_hi_node != NULL && _load_ic_node == NULL) ||
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3585 (_load_ic_hi_node == NULL && _load_ic_node != NULL),
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3586 "must have one, but can't have both");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3587 assert((_load_ic_hi_node != NULL && _load_ic_hi_node->_cbuf_insts_offset != -1) ||
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3588 (_load_ic_node != NULL && _load_ic_node->_cbuf_insts_offset != -1),
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3589 "must contain instruction offset");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3590 const int virtual_call_oop_addr_offset = _load_ic_hi_node != NULL
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3591 ? _load_ic_hi_node->_cbuf_insts_offset
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3592 : _load_ic_node->_cbuf_insts_offset;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3593 const address virtual_call_oop_addr = __ addr_at(virtual_call_oop_addr_offset);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3594 assert(MacroAssembler::is_load_const_from_method_toc_at(virtual_call_oop_addr),
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3595 "should be load from TOC");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3596
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3597 __ relocate(virtual_call_Relocation::spec(virtual_call_oop_addr));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3598 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3599
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3600 // At this point I do not have the address of the trampoline stub,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3601 // and the entry point might be too far away for bl. Pc() serves
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3602 // as dummy and bl will be patched later.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3603 __ bl((address) __ pc());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3604 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3605
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3606 // postalloc expand emitter for virtual calls.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3607 enc_class postalloc_expand_java_dynamic_call_sched(method meth, iRegLdst toc) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3608
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3609 // Create the nodes for loading the IC from the TOC.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3610 loadConLNodesTuple loadConLNodes_IC =
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3611 loadConLNodesTuple_create(C, ra_, n_toc, new (C) immLOper((jlong)Universe::non_oop_word()),
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3612 OptoReg::Name(R19_H_num), OptoReg::Name(R19_num));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3613
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3614 // Create the call node.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3615 CallDynamicJavaDirectSchedNode *call = new (C) CallDynamicJavaDirectSchedNode();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3616 call->_method_handle_invoke = _method_handle_invoke;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3617 call->_vtable_index = _vtable_index;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3618 call->_method = _method;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3619 call->_bci = _bci;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3620 call->_optimized_virtual = _optimized_virtual;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3621 call->_tf = _tf;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3622 call->_entry_point = _entry_point;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3623 call->_cnt = _cnt;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3624 call->_argsize = _argsize;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3625 call->_oop_map = _oop_map;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3626 call->_jvms = _jvms;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3627 call->_jvmadj = _jvmadj;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3628 call->_in_rms = _in_rms;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3629 call->_nesting = _nesting;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3630
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3631 // New call needs all inputs of old call.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3632 // Req...
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3633 for (uint i = 0; i < req(); ++i) {
17791
ad3b94907eed 8030863: PPC64: (part 220): ConstantTableBase for calls between args and jvms
goetz
parents: 14445
diff changeset
3634 // The expanded node does not need toc any more.
17917
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
3635 // Add the inline cache constant here instead. This expresses the
17791
ad3b94907eed 8030863: PPC64: (part 220): ConstantTableBase for calls between args and jvms
goetz
parents: 14445
diff changeset
3636 // register of the inline cache must be live at the call.
ad3b94907eed 8030863: PPC64: (part 220): ConstantTableBase for calls between args and jvms
goetz
parents: 14445
diff changeset
3637 // Else we would have to adapt JVMState by -1.
ad3b94907eed 8030863: PPC64: (part 220): ConstantTableBase for calls between args and jvms
goetz
parents: 14445
diff changeset
3638 if (i == mach_constant_base_node_input()) {
17917
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
3639 call->add_req(loadConLNodes_IC._last);
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3640 } else {
17791
ad3b94907eed 8030863: PPC64: (part 220): ConstantTableBase for calls between args and jvms
goetz
parents: 14445
diff changeset
3641 call->add_req(in(i));
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3642 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3643 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3644 // ...as well as prec
17791
ad3b94907eed 8030863: PPC64: (part 220): ConstantTableBase for calls between args and jvms
goetz
parents: 14445
diff changeset
3645 for (uint i = req(); i < len(); ++i) {
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3646 call->add_prec(in(i));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3647 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3648
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3649 // Remember nodes loading the inline cache into r19.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3650 call->_load_ic_hi_node = loadConLNodes_IC._large_hi;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3651 call->_load_ic_node = loadConLNodes_IC._small;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3652
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3653 // Operands for new nodes.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3654 call->_opnds[0] = _opnds[0];
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3655 call->_opnds[1] = _opnds[1];
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3656
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3657 // Only the inline cache is associated with a register.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3658 assert(Matcher::inline_cache_reg() == OptoReg::Name(R19_num), "ic reg should be R19");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3659
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3660 // Push new nodes.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3661 if (loadConLNodes_IC._large_hi) nodes->push(loadConLNodes_IC._large_hi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3662 if (loadConLNodes_IC._last) nodes->push(loadConLNodes_IC._last);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3663 nodes->push(call);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3664 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3665
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3666 // Compound version of call dynamic
17917
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
3667 // Toc is only passed so that it can be used in ins_encode statement.
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
3668 // In the code we have to use $constanttablebase.
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3669 enc_class enc_java_dynamic_call(method meth, iRegLdst toc) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3670 // TODO: PPC port $archOpcode(ppc64Opcode_compound);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3671 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3672 int start_offset = __ offset();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3673
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3674 Register Rtoc = (ra_) ? $constanttablebase : R2_TOC;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3675 #if 0
17917
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
3676 int vtable_index = this->_vtable_index;
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3677 if (_vtable_index < 0) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3678 // Must be invalid_vtable_index, not nonvirtual_vtable_index.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3679 assert(_vtable_index == Method::invalid_vtable_index, "correct sentinel value");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3680 Register ic_reg = as_Register(Matcher::inline_cache_reg_encode());
17917
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
3681
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
3682 // Virtual call relocation will point to ic load.
17791
ad3b94907eed 8030863: PPC64: (part 220): ConstantTableBase for calls between args and jvms
goetz
parents: 14445
diff changeset
3683 address virtual_call_meta_addr = __ pc();
17917
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
3684 // Load a clear inline cache.
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
3685 AddressLiteral empty_ic((address) Universe::non_oop_word());
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
3686 __ load_const_from_method_toc(ic_reg, empty_ic, Rtoc);
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3687 // CALL to fixup routine. Fixup routine uses ScopeDesc info
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3688 // to determine who we intended to call.
17791
ad3b94907eed 8030863: PPC64: (part 220): ConstantTableBase for calls between args and jvms
goetz
parents: 14445
diff changeset
3689 __ relocate(virtual_call_Relocation::spec(virtual_call_meta_addr));
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3690 emit_call_with_trampoline_stub(_masm, (address)$meth$$method, relocInfo::none);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3691 assert(((MachCallDynamicJavaNode*)this)->ret_addr_offset() == __ offset() - start_offset,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3692 "Fix constant in ret_addr_offset()");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3693 } else {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3694 assert(!UseInlineCaches, "expect vtable calls only if not using ICs");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3695 // Go thru the vtable. Get receiver klass. Receiver already
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3696 // checked for non-null. If we'll go thru a C2I adapter, the
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3697 // interpreter expects method in R19_method.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3698
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3699 __ load_klass(R11_scratch1, R3);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3700
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3701 int entry_offset = InstanceKlass::vtable_start_offset() + _vtable_index * vtableEntry::size();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3702 int v_off = entry_offset * wordSize + vtableEntry::method_offset_in_bytes();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3703 __ li(R19_method, v_off);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3704 __ ldx(R19_method/*method oop*/, R19_method/*method offset*/, R11_scratch1/*class*/);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3705 // NOTE: for vtable dispatches, the vtable entry will never be
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3706 // null. However it may very well end up in handle_wrong_method
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3707 // if the method is abstract for the particular class.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3708 __ ld(R11_scratch1, in_bytes(Method::from_compiled_offset()), R19_method);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3709 // Call target. Either compiled code or C2I adapter.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3710 __ mtctr(R11_scratch1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3711 __ bctrl();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3712 if (((MachCallDynamicJavaNode*)this)->ret_addr_offset() != __ offset() - start_offset) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3713 tty->print(" %d, %d\n", ((MachCallDynamicJavaNode*)this)->ret_addr_offset(),__ offset() - start_offset);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3714 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3715 assert(((MachCallDynamicJavaNode*)this)->ret_addr_offset() == __ offset() - start_offset,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3716 "Fix constant in ret_addr_offset()");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3717 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3718 #endif
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3719 Unimplemented(); // ret_addr_offset not yet fixed. Depends on compressed oops (load klass!).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3720 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3721
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3722 // a runtime call
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3723 enc_class enc_java_to_runtime_call (method meth) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3724 // TODO: PPC port $archOpcode(ppc64Opcode_compound);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3725
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3726 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3727 const address start_pc = __ pc();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3728
17803
31e80afe3fed 8035647: PPC64: Support for elf v2 abi.
goetz
parents: 17802
diff changeset
3729 #if defined(ABI_ELFv2)
31e80afe3fed 8035647: PPC64: Support for elf v2 abi.
goetz
parents: 17802
diff changeset
3730 address entry= !($meth$$method) ? NULL : (address)$meth$$method;
31e80afe3fed 8035647: PPC64: Support for elf v2 abi.
goetz
parents: 17802
diff changeset
3731 __ call_c(entry, relocInfo::runtime_call_type);
31e80afe3fed 8035647: PPC64: Support for elf v2 abi.
goetz
parents: 17802
diff changeset
3732 #else
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3733 // The function we're going to call.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3734 FunctionDescriptor fdtemp;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3735 const FunctionDescriptor* fd = !($meth$$method) ? &fdtemp : (FunctionDescriptor*)$meth$$method;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3736
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3737 Register Rtoc = R12_scratch2;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3738 // Calculate the method's TOC.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3739 __ calculate_address_from_global_toc(Rtoc, __ method_toc());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3740 // Put entry, env, toc into the constant pool, this needs up to 3 constant
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3741 // pool entries; call_c_using_toc will optimize the call.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3742 __ call_c_using_toc(fd, relocInfo::runtime_call_type, Rtoc);
17803
31e80afe3fed 8035647: PPC64: Support for elf v2 abi.
goetz
parents: 17802
diff changeset
3743 #endif
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3744
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3745 // Check the ret_addr_offset.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3746 assert(((MachCallRuntimeNode*)this)->ret_addr_offset() == __ last_calls_return_pc() - start_pc,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3747 "Fix constant in ret_addr_offset()");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3748 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3749
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3750 // Move to ctr for leaf call.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3751 // This enc_class is needed so that scheduler gets proper
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3752 // input mapping for latency computation.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3753 enc_class enc_leaf_call_mtctr(iRegLsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3754 // TODO: PPC port $archOpcode(ppc64Opcode_mtctr);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3755 MacroAssembler _masm(&cbuf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3756 __ mtctr($src$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3757 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3758
17803
31e80afe3fed 8035647: PPC64: Support for elf v2 abi.
goetz
parents: 17802
diff changeset
3759 // Postalloc expand emitter for runtime leaf calls.
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3760 enc_class postalloc_expand_java_to_runtime_call(method meth, iRegLdst toc) %{
17803
31e80afe3fed 8035647: PPC64: Support for elf v2 abi.
goetz
parents: 17802
diff changeset
3761 loadConLNodesTuple loadConLNodes_Entry;
31e80afe3fed 8035647: PPC64: Support for elf v2 abi.
goetz
parents: 17802
diff changeset
3762 #if defined(ABI_ELFv2)
31e80afe3fed 8035647: PPC64: Support for elf v2 abi.
goetz
parents: 17802
diff changeset
3763 jlong entry_address = (jlong) this->entry_point();
31e80afe3fed 8035647: PPC64: Support for elf v2 abi.
goetz
parents: 17802
diff changeset
3764 assert(entry_address, "need address here");
31e80afe3fed 8035647: PPC64: Support for elf v2 abi.
goetz
parents: 17802
diff changeset
3765 loadConLNodes_Entry = loadConLNodesTuple_create(C, ra_, n_toc, new (C) immLOper(entry_address),
31e80afe3fed 8035647: PPC64: Support for elf v2 abi.
goetz
parents: 17802
diff changeset
3766 OptoReg::Name(R12_H_num), OptoReg::Name(R12_num));
31e80afe3fed 8035647: PPC64: Support for elf v2 abi.
goetz
parents: 17802
diff changeset
3767 #else
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3768 // Get the struct that describes the function we are about to call.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3769 FunctionDescriptor* fd = (FunctionDescriptor*) this->entry_point();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3770 assert(fd, "need fd here");
17803
31e80afe3fed 8035647: PPC64: Support for elf v2 abi.
goetz
parents: 17802
diff changeset
3771 jlong entry_address = (jlong) fd->entry();
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3772 // new nodes
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3773 loadConLNodesTuple loadConLNodes_Env;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3774 loadConLNodesTuple loadConLNodes_Toc;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3775
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3776 // Create nodes and operands for loading the entry point.
17803
31e80afe3fed 8035647: PPC64: Support for elf v2 abi.
goetz
parents: 17802
diff changeset
3777 loadConLNodes_Entry = loadConLNodesTuple_create(C, ra_, n_toc, new (C) immLOper(entry_address),
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3778 OptoReg::Name(R12_H_num), OptoReg::Name(R12_num));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3779
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3780
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3781 // Create nodes and operands for loading the env pointer.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3782 if (fd->env() != NULL) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3783 loadConLNodes_Env = loadConLNodesTuple_create(C, ra_, n_toc, new (C) immLOper((jlong) fd->env()),
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3784 OptoReg::Name(R11_H_num), OptoReg::Name(R11_num));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3785 } else {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3786 loadConLNodes_Env._large_hi = NULL;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3787 loadConLNodes_Env._large_lo = NULL;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3788 loadConLNodes_Env._small = NULL;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3789 loadConLNodes_Env._last = new (C) loadConL16Node();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3790 loadConLNodes_Env._last->_opnds[0] = new (C) iRegLdstOper();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3791 loadConLNodes_Env._last->_opnds[1] = new (C) immL16Oper(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3792 ra_->set_pair(loadConLNodes_Env._last->_idx, OptoReg::Name(R11_H_num), OptoReg::Name(R11_num));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3793 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3794
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3795 // Create nodes and operands for loading the Toc point.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3796 loadConLNodes_Toc = loadConLNodesTuple_create(C, ra_, n_toc, new (C) immLOper((jlong) fd->toc()),
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3797 OptoReg::Name(R2_H_num), OptoReg::Name(R2_num));
17803
31e80afe3fed 8035647: PPC64: Support for elf v2 abi.
goetz
parents: 17802
diff changeset
3798 #endif // ABI_ELFv2
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3799 // mtctr node
17803
31e80afe3fed 8035647: PPC64: Support for elf v2 abi.
goetz
parents: 17802
diff changeset
3800 MachNode *mtctr = new (C) CallLeafDirect_mtctrNode();
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3801
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3802 assert(loadConLNodes_Entry._last != NULL, "entry must exist");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3803 mtctr->add_req(0, loadConLNodes_Entry._last);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3804
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3805 mtctr->_opnds[0] = new (C) iRegLdstOper();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3806 mtctr->_opnds[1] = new (C) iRegLdstOper();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3807
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3808 // call node
17803
31e80afe3fed 8035647: PPC64: Support for elf v2 abi.
goetz
parents: 17802
diff changeset
3809 MachCallLeafNode *call = new (C) CallLeafDirectNode();
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3810
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3811 call->_opnds[0] = _opnds[0];
17803
31e80afe3fed 8035647: PPC64: Support for elf v2 abi.
goetz
parents: 17802
diff changeset
3812 call->_opnds[1] = new (C) methodOper((intptr_t) entry_address); // May get set later.
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3813
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3814 // Make the new call node look like the old one.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3815 call->_name = _name;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3816 call->_tf = _tf;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3817 call->_entry_point = _entry_point;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3818 call->_cnt = _cnt;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3819 call->_argsize = _argsize;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3820 call->_oop_map = _oop_map;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3821 guarantee(!_jvms, "You must clone the jvms and adapt the offsets by fix_jvms().");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3822 call->_jvms = NULL;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3823 call->_jvmadj = _jvmadj;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3824 call->_in_rms = _in_rms;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3825 call->_nesting = _nesting;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3826
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3827
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3828 // New call needs all inputs of old call.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3829 // Req...
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3830 for (uint i = 0; i < req(); ++i) {
17791
ad3b94907eed 8030863: PPC64: (part 220): ConstantTableBase for calls between args and jvms
goetz
parents: 14445
diff changeset
3831 if (i != mach_constant_base_node_input()) {
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3832 call->add_req(in(i));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3833 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3834 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3835
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3836 // These must be reqired edges, as the registers are live up to
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3837 // the call. Else the constants are handled as kills.
17791
ad3b94907eed 8030863: PPC64: (part 220): ConstantTableBase for calls between args and jvms
goetz
parents: 14445
diff changeset
3838 call->add_req(mtctr);
17803
31e80afe3fed 8035647: PPC64: Support for elf v2 abi.
goetz
parents: 17802
diff changeset
3839 #if !defined(ABI_ELFv2)
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3840 call->add_req(loadConLNodes_Env._last);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3841 call->add_req(loadConLNodes_Toc._last);
17803
31e80afe3fed 8035647: PPC64: Support for elf v2 abi.
goetz
parents: 17802
diff changeset
3842 #endif
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3843
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3844 // ...as well as prec
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3845 for (uint i = req(); i < len(); ++i) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3846 call->add_prec(in(i));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3847 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3848
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3849 // registers
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3850 ra_->set1(mtctr->_idx, OptoReg::Name(SR_CTR_num));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3851
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3852 // Insert the new nodes.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3853 if (loadConLNodes_Entry._large_hi) nodes->push(loadConLNodes_Entry._large_hi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3854 if (loadConLNodes_Entry._last) nodes->push(loadConLNodes_Entry._last);
17803
31e80afe3fed 8035647: PPC64: Support for elf v2 abi.
goetz
parents: 17802
diff changeset
3855 #if !defined(ABI_ELFv2)
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3856 if (loadConLNodes_Env._large_hi) nodes->push(loadConLNodes_Env._large_hi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3857 if (loadConLNodes_Env._last) nodes->push(loadConLNodes_Env._last);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3858 if (loadConLNodes_Toc._large_hi) nodes->push(loadConLNodes_Toc._large_hi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3859 if (loadConLNodes_Toc._last) nodes->push(loadConLNodes_Toc._last);
17803
31e80afe3fed 8035647: PPC64: Support for elf v2 abi.
goetz
parents: 17802
diff changeset
3860 #endif
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3861 nodes->push(mtctr);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3862 nodes->push(call);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3863 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3864 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3865
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3866 //----------FRAME--------------------------------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3867 // Definition of frame structure and management information.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3868
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3869 frame %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3870 // What direction does stack grow in (assumed to be same for native & Java).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3871 stack_direction(TOWARDS_LOW);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3872
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3873 // These two registers define part of the calling convention between
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3874 // compiled code and the interpreter.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3875
17791
ad3b94907eed 8030863: PPC64: (part 220): ConstantTableBase for calls between args and jvms
goetz
parents: 14445
diff changeset
3876 // Inline Cache Register or method for I2C.
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3877 inline_cache_reg(R19); // R19_method
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3878
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3879 // Method Oop Register when calling interpreter.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3880 interpreter_method_oop_reg(R19); // R19_method
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3881
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3882 // Optional: name the operand used by cisc-spilling to access
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3883 // [stack_pointer + offset].
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3884 cisc_spilling_operand_name(indOffset);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3885
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3886 // Number of stack slots consumed by a Monitor enter.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3887 sync_stack_slots((frame::jit_monitor_size / VMRegImpl::stack_slot_size));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3888
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3889 // Compiled code's Frame Pointer.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3890 frame_pointer(R1); // R1_SP
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3891
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3892 // Interpreter stores its frame pointer in a register which is
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3893 // stored to the stack by I2CAdaptors. I2CAdaptors convert from
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3894 // interpreted java to compiled java.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3895 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3896 // R14_state holds pointer to caller's cInterpreter.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3897 interpreter_frame_pointer(R14); // R14_state
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3898
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3899 stack_alignment(frame::alignment_in_bytes);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3900
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3901 in_preserve_stack_slots((frame::jit_in_preserve_size / VMRegImpl::stack_slot_size));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3902
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3903 // Number of outgoing stack slots killed above the
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3904 // out_preserve_stack_slots for calls to C. Supports the var-args
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3905 // backing area for register parms.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3906 //
17803
31e80afe3fed 8035647: PPC64: Support for elf v2 abi.
goetz
parents: 17802
diff changeset
3907 varargs_C_out_slots_killed(((frame::abi_reg_args_size - frame::jit_out_preserve_size) / VMRegImpl::stack_slot_size));
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3908
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3909 // The after-PROLOG location of the return address. Location of
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3910 // return address specifies a type (REG or STACK) and a number
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3911 // representing the register number (i.e. - use a register name) or
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3912 // stack slot.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3913 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3914 // A: Link register is stored in stack slot ...
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3915 // M: ... but it's in the caller's frame according to PPC-64 ABI.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3916 // J: Therefore, we make sure that the link register is also in R11_scratch1
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3917 // at the end of the prolog.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3918 // B: We use R20, now.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3919 //return_addr(REG R20);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3920
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3921 // G: After reading the comments made by all the luminaries on their
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3922 // failure to tell the compiler where the return address really is,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3923 // I hardly dare to try myself. However, I'm convinced it's in slot
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3924 // 4 what apparently works and saves us some spills.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3925 return_addr(STACK 4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3926
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3927 // This is the body of the function
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3928 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3929 // void Matcher::calling_convention(OptoRegPair* sig, // array of ideal regs
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3930 // uint length, // length of array
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3931 // bool is_outgoing)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3932 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3933 // The `sig' array is to be updated. sig[j] represents the location
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3934 // of the j-th argument, either a register or a stack slot.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3935
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3936 // Comment taken from i486.ad:
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3937 // Body of function which returns an integer array locating
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3938 // arguments either in registers or in stack slots. Passed an array
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3939 // of ideal registers called "sig" and a "length" count. Stack-slot
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3940 // offsets are based on outgoing arguments, i.e. a CALLER setting up
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3941 // arguments for a CALLEE. Incoming stack arguments are
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3942 // automatically biased by the preserve_stack_slots field above.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3943 calling_convention %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3944 // No difference between ingoing/outgoing. Just pass false.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3945 SharedRuntime::java_calling_convention(sig_bt, regs, length, false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3946 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3947
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3948 // Comment taken from i486.ad:
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3949 // Body of function which returns an integer array locating
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3950 // arguments either in registers or in stack slots. Passed an array
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3951 // of ideal registers called "sig" and a "length" count. Stack-slot
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3952 // offsets are based on outgoing arguments, i.e. a CALLER setting up
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3953 // arguments for a CALLEE. Incoming stack arguments are
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3954 // automatically biased by the preserve_stack_slots field above.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3955 c_calling_convention %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3956 // This is obviously always outgoing.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3957 // C argument in register AND stack slot.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3958 (void) SharedRuntime::c_calling_convention(sig_bt, regs, /*regs2=*/NULL, length);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3959 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3960
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3961 // Location of native (C/C++) and interpreter return values. This
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3962 // is specified to be the same as Java. In the 32-bit VM, long
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3963 // values are actually returned from native calls in O0:O1 and
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3964 // returned to the interpreter in I0:I1. The copying to and from
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3965 // the register pairs is done by the appropriate call and epilog
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3966 // opcodes. This simplifies the register allocator.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3967 c_return_value %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3968 assert((ideal_reg >= Op_RegI && ideal_reg <= Op_RegL) ||
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3969 (ideal_reg == Op_RegN && Universe::narrow_oop_base() == NULL && Universe::narrow_oop_shift() == 0),
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3970 "only return normal values");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3971 // enum names from opcodes.hpp: Op_Node Op_Set Op_RegN Op_RegI Op_RegP Op_RegF Op_RegD Op_RegL
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3972 static int typeToRegLo[Op_RegL+1] = { 0, 0, R3_num, R3_num, R3_num, F1_num, F1_num, R3_num };
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3973 static int typeToRegHi[Op_RegL+1] = { 0, 0, OptoReg::Bad, R3_H_num, R3_H_num, OptoReg::Bad, F1_H_num, R3_H_num };
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3974 return OptoRegPair(typeToRegHi[ideal_reg], typeToRegLo[ideal_reg]);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3975 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3976
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3977 // Location of compiled Java return values. Same as C
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3978 return_value %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3979 assert((ideal_reg >= Op_RegI && ideal_reg <= Op_RegL) ||
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3980 (ideal_reg == Op_RegN && Universe::narrow_oop_base() == NULL && Universe::narrow_oop_shift() == 0),
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3981 "only return normal values");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3982 // enum names from opcodes.hpp: Op_Node Op_Set Op_RegN Op_RegI Op_RegP Op_RegF Op_RegD Op_RegL
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3983 static int typeToRegLo[Op_RegL+1] = { 0, 0, R3_num, R3_num, R3_num, F1_num, F1_num, R3_num };
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3984 static int typeToRegHi[Op_RegL+1] = { 0, 0, OptoReg::Bad, R3_H_num, R3_H_num, OptoReg::Bad, F1_H_num, R3_H_num };
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3985 return OptoRegPair(typeToRegHi[ideal_reg], typeToRegLo[ideal_reg]);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3986 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3987 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3988
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3989
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3990 //----------ATTRIBUTES---------------------------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3991
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3992 //----------Operand Attributes-------------------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3993 op_attrib op_cost(1); // Required cost attribute.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3994
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3995 //----------Instruction Attributes---------------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3996
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3997 // Cost attribute. required.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3998 ins_attrib ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
3999
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4000 // Is this instruction a non-matching short branch variant of some
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4001 // long branch? Not required.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4002 ins_attrib ins_short_branch(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4003
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4004 ins_attrib ins_is_TrapBasedCheckNode(true);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4005
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4006 // Number of constants.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4007 // This instruction uses the given number of constants
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4008 // (optional attribute).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4009 // This is needed to determine in time whether the constant pool will
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4010 // exceed 4000 entries. Before postalloc_expand the overall number of constants
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4011 // is determined. It's also used to compute the constant pool size
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4012 // in Output().
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4013 ins_attrib ins_num_consts(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4014
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4015 // Required alignment attribute (must be a power of 2) specifies the
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4016 // alignment that some part of the instruction (not necessarily the
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4017 // start) requires. If > 1, a compute_padding() function must be
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4018 // provided for the instruction.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4019 ins_attrib ins_alignment(1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4020
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4021 // Enforce/prohibit rematerializations.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4022 // - If an instruction is attributed with 'ins_cannot_rematerialize(true)'
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4023 // then rematerialization of that instruction is prohibited and the
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4024 // instruction's value will be spilled if necessary.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4025 // Causes that MachNode::rematerialize() returns false.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4026 // - If an instruction is attributed with 'ins_should_rematerialize(true)'
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4027 // then rematerialization should be enforced and a copy of the instruction
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4028 // should be inserted if possible; rematerialization is not guaranteed.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4029 // Note: this may result in rematerializations in front of every use.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4030 // Causes that MachNode::rematerialize() can return true.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4031 // (optional attribute)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4032 ins_attrib ins_cannot_rematerialize(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4033 ins_attrib ins_should_rematerialize(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4034
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4035 // Instruction has variable size depending on alignment.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4036 ins_attrib ins_variable_size_depending_on_alignment(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4037
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4038 // Instruction is a nop.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4039 ins_attrib ins_is_nop(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4040
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4041 // Instruction is mapped to a MachIfFastLock node (instead of MachFastLock).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4042 ins_attrib ins_use_mach_if_fast_lock_node(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4043
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4044 // Field for the toc offset of a constant.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4045 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4046 // This is needed if the toc offset is not encodable as an immediate in
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4047 // the PPC load instruction. If so, the upper (hi) bits of the offset are
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4048 // added to the toc, and from this a load with immediate is performed.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4049 // With postalloc expand, we get two nodes that require the same offset
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4050 // but which don't know about each other. The offset is only known
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4051 // when the constant is added to the constant pool during emitting.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4052 // It is generated in the 'hi'-node adding the upper bits, and saved
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4053 // in this node. The 'lo'-node has a link to the 'hi'-node and reads
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4054 // the offset from there when it gets encoded.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4055 ins_attrib ins_field_const_toc_offset(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4056 ins_attrib ins_field_const_toc_offset_hi_node(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4057
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4058 // A field that can hold the instructions offset in the code buffer.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4059 // Set in the nodes emitter.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4060 ins_attrib ins_field_cbuf_insts_offset(-1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4061
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4062 // Fields for referencing a call's load-IC-node.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4063 // If the toc offset can not be encoded as an immediate in a load, we
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4064 // use two nodes.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4065 ins_attrib ins_field_load_ic_hi_node(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4066 ins_attrib ins_field_load_ic_node(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4067
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4068 //----------OPERANDS-----------------------------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4069 // Operand definitions must precede instruction definitions for correct
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4070 // parsing in the ADLC because operands constitute user defined types
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4071 // which are used in instruction definitions.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4072 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4073 // Formats are generated automatically for constants and base registers.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4074
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4075 //----------Simple Operands----------------------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4076 // Immediate Operands
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4077
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4078 // Integer Immediate: 32-bit
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4079 operand immI() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4080 match(ConI);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4081 op_cost(40);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4082 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4083 interface(CONST_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4084 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4085
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4086 operand immI8() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4087 predicate(Assembler::is_simm(n->get_int(), 8));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4088 op_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4089 match(ConI);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4090 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4091 interface(CONST_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4092 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4093
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4094 // Integer Immediate: 16-bit
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4095 operand immI16() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4096 predicate(Assembler::is_simm(n->get_int(), 16));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4097 op_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4098 match(ConI);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4099 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4100 interface(CONST_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4101 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4102
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4103 // Integer Immediate: 32-bit, where lowest 16 bits are 0x0000.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4104 operand immIhi16() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4105 predicate(((n->get_int() & 0xffff0000) != 0) && ((n->get_int() & 0xffff) == 0));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4106 match(ConI);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4107 op_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4108 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4109 interface(CONST_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4110 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4111
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4112 operand immInegpow2() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4113 predicate(is_power_of_2_long((jlong) (julong) (juint) (-(n->get_int()))));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4114 match(ConI);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4115 op_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4116 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4117 interface(CONST_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4118 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4119
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4120 operand immIpow2minus1() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4121 predicate(is_power_of_2_long((((jlong) (n->get_int()))+1)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4122 match(ConI);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4123 op_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4124 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4125 interface(CONST_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4126 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4127
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4128 operand immIpowerOf2() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4129 predicate(is_power_of_2_long((((jlong) (julong) (juint) (n->get_int())))));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4130 match(ConI);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4131 op_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4132 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4133 interface(CONST_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4134 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4135
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4136 // Unsigned Integer Immediate: the values 0-31
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4137 operand uimmI5() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4138 predicate(Assembler::is_uimm(n->get_int(), 5));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4139 match(ConI);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4140 op_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4141 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4142 interface(CONST_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4143 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4144
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4145 // Unsigned Integer Immediate: 6-bit
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4146 operand uimmI6() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4147 predicate(Assembler::is_uimm(n->get_int(), 6));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4148 match(ConI);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4149 op_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4150 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4151 interface(CONST_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4152 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4153
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4154 // Unsigned Integer Immediate: 6-bit int, greater than 32
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4155 operand uimmI6_ge32() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4156 predicate(Assembler::is_uimm(n->get_int(), 6) && n->get_int() >= 32);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4157 match(ConI);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4158 op_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4159 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4160 interface(CONST_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4161 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4162
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4163 // Unsigned Integer Immediate: 15-bit
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4164 operand uimmI15() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4165 predicate(Assembler::is_uimm(n->get_int(), 15));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4166 match(ConI);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4167 op_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4168 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4169 interface(CONST_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4170 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4171
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4172 // Unsigned Integer Immediate: 16-bit
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4173 operand uimmI16() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4174 predicate(Assembler::is_uimm(n->get_int(), 16));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4175 match(ConI);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4176 op_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4177 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4178 interface(CONST_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4179 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4180
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4181 // constant 'int 0'.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4182 operand immI_0() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4183 predicate(n->get_int() == 0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4184 match(ConI);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4185 op_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4186 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4187 interface(CONST_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4188 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4189
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4190 // constant 'int 1'.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4191 operand immI_1() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4192 predicate(n->get_int() == 1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4193 match(ConI);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4194 op_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4195 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4196 interface(CONST_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4197 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4198
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4199 // constant 'int -1'.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4200 operand immI_minus1() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4201 predicate(n->get_int() == -1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4202 match(ConI);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4203 op_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4204 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4205 interface(CONST_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4206 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4207
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4208 // int value 16.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4209 operand immI_16() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4210 predicate(n->get_int() == 16);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4211 match(ConI);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4212 op_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4213 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4214 interface(CONST_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4215 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4216
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4217 // int value 24.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4218 operand immI_24() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4219 predicate(n->get_int() == 24);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4220 match(ConI);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4221 op_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4222 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4223 interface(CONST_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4224 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4225
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4226 // Compressed oops constants
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4227 // Pointer Immediate
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4228 operand immN() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4229 match(ConN);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4230
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4231 op_cost(10);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4232 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4233 interface(CONST_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4234 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4235
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4236 // NULL Pointer Immediate
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4237 operand immN_0() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4238 predicate(n->get_narrowcon() == 0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4239 match(ConN);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4240
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4241 op_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4242 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4243 interface(CONST_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4244 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4245
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4246 // Compressed klass constants
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4247 operand immNKlass() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4248 match(ConNKlass);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4249
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4250 op_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4251 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4252 interface(CONST_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4253 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4254
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4255 // This operand can be used to avoid matching of an instruct
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4256 // with chain rule.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4257 operand immNKlass_NM() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4258 match(ConNKlass);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4259 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4260 op_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4261 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4262 interface(CONST_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4263 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4264
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4265 // Pointer Immediate: 64-bit
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4266 operand immP() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4267 match(ConP);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4268 op_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4269 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4270 interface(CONST_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4271 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4272
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4273 // Operand to avoid match of loadConP.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4274 // This operand can be used to avoid matching of an instruct
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4275 // with chain rule.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4276 operand immP_NM() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4277 match(ConP);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4278 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4279 op_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4280 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4281 interface(CONST_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4282 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4283
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4284 // costant 'pointer 0'.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4285 operand immP_0() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4286 predicate(n->get_ptr() == 0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4287 match(ConP);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4288 op_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4289 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4290 interface(CONST_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4291 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4292
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4293 // pointer 0x0 or 0x1
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4294 operand immP_0or1() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4295 predicate((n->get_ptr() == 0) || (n->get_ptr() == 1));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4296 match(ConP);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4297 op_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4298 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4299 interface(CONST_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4300 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4301
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4302 operand immL() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4303 match(ConL);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4304 op_cost(40);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4305 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4306 interface(CONST_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4307 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4308
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4309 // Long Immediate: 16-bit
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4310 operand immL16() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4311 predicate(Assembler::is_simm(n->get_long(), 16));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4312 match(ConL);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4313 op_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4314 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4315 interface(CONST_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4316 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4317
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4318 // Long Immediate: 16-bit, 4-aligned
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4319 operand immL16Alg4() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4320 predicate(Assembler::is_simm(n->get_long(), 16) && ((n->get_long() & 0x3) == 0));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4321 match(ConL);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4322 op_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4323 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4324 interface(CONST_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4325 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4326
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4327 // Long Immediate: 32-bit, where lowest 16 bits are 0x0000.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4328 operand immL32hi16() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4329 predicate(Assembler::is_simm(n->get_long(), 32) && ((n->get_long() & 0xffffL) == 0L));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4330 match(ConL);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4331 op_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4332 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4333 interface(CONST_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4334 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4335
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4336 // Long Immediate: 32-bit
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4337 operand immL32() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4338 predicate(Assembler::is_simm(n->get_long(), 32));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4339 match(ConL);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4340 op_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4341 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4342 interface(CONST_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4343 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4344
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4345 // Long Immediate: 64-bit, where highest 16 bits are not 0x0000.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4346 operand immLhighest16() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4347 predicate((n->get_long() & 0xffff000000000000L) != 0L && (n->get_long() & 0x0000ffffffffffffL) == 0L);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4348 match(ConL);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4349 op_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4350 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4351 interface(CONST_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4352 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4353
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4354 operand immLnegpow2() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4355 predicate(is_power_of_2_long((jlong)-(n->get_long())));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4356 match(ConL);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4357 op_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4358 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4359 interface(CONST_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4360 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4361
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4362 operand immLpow2minus1() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4363 predicate(is_power_of_2_long((((jlong) (n->get_long()))+1)) &&
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4364 (n->get_long() != (jlong)0xffffffffffffffffL));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4365 match(ConL);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4366 op_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4367 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4368 interface(CONST_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4369 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4370
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4371 // constant 'long 0'.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4372 operand immL_0() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4373 predicate(n->get_long() == 0L);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4374 match(ConL);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4375 op_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4376 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4377 interface(CONST_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4378 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4379
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4380 // constat ' long -1'.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4381 operand immL_minus1() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4382 predicate(n->get_long() == -1L);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4383 match(ConL);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4384 op_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4385 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4386 interface(CONST_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4387 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4388
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4389 // Long Immediate: low 32-bit mask
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4390 operand immL_32bits() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4391 predicate(n->get_long() == 0xFFFFFFFFL);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4392 match(ConL);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4393 op_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4394 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4395 interface(CONST_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4396 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4397
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4398 // Unsigned Long Immediate: 16-bit
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4399 operand uimmL16() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4400 predicate(Assembler::is_uimm(n->get_long(), 16));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4401 match(ConL);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4402 op_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4403 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4404 interface(CONST_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4405 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4406
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4407 // Float Immediate
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4408 operand immF() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4409 match(ConF);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4410 op_cost(40);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4411 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4412 interface(CONST_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4413 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4414
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4415 // constant 'float +0.0'.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4416 operand immF_0() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4417 predicate((n->getf() == 0) &&
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4418 (fpclassify(n->getf()) == FP_ZERO) && (signbit(n->getf()) == 0));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4419 match(ConF);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4420 op_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4421 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4422 interface(CONST_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4423 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4424
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4425 // Double Immediate
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4426 operand immD() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4427 match(ConD);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4428 op_cost(40);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4429 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4430 interface(CONST_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4431 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4432
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4433 // Integer Register Operands
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4434 // Integer Destination Register
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4435 // See definition of reg_class bits32_reg_rw.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4436 operand iRegIdst() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4437 constraint(ALLOC_IN_RC(bits32_reg_rw));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4438 match(RegI);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4439 match(rscratch1RegI);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4440 match(rscratch2RegI);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4441 match(rarg1RegI);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4442 match(rarg2RegI);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4443 match(rarg3RegI);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4444 match(rarg4RegI);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4445 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4446 interface(REG_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4447 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4448
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4449 // Integer Source Register
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4450 // See definition of reg_class bits32_reg_ro.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4451 operand iRegIsrc() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4452 constraint(ALLOC_IN_RC(bits32_reg_ro));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4453 match(RegI);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4454 match(rscratch1RegI);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4455 match(rscratch2RegI);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4456 match(rarg1RegI);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4457 match(rarg2RegI);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4458 match(rarg3RegI);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4459 match(rarg4RegI);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4460 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4461 interface(REG_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4462 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4463
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4464 operand rscratch1RegI() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4465 constraint(ALLOC_IN_RC(rscratch1_bits32_reg));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4466 match(iRegIdst);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4467 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4468 interface(REG_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4469 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4470
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4471 operand rscratch2RegI() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4472 constraint(ALLOC_IN_RC(rscratch2_bits32_reg));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4473 match(iRegIdst);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4474 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4475 interface(REG_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4476 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4477
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4478 operand rarg1RegI() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4479 constraint(ALLOC_IN_RC(rarg1_bits32_reg));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4480 match(iRegIdst);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4481 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4482 interface(REG_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4483 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4484
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4485 operand rarg2RegI() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4486 constraint(ALLOC_IN_RC(rarg2_bits32_reg));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4487 match(iRegIdst);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4488 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4489 interface(REG_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4490 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4491
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4492 operand rarg3RegI() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4493 constraint(ALLOC_IN_RC(rarg3_bits32_reg));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4494 match(iRegIdst);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4495 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4496 interface(REG_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4497 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4498
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4499 operand rarg4RegI() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4500 constraint(ALLOC_IN_RC(rarg4_bits32_reg));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4501 match(iRegIdst);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4502 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4503 interface(REG_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4504 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4505
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4506 operand rarg1RegL() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4507 constraint(ALLOC_IN_RC(rarg1_bits64_reg));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4508 match(iRegLdst);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4509 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4510 interface(REG_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4511 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4512
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4513 operand rarg2RegL() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4514 constraint(ALLOC_IN_RC(rarg2_bits64_reg));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4515 match(iRegLdst);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4516 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4517 interface(REG_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4518 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4519
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4520 operand rarg3RegL() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4521 constraint(ALLOC_IN_RC(rarg3_bits64_reg));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4522 match(iRegLdst);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4523 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4524 interface(REG_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4525 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4526
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4527 operand rarg4RegL() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4528 constraint(ALLOC_IN_RC(rarg4_bits64_reg));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4529 match(iRegLdst);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4530 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4531 interface(REG_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4532 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4533
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4534 // Pointer Destination Register
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4535 // See definition of reg_class bits64_reg_rw.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4536 operand iRegPdst() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4537 constraint(ALLOC_IN_RC(bits64_reg_rw));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4538 match(RegP);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4539 match(rscratch1RegP);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4540 match(rscratch2RegP);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4541 match(rarg1RegP);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4542 match(rarg2RegP);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4543 match(rarg3RegP);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4544 match(rarg4RegP);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4545 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4546 interface(REG_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4547 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4548
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4549 // Pointer Destination Register
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4550 // Operand not using r11 and r12 (killed in epilog).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4551 operand iRegPdstNoScratch() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4552 constraint(ALLOC_IN_RC(bits64_reg_leaf_call));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4553 match(RegP);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4554 match(rarg1RegP);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4555 match(rarg2RegP);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4556 match(rarg3RegP);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4557 match(rarg4RegP);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4558 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4559 interface(REG_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4560 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4561
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4562 // Pointer Source Register
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4563 // See definition of reg_class bits64_reg_ro.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4564 operand iRegPsrc() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4565 constraint(ALLOC_IN_RC(bits64_reg_ro));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4566 match(RegP);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4567 match(iRegPdst);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4568 match(rscratch1RegP);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4569 match(rscratch2RegP);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4570 match(rarg1RegP);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4571 match(rarg2RegP);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4572 match(rarg3RegP);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4573 match(rarg4RegP);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4574 match(threadRegP);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4575 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4576 interface(REG_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4577 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4578
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4579 // Thread operand.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4580 operand threadRegP() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4581 constraint(ALLOC_IN_RC(thread_bits64_reg));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4582 match(iRegPdst);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4583 format %{ "R16" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4584 interface(REG_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4585 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4586
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4587 operand rscratch1RegP() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4588 constraint(ALLOC_IN_RC(rscratch1_bits64_reg));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4589 match(iRegPdst);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4590 format %{ "R11" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4591 interface(REG_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4592 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4593
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4594 operand rscratch2RegP() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4595 constraint(ALLOC_IN_RC(rscratch2_bits64_reg));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4596 match(iRegPdst);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4597 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4598 interface(REG_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4599 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4600
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4601 operand rarg1RegP() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4602 constraint(ALLOC_IN_RC(rarg1_bits64_reg));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4603 match(iRegPdst);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4604 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4605 interface(REG_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4606 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4607
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4608 operand rarg2RegP() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4609 constraint(ALLOC_IN_RC(rarg2_bits64_reg));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4610 match(iRegPdst);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4611 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4612 interface(REG_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4613 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4614
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4615 operand rarg3RegP() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4616 constraint(ALLOC_IN_RC(rarg3_bits64_reg));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4617 match(iRegPdst);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4618 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4619 interface(REG_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4620 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4621
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4622 operand rarg4RegP() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4623 constraint(ALLOC_IN_RC(rarg4_bits64_reg));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4624 match(iRegPdst);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4625 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4626 interface(REG_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4627 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4628
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4629 operand iRegNsrc() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4630 constraint(ALLOC_IN_RC(bits32_reg_ro));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4631 match(RegN);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4632 match(iRegNdst);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4633
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4634 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4635 interface(REG_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4636 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4637
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4638 operand iRegNdst() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4639 constraint(ALLOC_IN_RC(bits32_reg_rw));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4640 match(RegN);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4641
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4642 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4643 interface(REG_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4644 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4645
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4646 // Long Destination Register
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4647 // See definition of reg_class bits64_reg_rw.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4648 operand iRegLdst() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4649 constraint(ALLOC_IN_RC(bits64_reg_rw));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4650 match(RegL);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4651 match(rscratch1RegL);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4652 match(rscratch2RegL);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4653 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4654 interface(REG_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4655 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4656
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4657 // Long Source Register
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4658 // See definition of reg_class bits64_reg_ro.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4659 operand iRegLsrc() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4660 constraint(ALLOC_IN_RC(bits64_reg_ro));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4661 match(RegL);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4662 match(iRegLdst);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4663 match(rscratch1RegL);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4664 match(rscratch2RegL);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4665 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4666 interface(REG_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4667 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4668
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4669 // Special operand for ConvL2I.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4670 operand iRegL2Isrc(iRegLsrc reg) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4671 constraint(ALLOC_IN_RC(bits64_reg_ro));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4672 match(ConvL2I reg);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4673 format %{ "ConvL2I($reg)" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4674 interface(REG_INTER)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4675 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4676
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4677 operand rscratch1RegL() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4678 constraint(ALLOC_IN_RC(rscratch1_bits64_reg));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4679 match(RegL);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4680 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4681 interface(REG_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4682 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4683
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4684 operand rscratch2RegL() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4685 constraint(ALLOC_IN_RC(rscratch2_bits64_reg));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4686 match(RegL);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4687 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4688 interface(REG_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4689 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4690
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4691 // Condition Code Flag Registers
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4692 operand flagsReg() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4693 constraint(ALLOC_IN_RC(int_flags));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4694 match(RegFlags);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4695 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4696 interface(REG_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4697 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4698
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4699 // Condition Code Flag Register CR0
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4700 operand flagsRegCR0() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4701 constraint(ALLOC_IN_RC(int_flags_CR0));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4702 match(RegFlags);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4703 format %{ "CR0" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4704 interface(REG_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4705 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4706
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4707 operand flagsRegCR1() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4708 constraint(ALLOC_IN_RC(int_flags_CR1));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4709 match(RegFlags);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4710 format %{ "CR1" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4711 interface(REG_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4712 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4713
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4714 operand flagsRegCR6() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4715 constraint(ALLOC_IN_RC(int_flags_CR6));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4716 match(RegFlags);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4717 format %{ "CR6" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4718 interface(REG_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4719 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4720
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4721 operand regCTR() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4722 constraint(ALLOC_IN_RC(ctr_reg));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4723 // RegFlags should work. Introducing a RegSpecial type would cause a
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4724 // lot of changes.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4725 match(RegFlags);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4726 format %{"SR_CTR" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4727 interface(REG_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4728 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4729
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4730 operand regD() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4731 constraint(ALLOC_IN_RC(dbl_reg));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4732 match(RegD);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4733 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4734 interface(REG_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4735 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4736
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4737 operand regF() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4738 constraint(ALLOC_IN_RC(flt_reg));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4739 match(RegF);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4740 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4741 interface(REG_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4742 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4743
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4744 // Special Registers
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4745
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4746 // Method Register
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4747 operand inline_cache_regP(iRegPdst reg) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4748 constraint(ALLOC_IN_RC(r19_bits64_reg)); // inline_cache_reg
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4749 match(reg);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4750 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4751 interface(REG_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4752 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4753
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4754 operand compiler_method_oop_regP(iRegPdst reg) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4755 constraint(ALLOC_IN_RC(rscratch1_bits64_reg)); // compiler_method_oop_reg
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4756 match(reg);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4757 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4758 interface(REG_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4759 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4760
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4761 operand interpreter_method_oop_regP(iRegPdst reg) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4762 constraint(ALLOC_IN_RC(r19_bits64_reg)); // interpreter_method_oop_reg
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4763 match(reg);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4764 format %{ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4765 interface(REG_INTER);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4766 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4767
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4768 // Operands to remove register moves in unscaled mode.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4769 // Match read/write registers with an EncodeP node if neither shift nor add are required.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4770 operand iRegP2N(iRegPsrc reg) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4771 predicate(false /* TODO: PPC port MatchDecodeNodes*/&& Universe::narrow_oop_shift() == 0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4772 constraint(ALLOC_IN_RC(bits64_reg_ro));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4773 match(EncodeP reg);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4774 format %{ "$reg" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4775 interface(REG_INTER)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4776 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4777
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4778 operand iRegN2P(iRegNsrc reg) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4779 predicate(false /* TODO: PPC port MatchDecodeNodes*/);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4780 constraint(ALLOC_IN_RC(bits32_reg_ro));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4781 match(DecodeN reg);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4782 match(DecodeNKlass reg);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4783 format %{ "$reg" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4784 interface(REG_INTER)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4785 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4786
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4787 //----------Complex Operands---------------------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4788 // Indirect Memory Reference
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4789 operand indirect(iRegPsrc reg) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4790 constraint(ALLOC_IN_RC(bits64_reg_ro));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4791 match(reg);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4792 op_cost(100);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4793 format %{ "[$reg]" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4794 interface(MEMORY_INTER) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4795 base($reg);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4796 index(0x0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4797 scale(0x0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4798 disp(0x0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4799 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4800 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4801
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4802 // Indirect with Offset
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4803 operand indOffset16(iRegPsrc reg, immL16 offset) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4804 constraint(ALLOC_IN_RC(bits64_reg_ro));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4805 match(AddP reg offset);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4806 op_cost(100);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4807 format %{ "[$reg + $offset]" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4808 interface(MEMORY_INTER) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4809 base($reg);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4810 index(0x0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4811 scale(0x0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4812 disp($offset);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4813 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4814 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4815
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4816 // Indirect with 4-aligned Offset
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4817 operand indOffset16Alg4(iRegPsrc reg, immL16Alg4 offset) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4818 constraint(ALLOC_IN_RC(bits64_reg_ro));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4819 match(AddP reg offset);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4820 op_cost(100);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4821 format %{ "[$reg + $offset]" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4822 interface(MEMORY_INTER) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4823 base($reg);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4824 index(0x0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4825 scale(0x0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4826 disp($offset);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4827 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4828 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4829
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4830 //----------Complex Operands for Compressed OOPs-------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4831 // Compressed OOPs with narrow_oop_shift == 0.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4832
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4833 // Indirect Memory Reference, compressed OOP
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4834 operand indirectNarrow(iRegNsrc reg) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4835 predicate(false /* TODO: PPC port MatchDecodeNodes*/);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4836 constraint(ALLOC_IN_RC(bits64_reg_ro));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4837 match(DecodeN reg);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4838 match(DecodeNKlass reg);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4839 op_cost(100);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4840 format %{ "[$reg]" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4841 interface(MEMORY_INTER) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4842 base($reg);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4843 index(0x0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4844 scale(0x0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4845 disp(0x0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4846 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4847 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4848
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4849 // Indirect with Offset, compressed OOP
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4850 operand indOffset16Narrow(iRegNsrc reg, immL16 offset) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4851 predicate(false /* TODO: PPC port MatchDecodeNodes*/);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4852 constraint(ALLOC_IN_RC(bits64_reg_ro));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4853 match(AddP (DecodeN reg) offset);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4854 match(AddP (DecodeNKlass reg) offset);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4855 op_cost(100);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4856 format %{ "[$reg + $offset]" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4857 interface(MEMORY_INTER) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4858 base($reg);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4859 index(0x0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4860 scale(0x0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4861 disp($offset);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4862 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4863 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4864
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4865 // Indirect with 4-aligned Offset, compressed OOP
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4866 operand indOffset16NarrowAlg4(iRegNsrc reg, immL16Alg4 offset) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4867 predicate(false /* TODO: PPC port MatchDecodeNodes*/);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4868 constraint(ALLOC_IN_RC(bits64_reg_ro));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4869 match(AddP (DecodeN reg) offset);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4870 match(AddP (DecodeNKlass reg) offset);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4871 op_cost(100);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4872 format %{ "[$reg + $offset]" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4873 interface(MEMORY_INTER) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4874 base($reg);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4875 index(0x0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4876 scale(0x0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4877 disp($offset);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4878 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4879 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4880
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4881 //----------Special Memory Operands--------------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4882 // Stack Slot Operand
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4883 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4884 // This operand is used for loading and storing temporary values on
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4885 // the stack where a match requires a value to flow through memory.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4886 operand stackSlotI(sRegI reg) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4887 constraint(ALLOC_IN_RC(stack_slots));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4888 op_cost(100);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4889 //match(RegI);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4890 format %{ "[sp+$reg]" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4891 interface(MEMORY_INTER) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4892 base(0x1); // R1_SP
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4893 index(0x0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4894 scale(0x0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4895 disp($reg); // Stack Offset
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4896 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4897 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4898
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4899 operand stackSlotL(sRegL reg) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4900 constraint(ALLOC_IN_RC(stack_slots));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4901 op_cost(100);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4902 //match(RegL);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4903 format %{ "[sp+$reg]" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4904 interface(MEMORY_INTER) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4905 base(0x1); // R1_SP
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4906 index(0x0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4907 scale(0x0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4908 disp($reg); // Stack Offset
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4909 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4910 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4911
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4912 operand stackSlotP(sRegP reg) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4913 constraint(ALLOC_IN_RC(stack_slots));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4914 op_cost(100);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4915 //match(RegP);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4916 format %{ "[sp+$reg]" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4917 interface(MEMORY_INTER) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4918 base(0x1); // R1_SP
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4919 index(0x0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4920 scale(0x0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4921 disp($reg); // Stack Offset
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4922 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4923 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4924
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4925 operand stackSlotF(sRegF reg) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4926 constraint(ALLOC_IN_RC(stack_slots));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4927 op_cost(100);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4928 //match(RegF);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4929 format %{ "[sp+$reg]" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4930 interface(MEMORY_INTER) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4931 base(0x1); // R1_SP
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4932 index(0x0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4933 scale(0x0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4934 disp($reg); // Stack Offset
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4935 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4936 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4937
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4938 operand stackSlotD(sRegD reg) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4939 constraint(ALLOC_IN_RC(stack_slots));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4940 op_cost(100);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4941 //match(RegD);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4942 format %{ "[sp+$reg]" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4943 interface(MEMORY_INTER) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4944 base(0x1); // R1_SP
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4945 index(0x0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4946 scale(0x0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4947 disp($reg); // Stack Offset
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4948 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4949 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4950
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4951 // Operands for expressing Control Flow
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4952 // NOTE: Label is a predefined operand which should not be redefined in
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4953 // the AD file. It is generically handled within the ADLC.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4954
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4955 //----------Conditional Branch Operands----------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4956 // Comparison Op
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4957 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4958 // This is the operation of the comparison, and is limited to the
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4959 // following set of codes: L (<), LE (<=), G (>), GE (>=), E (==), NE
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4960 // (!=).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4961 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4962 // Other attributes of the comparison, such as unsignedness, are specified
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4963 // by the comparison instruction that sets a condition code flags register.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4964 // That result is represented by a flags operand whose subtype is appropriate
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4965 // to the unsignedness (etc.) of the comparison.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4966 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4967 // Later, the instruction which matches both the Comparison Op (a Bool) and
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4968 // the flags (produced by the Cmp) specifies the coding of the comparison op
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4969 // by matching a specific subtype of Bool operand below.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4970
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4971 // When used for floating point comparisons: unordered same as less.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4972 operand cmpOp() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4973 match(Bool);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4974 format %{ "" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4975 interface(COND_INTER) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4976 // BO only encodes bit 4 of bcondCRbiIsX, as bits 1-3 are always '100'.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4977 // BO & BI
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4978 equal(0xA); // 10 10: bcondCRbiIs1 & Condition::equal
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4979 not_equal(0x2); // 00 10: bcondCRbiIs0 & Condition::equal
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4980 less(0x8); // 10 00: bcondCRbiIs1 & Condition::less
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4981 greater_equal(0x0); // 00 00: bcondCRbiIs0 & Condition::less
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4982 less_equal(0x1); // 00 01: bcondCRbiIs0 & Condition::greater
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4983 greater(0x9); // 10 01: bcondCRbiIs1 & Condition::greater
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4984 overflow(0xB); // 10 11: bcondCRbiIs1 & Condition::summary_overflow
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4985 no_overflow(0x3); // 00 11: bcondCRbiIs0 & Condition::summary_overflow
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4986 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4987 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4988
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4989 //----------OPERAND CLASSES----------------------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4990 // Operand Classes are groups of operands that are used to simplify
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4991 // instruction definitions by not requiring the AD writer to specify
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4992 // seperate instructions for every form of operand when the
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4993 // instruction accepts multiple operand types with the same basic
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4994 // encoding and format. The classic case of this is memory operands.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4995 // Indirect is not included since its use is limited to Compare & Swap.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4996
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4997 opclass memory(indirect, indOffset16 /*, indIndex, tlsReference*/, indirectNarrow, indOffset16Narrow);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4998 // Memory operand where offsets are 4-aligned. Required for ld, std.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
4999 opclass memoryAlg4(indirect, indOffset16Alg4, indirectNarrow, indOffset16NarrowAlg4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5000 opclass indirectMemory(indirect, indirectNarrow);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5001
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5002 // Special opclass for I and ConvL2I.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5003 opclass iRegIsrc_iRegL2Isrc(iRegIsrc, iRegL2Isrc);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5004
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5005 // Operand classes to match encode and decode. iRegN_P2N is only used
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5006 // for storeN. I have never seen an encode node elsewhere.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5007 opclass iRegN_P2N(iRegNsrc, iRegP2N);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5008 opclass iRegP_N2P(iRegPsrc, iRegN2P);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5009
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5010 //----------PIPELINE-----------------------------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5011
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5012 pipeline %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5013
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5014 // See J.M.Tendler et al. "Power4 system microarchitecture", IBM
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5015 // J. Res. & Dev., No. 1, Jan. 2002.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5016
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5017 //----------ATTRIBUTES---------------------------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5018 attributes %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5019
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5020 // Power4 instructions are of fixed length.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5021 fixed_size_instructions;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5022
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5023 // TODO: if `bundle' means number of instructions fetched
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5024 // per cycle, this is 8. If `bundle' means Power4 `group', that is
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5025 // max instructions issued per cycle, this is 5.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5026 max_instructions_per_bundle = 8;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5027
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5028 // A Power4 instruction is 4 bytes long.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5029 instruction_unit_size = 4;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5030
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5031 // The Power4 processor fetches 64 bytes...
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5032 instruction_fetch_unit_size = 64;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5033
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5034 // ...in one line
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5035 instruction_fetch_units = 1
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5036
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5037 // Unused, list one so that array generated by adlc is not empty.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5038 // Aix compiler chokes if _nop_count = 0.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5039 nops(fxNop);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5040 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5041
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5042 //----------RESOURCES----------------------------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5043 // Resources are the functional units available to the machine
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5044 resources(
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5045 PPC_BR, // branch unit
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5046 PPC_CR, // condition unit
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5047 PPC_FX1, // integer arithmetic unit 1
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5048 PPC_FX2, // integer arithmetic unit 2
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5049 PPC_LDST1, // load/store unit 1
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5050 PPC_LDST2, // load/store unit 2
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5051 PPC_FP1, // float arithmetic unit 1
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5052 PPC_FP2, // float arithmetic unit 2
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5053 PPC_LDST = PPC_LDST1 | PPC_LDST2,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5054 PPC_FX = PPC_FX1 | PPC_FX2,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5055 PPC_FP = PPC_FP1 | PPC_FP2
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5056 );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5057
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5058 //----------PIPELINE DESCRIPTION-----------------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5059 // Pipeline Description specifies the stages in the machine's pipeline
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5060 pipe_desc(
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5061 // Power4 longest pipeline path
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5062 PPC_IF, // instruction fetch
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5063 PPC_IC,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5064 //PPC_BP, // branch prediction
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5065 PPC_D0, // decode
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5066 PPC_D1, // decode
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5067 PPC_D2, // decode
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5068 PPC_D3, // decode
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5069 PPC_Xfer1,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5070 PPC_GD, // group definition
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5071 PPC_MP, // map
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5072 PPC_ISS, // issue
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5073 PPC_RF, // resource fetch
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5074 PPC_EX1, // execute (all units)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5075 PPC_EX2, // execute (FP, LDST)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5076 PPC_EX3, // execute (FP, LDST)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5077 PPC_EX4, // execute (FP)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5078 PPC_EX5, // execute (FP)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5079 PPC_EX6, // execute (FP)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5080 PPC_WB, // write back
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5081 PPC_Xfer2,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5082 PPC_CP
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5083 );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5084
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5085 //----------PIPELINE CLASSES---------------------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5086 // Pipeline Classes describe the stages in which input and output are
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5087 // referenced by the hardware pipeline.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5088
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5089 // Simple pipeline classes.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5090
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5091 // Default pipeline class.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5092 pipe_class pipe_class_default() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5093 single_instruction;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5094 fixed_latency(2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5095 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5096
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5097 // Pipeline class for empty instructions.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5098 pipe_class pipe_class_empty() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5099 single_instruction;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5100 fixed_latency(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5101 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5102
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5103 // Pipeline class for compares.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5104 pipe_class pipe_class_compare() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5105 single_instruction;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5106 fixed_latency(16);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5107 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5108
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5109 // Pipeline class for traps.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5110 pipe_class pipe_class_trap() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5111 single_instruction;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5112 fixed_latency(100);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5113 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5114
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5115 // Pipeline class for memory operations.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5116 pipe_class pipe_class_memory() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5117 single_instruction;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5118 fixed_latency(16);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5119 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5120
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5121 // Pipeline class for call.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5122 pipe_class pipe_class_call() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5123 single_instruction;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5124 fixed_latency(100);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5125 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5126
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5127 // Define the class for the Nop node.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5128 define %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5129 MachNop = pipe_class_default;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5130 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5131
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5132 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5133
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5134 //----------INSTRUCTIONS-------------------------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5135
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5136 // Naming of instructions:
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5137 // opA_operB / opA_operB_operC:
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5138 // Operation 'op' with one or two source operands 'oper'. Result
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5139 // type is A, source operand types are B and C.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5140 // Iff A == B == C, B and C are left out.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5141 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5142 // The instructions are ordered according to the following scheme:
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5143 // - loads
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5144 // - load constants
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5145 // - prefetch
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5146 // - store
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5147 // - encode/decode
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5148 // - membar
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5149 // - conditional moves
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5150 // - compare & swap
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5151 // - arithmetic and logic operations
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5152 // * int: Add, Sub, Mul, Div, Mod
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5153 // * int: lShift, arShift, urShift, rot
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5154 // * float: Add, Sub, Mul, Div
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5155 // * and, or, xor ...
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5156 // - register moves: float <-> int, reg <-> stack, repl
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5157 // - cast (high level type cast, XtoP, castPP, castII, not_null etc.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5158 // - conv (low level type cast requiring bit changes (sign extend etc)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5159 // - compares, range & zero checks.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5160 // - branches
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5161 // - complex operations, intrinsics, min, max, replicate
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5162 // - lock
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5163 // - Calls
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5164 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5165 // If there are similar instructions with different types they are sorted:
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5166 // int before float
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5167 // small before big
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5168 // signed before unsigned
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5169 // e.g., loadS before loadUS before loadI before loadF.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5170
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5171
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5172 //----------Load/Store Instructions--------------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5173
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5174 //----------Load Instructions--------------------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5175
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5176 // Converts byte to int.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5177 // As convB2I_reg, but without match rule. The match rule of convB2I_reg
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5178 // reuses the 'amount' operand, but adlc expects that operand specification
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5179 // and operands in match rule are equivalent.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5180 instruct convB2I_reg_2(iRegIdst dst, iRegIsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5181 effect(DEF dst, USE src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5182 format %{ "EXTSB $dst, $src \t// byte->int" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5183 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5184 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5185 // TODO: PPC port $archOpcode(ppc64Opcode_extsb);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5186 __ extsb($dst$$Register, $src$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5187 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5188 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5189 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5190
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5191 instruct loadUB_indirect(iRegIdst dst, indirectMemory mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5192 // match-rule, false predicate
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5193 match(Set dst (LoadB mem));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5194 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5195
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5196 format %{ "LBZ $dst, $mem" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5197 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5198 ins_encode( enc_lbz(dst, mem) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5199 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5200 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5201
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5202 instruct loadUB_indirect_ac(iRegIdst dst, indirectMemory mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5203 // match-rule, false predicate
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5204 match(Set dst (LoadB mem));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5205 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5206
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5207 format %{ "LBZ $dst, $mem\n\t"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5208 "TWI $dst\n\t"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5209 "ISYNC" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5210 size(12);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5211 ins_encode( enc_lbz_ac(dst, mem) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5212 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5213 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5214
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5215 // Load Byte (8bit signed). LoadB = LoadUB + ConvUB2B.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5216 instruct loadB_indirect_Ex(iRegIdst dst, indirectMemory mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5217 match(Set dst (LoadB mem));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5218 predicate(n->as_Load()->is_unordered() || followed_by_acquire(n));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5219 ins_cost(MEMORY_REF_COST + DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5220 expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5221 iRegIdst tmp;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5222 loadUB_indirect(tmp, mem);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5223 convB2I_reg_2(dst, tmp);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5224 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5225 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5226
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5227 instruct loadB_indirect_ac_Ex(iRegIdst dst, indirectMemory mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5228 match(Set dst (LoadB mem));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5229 ins_cost(3*MEMORY_REF_COST + DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5230 expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5231 iRegIdst tmp;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5232 loadUB_indirect_ac(tmp, mem);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5233 convB2I_reg_2(dst, tmp);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5234 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5235 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5236
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5237 instruct loadUB_indOffset16(iRegIdst dst, indOffset16 mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5238 // match-rule, false predicate
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5239 match(Set dst (LoadB mem));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5240 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5241
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5242 format %{ "LBZ $dst, $mem" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5243 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5244 ins_encode( enc_lbz(dst, mem) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5245 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5246 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5247
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5248 instruct loadUB_indOffset16_ac(iRegIdst dst, indOffset16 mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5249 // match-rule, false predicate
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5250 match(Set dst (LoadB mem));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5251 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5252
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5253 format %{ "LBZ $dst, $mem\n\t"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5254 "TWI $dst\n\t"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5255 "ISYNC" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5256 size(12);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5257 ins_encode( enc_lbz_ac(dst, mem) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5258 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5259 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5260
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5261 // Load Byte (8bit signed). LoadB = LoadUB + ConvUB2B.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5262 instruct loadB_indOffset16_Ex(iRegIdst dst, indOffset16 mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5263 match(Set dst (LoadB mem));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5264 predicate(n->as_Load()->is_unordered() || followed_by_acquire(n));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5265 ins_cost(MEMORY_REF_COST + DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5266
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5267 expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5268 iRegIdst tmp;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5269 loadUB_indOffset16(tmp, mem);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5270 convB2I_reg_2(dst, tmp);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5271 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5272 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5273
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5274 instruct loadB_indOffset16_ac_Ex(iRegIdst dst, indOffset16 mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5275 match(Set dst (LoadB mem));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5276 ins_cost(3*MEMORY_REF_COST + DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5277
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5278 expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5279 iRegIdst tmp;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5280 loadUB_indOffset16_ac(tmp, mem);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5281 convB2I_reg_2(dst, tmp);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5282 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5283 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5284
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5285 // Load Unsigned Byte (8bit UNsigned) into an int reg.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5286 instruct loadUB(iRegIdst dst, memory mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5287 predicate(n->as_Load()->is_unordered() || followed_by_acquire(n));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5288 match(Set dst (LoadUB mem));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5289 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5290
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5291 format %{ "LBZ $dst, $mem \t// byte, zero-extend to int" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5292 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5293 ins_encode( enc_lbz(dst, mem) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5294 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5295 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5296
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5297 // Load Unsigned Byte (8bit UNsigned) acquire.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5298 instruct loadUB_ac(iRegIdst dst, memory mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5299 match(Set dst (LoadUB mem));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5300 ins_cost(3*MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5301
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5302 format %{ "LBZ $dst, $mem \t// byte, zero-extend to int, acquire\n\t"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5303 "TWI $dst\n\t"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5304 "ISYNC" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5305 size(12);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5306 ins_encode( enc_lbz_ac(dst, mem) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5307 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5308 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5309
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5310 // Load Unsigned Byte (8bit UNsigned) into a Long Register.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5311 instruct loadUB2L(iRegLdst dst, memory mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5312 match(Set dst (ConvI2L (LoadUB mem)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5313 predicate(_kids[0]->_leaf->as_Load()->is_unordered() || followed_by_acquire(_kids[0]->_leaf));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5314 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5315
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5316 format %{ "LBZ $dst, $mem \t// byte, zero-extend to long" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5317 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5318 ins_encode( enc_lbz(dst, mem) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5319 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5320 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5321
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5322 instruct loadUB2L_ac(iRegLdst dst, memory mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5323 match(Set dst (ConvI2L (LoadUB mem)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5324 ins_cost(3*MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5325
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5326 format %{ "LBZ $dst, $mem \t// byte, zero-extend to long, acquire\n\t"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5327 "TWI $dst\n\t"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5328 "ISYNC" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5329 size(12);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5330 ins_encode( enc_lbz_ac(dst, mem) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5331 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5332 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5333
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5334 // Load Short (16bit signed)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5335 instruct loadS(iRegIdst dst, memory mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5336 match(Set dst (LoadS mem));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5337 predicate(n->as_Load()->is_unordered() || followed_by_acquire(n));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5338 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5339
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5340 format %{ "LHA $dst, $mem" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5341 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5342 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5343 // TODO: PPC port $archOpcode(ppc64Opcode_lha);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5344 int Idisp = $mem$$disp + frame_slots_bias($mem$$base, ra_);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5345 __ lha($dst$$Register, Idisp, $mem$$base$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5346 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5347 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5348 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5349
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5350 // Load Short (16bit signed) acquire.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5351 instruct loadS_ac(iRegIdst dst, memory mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5352 match(Set dst (LoadS mem));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5353 ins_cost(3*MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5354
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5355 format %{ "LHA $dst, $mem\t acquire\n\t"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5356 "TWI $dst\n\t"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5357 "ISYNC" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5358 size(12);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5359 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5360 // TODO: PPC port $archOpcode(ppc64Opcode_compound);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5361 int Idisp = $mem$$disp + frame_slots_bias($mem$$base, ra_);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5362 __ lha($dst$$Register, Idisp, $mem$$base$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5363 __ twi_0($dst$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5364 __ isync();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5365 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5366 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5367 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5368
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5369 // Load Char (16bit unsigned)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5370 instruct loadUS(iRegIdst dst, memory mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5371 match(Set dst (LoadUS mem));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5372 predicate(n->as_Load()->is_unordered() || followed_by_acquire(n));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5373 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5374
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5375 format %{ "LHZ $dst, $mem" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5376 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5377 ins_encode( enc_lhz(dst, mem) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5378 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5379 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5380
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5381 // Load Char (16bit unsigned) acquire.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5382 instruct loadUS_ac(iRegIdst dst, memory mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5383 match(Set dst (LoadUS mem));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5384 ins_cost(3*MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5385
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5386 format %{ "LHZ $dst, $mem \t// acquire\n\t"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5387 "TWI $dst\n\t"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5388 "ISYNC" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5389 size(12);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5390 ins_encode( enc_lhz_ac(dst, mem) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5391 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5392 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5393
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5394 // Load Unsigned Short/Char (16bit UNsigned) into a Long Register.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5395 instruct loadUS2L(iRegLdst dst, memory mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5396 match(Set dst (ConvI2L (LoadUS mem)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5397 predicate(_kids[0]->_leaf->as_Load()->is_unordered() || followed_by_acquire(_kids[0]->_leaf));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5398 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5399
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5400 format %{ "LHZ $dst, $mem \t// short, zero-extend to long" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5401 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5402 ins_encode( enc_lhz(dst, mem) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5403 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5404 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5405
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5406 // Load Unsigned Short/Char (16bit UNsigned) into a Long Register acquire.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5407 instruct loadUS2L_ac(iRegLdst dst, memory mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5408 match(Set dst (ConvI2L (LoadUS mem)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5409 ins_cost(3*MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5410
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5411 format %{ "LHZ $dst, $mem \t// short, zero-extend to long, acquire\n\t"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5412 "TWI $dst\n\t"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5413 "ISYNC" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5414 size(12);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5415 ins_encode( enc_lhz_ac(dst, mem) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5416 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5417 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5418
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5419 // Load Integer.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5420 instruct loadI(iRegIdst dst, memory mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5421 match(Set dst (LoadI mem));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5422 predicate(n->as_Load()->is_unordered() || followed_by_acquire(n));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5423 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5424
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5425 format %{ "LWZ $dst, $mem" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5426 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5427 ins_encode( enc_lwz(dst, mem) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5428 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5429 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5430
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5431 // Load Integer acquire.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5432 instruct loadI_ac(iRegIdst dst, memory mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5433 match(Set dst (LoadI mem));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5434 ins_cost(3*MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5435
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5436 format %{ "LWZ $dst, $mem \t// load acquire\n\t"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5437 "TWI $dst\n\t"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5438 "ISYNC" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5439 size(12);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5440 ins_encode( enc_lwz_ac(dst, mem) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5441 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5442 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5443
17917
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
5444 // Match loading integer and casting it to unsigned int in
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5445 // long register.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5446 // LoadI + ConvI2L + AndL 0xffffffff.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5447 instruct loadUI2L(iRegLdst dst, memory mem, immL_32bits mask) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5448 match(Set dst (AndL (ConvI2L (LoadI mem)) mask));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5449 predicate(_kids[0]->_kids[0]->_leaf->as_Load()->is_unordered());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5450 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5451
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5452 format %{ "LWZ $dst, $mem \t// zero-extend to long" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5453 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5454 ins_encode( enc_lwz(dst, mem) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5455 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5456 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5457
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5458 // Match loading integer and casting it to long.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5459 instruct loadI2L(iRegLdst dst, memory mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5460 match(Set dst (ConvI2L (LoadI mem)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5461 predicate(_kids[0]->_leaf->as_Load()->is_unordered());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5462 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5463
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5464 format %{ "LWA $dst, $mem \t// loadI2L" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5465 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5466 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5467 // TODO: PPC port $archOpcode(ppc64Opcode_lwa);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5468 int Idisp = $mem$$disp + frame_slots_bias($mem$$base, ra_);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5469 __ lwa($dst$$Register, Idisp, $mem$$base$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5470 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5471 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5472 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5473
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5474 // Match loading integer and casting it to long - acquire.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5475 instruct loadI2L_ac(iRegLdst dst, memory mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5476 match(Set dst (ConvI2L (LoadI mem)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5477 ins_cost(3*MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5478
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5479 format %{ "LWA $dst, $mem \t// loadI2L acquire"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5480 "TWI $dst\n\t"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5481 "ISYNC" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5482 size(12);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5483 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5484 // TODO: PPC port $archOpcode(ppc64Opcode_lwa);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5485 int Idisp = $mem$$disp + frame_slots_bias($mem$$base, ra_);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5486 __ lwa($dst$$Register, Idisp, $mem$$base$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5487 __ twi_0($dst$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5488 __ isync();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5489 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5490 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5491 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5492
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5493 // Load Long - aligned
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5494 instruct loadL(iRegLdst dst, memoryAlg4 mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5495 match(Set dst (LoadL mem));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5496 predicate(n->as_Load()->is_unordered() || followed_by_acquire(n));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5497 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5498
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5499 format %{ "LD $dst, $mem \t// long" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5500 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5501 ins_encode( enc_ld(dst, mem) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5502 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5503 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5504
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5505 // Load Long - aligned acquire.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5506 instruct loadL_ac(iRegLdst dst, memoryAlg4 mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5507 match(Set dst (LoadL mem));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5508 ins_cost(3*MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5509
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5510 format %{ "LD $dst, $mem \t// long acquire\n\t"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5511 "TWI $dst\n\t"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5512 "ISYNC" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5513 size(12);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5514 ins_encode( enc_ld_ac(dst, mem) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5515 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5516 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5517
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5518 // Load Long - UNaligned
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5519 instruct loadL_unaligned(iRegLdst dst, memoryAlg4 mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5520 match(Set dst (LoadL_unaligned mem));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5521 // predicate(...) // Unaligned_ac is not needed (and wouldn't make sense).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5522 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5523
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5524 format %{ "LD $dst, $mem \t// unaligned long" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5525 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5526 ins_encode( enc_ld(dst, mem) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5527 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5528 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5529
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5530 // Load nodes for superwords
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5531
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5532 // Load Aligned Packed Byte
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5533 instruct loadV8(iRegLdst dst, memoryAlg4 mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5534 predicate(n->as_LoadVector()->memory_size() == 8);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5535 match(Set dst (LoadVector mem));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5536 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5537
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5538 format %{ "LD $dst, $mem \t// load 8-byte Vector" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5539 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5540 ins_encode( enc_ld(dst, mem) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5541 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5542 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5543
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5544 // Load Range, range = array length (=jint)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5545 instruct loadRange(iRegIdst dst, memory mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5546 match(Set dst (LoadRange mem));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5547 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5548
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5549 format %{ "LWZ $dst, $mem \t// range" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5550 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5551 ins_encode( enc_lwz(dst, mem) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5552 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5553 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5554
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5555 // Load Compressed Pointer
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5556 instruct loadN(iRegNdst dst, memory mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5557 match(Set dst (LoadN mem));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5558 predicate(n->as_Load()->is_unordered() || followed_by_acquire(n));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5559 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5560
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5561 format %{ "LWZ $dst, $mem \t// load compressed ptr" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5562 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5563 ins_encode( enc_lwz(dst, mem) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5564 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5565 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5566
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5567 // Load Compressed Pointer acquire.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5568 instruct loadN_ac(iRegNdst dst, memory mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5569 match(Set dst (LoadN mem));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5570 ins_cost(3*MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5571
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5572 format %{ "LWZ $dst, $mem \t// load acquire compressed ptr\n\t"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5573 "TWI $dst\n\t"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5574 "ISYNC" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5575 size(12);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5576 ins_encode( enc_lwz_ac(dst, mem) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5577 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5578 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5579
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5580 // Load Compressed Pointer and decode it if narrow_oop_shift == 0.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5581 instruct loadN2P_unscaled(iRegPdst dst, memory mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5582 match(Set dst (DecodeN (LoadN mem)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5583 predicate(_kids[0]->_leaf->as_Load()->is_unordered() && Universe::narrow_oop_shift() == 0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5584 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5585
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5586 format %{ "LWZ $dst, $mem \t// DecodeN (unscaled)" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5587 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5588 ins_encode( enc_lwz(dst, mem) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5589 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5590 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5591
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5592 // Load Pointer
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5593 instruct loadP(iRegPdst dst, memoryAlg4 mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5594 match(Set dst (LoadP mem));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5595 predicate(n->as_Load()->is_unordered() || followed_by_acquire(n));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5596 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5597
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5598 format %{ "LD $dst, $mem \t// ptr" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5599 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5600 ins_encode( enc_ld(dst, mem) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5601 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5602 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5603
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5604 // Load Pointer acquire.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5605 instruct loadP_ac(iRegPdst dst, memoryAlg4 mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5606 match(Set dst (LoadP mem));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5607 ins_cost(3*MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5608
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5609 format %{ "LD $dst, $mem \t// ptr acquire\n\t"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5610 "TWI $dst\n\t"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5611 "ISYNC" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5612 size(12);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5613 ins_encode( enc_ld_ac(dst, mem) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5614 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5615 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5616
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5617 // LoadP + CastP2L
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5618 instruct loadP2X(iRegLdst dst, memoryAlg4 mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5619 match(Set dst (CastP2X (LoadP mem)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5620 predicate(_kids[0]->_leaf->as_Load()->is_unordered());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5621 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5622
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5623 format %{ "LD $dst, $mem \t// ptr + p2x" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5624 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5625 ins_encode( enc_ld(dst, mem) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5626 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5627 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5628
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5629 // Load compressed klass pointer.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5630 instruct loadNKlass(iRegNdst dst, memory mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5631 match(Set dst (LoadNKlass mem));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5632 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5633
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5634 format %{ "LWZ $dst, $mem \t// compressed klass ptr" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5635 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5636 ins_encode( enc_lwz(dst, mem) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5637 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5638 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5639
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5640 //// Load compressed klass and decode it if narrow_klass_shift == 0.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5641 //// TODO: will narrow_klass_shift ever be 0?
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5642 //instruct decodeNKlass2Klass(iRegPdst dst, memory mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5643 // match(Set dst (DecodeNKlass (LoadNKlass mem)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5644 // predicate(false /* TODO: PPC port Universe::narrow_klass_shift() == 0*);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5645 // ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5646 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5647 // format %{ "LWZ $dst, $mem \t// DecodeNKlass (unscaled)" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5648 // size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5649 // ins_encode( enc_lwz(dst, mem) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5650 // ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5651 //%}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5652
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5653 // Load Klass Pointer
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5654 instruct loadKlass(iRegPdst dst, memoryAlg4 mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5655 match(Set dst (LoadKlass mem));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5656 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5657
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5658 format %{ "LD $dst, $mem \t// klass ptr" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5659 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5660 ins_encode( enc_ld(dst, mem) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5661 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5662 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5663
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5664 // Load Float
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5665 instruct loadF(regF dst, memory mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5666 match(Set dst (LoadF mem));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5667 predicate(n->as_Load()->is_unordered() || followed_by_acquire(n));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5668 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5669
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5670 format %{ "LFS $dst, $mem" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5671 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5672 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5673 // TODO: PPC port $archOpcode(ppc64Opcode_lfs);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5674 int Idisp = $mem$$disp + frame_slots_bias($mem$$base, ra_);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5675 __ lfs($dst$$FloatRegister, Idisp, $mem$$base$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5676 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5677 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5678 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5679
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5680 // Load Float acquire.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5681 instruct loadF_ac(regF dst, memory mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5682 match(Set dst (LoadF mem));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5683 ins_cost(3*MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5684
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5685 format %{ "LFS $dst, $mem \t// acquire\n\t"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5686 "FCMPU cr0, $dst, $dst\n\t"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5687 "BNE cr0, next\n"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5688 "next:\n\t"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5689 "ISYNC" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5690 size(16);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5691 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5692 // TODO: PPC port $archOpcode(ppc64Opcode_compound);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5693 int Idisp = $mem$$disp + frame_slots_bias($mem$$base, ra_);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5694 Label next;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5695 __ lfs($dst$$FloatRegister, Idisp, $mem$$base$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5696 __ fcmpu(CCR0, $dst$$FloatRegister, $dst$$FloatRegister);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5697 __ bne(CCR0, next);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5698 __ bind(next);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5699 __ isync();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5700 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5701 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5702 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5703
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5704 // Load Double - aligned
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5705 instruct loadD(regD dst, memory mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5706 match(Set dst (LoadD mem));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5707 predicate(n->as_Load()->is_unordered() || followed_by_acquire(n));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5708 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5709
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5710 format %{ "LFD $dst, $mem" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5711 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5712 ins_encode( enc_lfd(dst, mem) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5713 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5714 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5715
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5716 // Load Double - aligned acquire.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5717 instruct loadD_ac(regD dst, memory mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5718 match(Set dst (LoadD mem));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5719 ins_cost(3*MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5720
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5721 format %{ "LFD $dst, $mem \t// acquire\n\t"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5722 "FCMPU cr0, $dst, $dst\n\t"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5723 "BNE cr0, next\n"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5724 "next:\n\t"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5725 "ISYNC" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5726 size(16);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5727 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5728 // TODO: PPC port $archOpcode(ppc64Opcode_compound);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5729 int Idisp = $mem$$disp + frame_slots_bias($mem$$base, ra_);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5730 Label next;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5731 __ lfd($dst$$FloatRegister, Idisp, $mem$$base$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5732 __ fcmpu(CCR0, $dst$$FloatRegister, $dst$$FloatRegister);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5733 __ bne(CCR0, next);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5734 __ bind(next);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5735 __ isync();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5736 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5737 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5738 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5739
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5740 // Load Double - UNaligned
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5741 instruct loadD_unaligned(regD dst, memory mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5742 match(Set dst (LoadD_unaligned mem));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5743 // predicate(...) // Unaligned_ac is not needed (and wouldn't make sense).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5744 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5745
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5746 format %{ "LFD $dst, $mem" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5747 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5748 ins_encode( enc_lfd(dst, mem) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5749 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5750 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5751
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5752 //----------Constants--------------------------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5753
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5754 // Load MachConstantTableBase: add hi offset to global toc.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5755 // TODO: Handle hidden register r29 in bundler!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5756 instruct loadToc_hi(iRegLdst dst) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5757 effect(DEF dst);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5758 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5759
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5760 format %{ "ADDIS $dst, R29, DISP.hi \t// load TOC hi" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5761 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5762 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5763 // TODO: PPC port $archOpcode(ppc64Opcode_addis);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5764 __ calculate_address_from_global_toc_hi16only($dst$$Register, __ method_toc());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5765 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5766 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5767 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5768
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5769 // Load MachConstantTableBase: add lo offset to global toc.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5770 instruct loadToc_lo(iRegLdst dst, iRegLdst src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5771 effect(DEF dst, USE src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5772 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5773
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5774 format %{ "ADDI $dst, $src, DISP.lo \t// load TOC lo" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5775 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5776 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5777 // TODO: PPC port $archOpcode(ppc64Opcode_ori);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5778 __ calculate_address_from_global_toc_lo16only($dst$$Register, __ method_toc());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5779 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5780 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5781 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5782
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5783 // Load 16-bit integer constant 0xssss????
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5784 instruct loadConI16(iRegIdst dst, immI16 src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5785 match(Set dst src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5786
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5787 format %{ "LI $dst, $src" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5788 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5789 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5790 // TODO: PPC port $archOpcode(ppc64Opcode_addi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5791 __ li($dst$$Register, (int)((short)($src$$constant & 0xFFFF)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5792 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5793 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5794 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5795
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5796 // Load integer constant 0x????0000
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5797 instruct loadConIhi16(iRegIdst dst, immIhi16 src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5798 match(Set dst src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5799 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5800
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5801 format %{ "LIS $dst, $src.hi" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5802 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5803 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5804 // TODO: PPC port $archOpcode(ppc64Opcode_addis);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5805 // Lis sign extends 16-bit src then shifts it 16 bit to the left.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5806 __ lis($dst$$Register, (int)((short)(($src$$constant & 0xFFFF0000) >> 16)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5807 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5808 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5809 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5810
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5811 // Part 2 of loading 32 bit constant: hi16 is is src1 (properly shifted
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5812 // and sign extended), this adds the low 16 bits.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5813 instruct loadConI32_lo16(iRegIdst dst, iRegIsrc src1, immI16 src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5814 // no match-rule, false predicate
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5815 effect(DEF dst, USE src1, USE src2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5816 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5817
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5818 format %{ "ORI $dst, $src1.hi, $src2.lo" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5819 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5820 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5821 // TODO: PPC port $archOpcode(ppc64Opcode_ori);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5822 __ ori($dst$$Register, $src1$$Register, ($src2$$constant) & 0xFFFF);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5823 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5824 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5825 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5826
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5827 instruct loadConI_Ex(iRegIdst dst, immI src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5828 match(Set dst src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5829 ins_cost(DEFAULT_COST*2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5830
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5831 expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5832 // Would like to use $src$$constant.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5833 immI16 srcLo %{ _opnds[1]->constant() %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5834 // srcHi can be 0000 if srcLo sign-extends to a negative number.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5835 immIhi16 srcHi %{ _opnds[1]->constant() %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5836 iRegIdst tmpI;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5837 loadConIhi16(tmpI, srcHi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5838 loadConI32_lo16(dst, tmpI, srcLo);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5839 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5840 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5841
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5842 // No constant pool entries required.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5843 instruct loadConL16(iRegLdst dst, immL16 src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5844 match(Set dst src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5845
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5846 format %{ "LI $dst, $src \t// long" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5847 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5848 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5849 // TODO: PPC port $archOpcode(ppc64Opcode_addi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5850 __ li($dst$$Register, (int)((short) ($src$$constant & 0xFFFF)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5851 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5852 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5853 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5854
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5855 // Load long constant 0xssssssss????0000
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5856 instruct loadConL32hi16(iRegLdst dst, immL32hi16 src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5857 match(Set dst src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5858 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5859
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5860 format %{ "LIS $dst, $src.hi \t// long" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5861 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5862 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5863 // TODO: PPC port $archOpcode(ppc64Opcode_addis);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5864 __ lis($dst$$Register, (int)((short)(($src$$constant & 0xFFFF0000) >> 16)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5865 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5866 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5867 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5868
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5869 // To load a 32 bit constant: merge lower 16 bits into already loaded
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5870 // high 16 bits.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5871 instruct loadConL32_lo16(iRegLdst dst, iRegLsrc src1, immL16 src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5872 // no match-rule, false predicate
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5873 effect(DEF dst, USE src1, USE src2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5874 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5875
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5876 format %{ "ORI $dst, $src1, $src2.lo" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5877 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5878 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5879 // TODO: PPC port $archOpcode(ppc64Opcode_ori);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5880 __ ori($dst$$Register, $src1$$Register, ($src2$$constant) & 0xFFFF);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5881 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5882 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5883 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5884
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5885 // Load 32-bit long constant
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5886 instruct loadConL32_Ex(iRegLdst dst, immL32 src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5887 match(Set dst src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5888 ins_cost(DEFAULT_COST*2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5889
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5890 expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5891 // Would like to use $src$$constant.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5892 immL16 srcLo %{ _opnds[1]->constant() /*& 0x0000FFFFL */%}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5893 // srcHi can be 0000 if srcLo sign-extends to a negative number.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5894 immL32hi16 srcHi %{ _opnds[1]->constant() /*& 0xFFFF0000L */%}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5895 iRegLdst tmpL;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5896 loadConL32hi16(tmpL, srcHi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5897 loadConL32_lo16(dst, tmpL, srcLo);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5898 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5899 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5900
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5901 // Load long constant 0x????000000000000.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5902 instruct loadConLhighest16_Ex(iRegLdst dst, immLhighest16 src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5903 match(Set dst src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5904 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5905
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5906 expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5907 immL32hi16 srcHi %{ _opnds[1]->constant() >> 32 /*& 0xFFFF0000L */%}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5908 immI shift32 %{ 32 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5909 iRegLdst tmpL;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5910 loadConL32hi16(tmpL, srcHi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5911 lshiftL_regL_immI(dst, tmpL, shift32);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5912 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5913 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5914
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5915 // Expand node for constant pool load: small offset.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5916 instruct loadConL(iRegLdst dst, immL src, iRegLdst toc) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5917 effect(DEF dst, USE src, USE toc);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5918 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5919
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5920 ins_num_consts(1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5921 // Needed so that CallDynamicJavaDirect can compute the address of this
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5922 // instruction for relocation.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5923 ins_field_cbuf_insts_offset(int);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5924
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5925 format %{ "LD $dst, offset, $toc \t// load long $src from TOC" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5926 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5927 ins_encode( enc_load_long_constL(dst, src, toc) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5928 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5929 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5930
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5931 // Expand node for constant pool load: large offset.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5932 instruct loadConL_hi(iRegLdst dst, immL src, iRegLdst toc) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5933 effect(DEF dst, USE src, USE toc);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5934 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5935
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5936 ins_num_consts(1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5937 ins_field_const_toc_offset(int);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5938 // Needed so that CallDynamicJavaDirect can compute the address of this
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5939 // instruction for relocation.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5940 ins_field_cbuf_insts_offset(int);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5941
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5942 format %{ "ADDIS $dst, $toc, offset \t// load long $src from TOC (hi)" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5943 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5944 ins_encode( enc_load_long_constL_hi(dst, toc, src) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5945 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5946 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5947
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5948 // Expand node for constant pool load: large offset.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5949 // No constant pool entries required.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5950 instruct loadConL_lo(iRegLdst dst, immL src, iRegLdst base) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5951 effect(DEF dst, USE src, USE base);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5952 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5953
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5954 ins_field_const_toc_offset_hi_node(loadConL_hiNode*);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5955
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5956 format %{ "LD $dst, offset, $base \t// load long $src from TOC (lo)" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5957 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5958 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5959 // TODO: PPC port $archOpcode(ppc64Opcode_ld);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5960 int offset = ra_->C->in_scratch_emit_size() ? 0 : _const_toc_offset_hi_node->_const_toc_offset;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5961 __ ld($dst$$Register, MacroAssembler::largeoffset_si16_si16_lo(offset), $base$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5962 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5963 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5964 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5965
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5966 // Load long constant from constant table. Expand in case of
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5967 // offset > 16 bit is needed.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5968 // Adlc adds toc node MachConstantTableBase.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5969 instruct loadConL_Ex(iRegLdst dst, immL src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5970 match(Set dst src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5971 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5972
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5973 format %{ "LD $dst, offset, $constanttablebase\t// load long $src from table, postalloc expanded" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5974 // We can not inline the enc_class for the expand as that does not support constanttablebase.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5975 postalloc_expand( postalloc_expand_load_long_constant(dst, src, constanttablebase) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5976 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5977
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5978 // Load NULL as compressed oop.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5979 instruct loadConN0(iRegNdst dst, immN_0 src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5980 match(Set dst src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5981 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5982
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5983 format %{ "LI $dst, $src \t// compressed ptr" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5984 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5985 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5986 // TODO: PPC port $archOpcode(ppc64Opcode_addi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5987 __ li($dst$$Register, 0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5988 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5989 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5990 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5991
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5992 // Load hi part of compressed oop constant.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5993 instruct loadConN_hi(iRegNdst dst, immN src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5994 effect(DEF dst, USE src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5995 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5996
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5997 format %{ "LIS $dst, $src \t// narrow oop hi" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5998 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
5999 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6000 // TODO: PPC port $archOpcode(ppc64Opcode_addis);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6001 __ lis($dst$$Register, (int)(short)(($src$$constant >> 16) & 0xffff));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6002 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6003 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6004 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6005
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6006 // Add lo part of compressed oop constant to already loaded hi part.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6007 instruct loadConN_lo(iRegNdst dst, iRegNsrc src1, immN src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6008 effect(DEF dst, USE src1, USE src2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6009 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6010
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6011 format %{ "ORI $dst, $src1, $src2 \t// narrow oop lo" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6012 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6013 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6014 // TODO: PPC port $archOpcode(ppc64Opcode_addi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6015 assert(__ oop_recorder() != NULL, "this assembler needs an OopRecorder");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6016 int oop_index = __ oop_recorder()->find_index((jobject)$src2$$constant);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6017 RelocationHolder rspec = oop_Relocation::spec(oop_index);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6018 __ relocate(rspec, 1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6019 __ ori($dst$$Register, $src1$$Register, $src2$$constant & 0xffff);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6020 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6021 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6022 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6023
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6024 // Needed to postalloc expand loadConN: ConN is loaded as ConI
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6025 // leaving the upper 32 bits with sign-extension bits.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6026 // This clears these bits: dst = src & 0xFFFFFFFF.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6027 // TODO: Eventually call this maskN_regN_FFFFFFFF.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6028 instruct clearMs32b(iRegNdst dst, iRegNsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6029 effect(DEF dst, USE src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6030 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6031
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6032 format %{ "MASK $dst, $src, 0xFFFFFFFF" %} // mask
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6033 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6034 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6035 // TODO: PPC port $archOpcode(ppc64Opcode_rldicl);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6036 __ clrldi($dst$$Register, $src$$Register, 0x20);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6037 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6038 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6039 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6040
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6041 // Loading ConN must be postalloc expanded so that edges between
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6042 // the nodes are safe. They may not interfere with a safepoint.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6043 // GL TODO: This needs three instructions: better put this into the constant pool.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6044 instruct loadConN_Ex(iRegNdst dst, immN src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6045 match(Set dst src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6046 ins_cost(DEFAULT_COST*2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6047
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6048 format %{ "LoadN $dst, $src \t// postalloc expanded" %} // mask
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6049 postalloc_expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6050 MachNode *m1 = new (C) loadConN_hiNode();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6051 MachNode *m2 = new (C) loadConN_loNode();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6052 MachNode *m3 = new (C) clearMs32bNode();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6053 m1->add_req(NULL);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6054 m2->add_req(NULL, m1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6055 m3->add_req(NULL, m2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6056 m1->_opnds[0] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6057 m1->_opnds[1] = op_src;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6058 m2->_opnds[0] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6059 m2->_opnds[1] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6060 m2->_opnds[2] = op_src;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6061 m3->_opnds[0] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6062 m3->_opnds[1] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6063 ra_->set_pair(m1->_idx, ra_->get_reg_second(this), ra_->get_reg_first(this));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6064 ra_->set_pair(m2->_idx, ra_->get_reg_second(this), ra_->get_reg_first(this));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6065 ra_->set_pair(m3->_idx, ra_->get_reg_second(this), ra_->get_reg_first(this));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6066 nodes->push(m1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6067 nodes->push(m2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6068 nodes->push(m3);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6069 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6070 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6071
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6072 instruct loadConNKlass_hi(iRegNdst dst, immNKlass src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6073 effect(DEF dst, USE src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6074 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6075
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6076 format %{ "LIS $dst, $src \t// narrow oop hi" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6077 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6078 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6079 // TODO: PPC port $archOpcode(ppc64Opcode_addis);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6080 intptr_t Csrc = Klass::encode_klass((Klass *)$src$$constant);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6081 __ lis($dst$$Register, (int)(short)((Csrc >> 16) & 0xffff));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6082 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6083 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6084 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6085
17917
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
6086 // This needs a match rule so that build_oop_map knows this is
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6087 // not a narrow oop.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6088 instruct loadConNKlass_lo(iRegNdst dst, immNKlass_NM src1, iRegNsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6089 match(Set dst src1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6090 effect(TEMP src2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6091 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6092
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6093 format %{ "ADDI $dst, $src1, $src2 \t// narrow oop lo" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6094 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6095 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6096 // TODO: PPC port $archOpcode(ppc64Opcode_addi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6097 intptr_t Csrc = Klass::encode_klass((Klass *)$src1$$constant);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6098 assert(__ oop_recorder() != NULL, "this assembler needs an OopRecorder");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6099 int klass_index = __ oop_recorder()->find_index((Klass *)$src1$$constant);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6100 RelocationHolder rspec = metadata_Relocation::spec(klass_index);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6101
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6102 __ relocate(rspec, 1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6103 __ ori($dst$$Register, $src2$$Register, Csrc & 0xffff);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6104 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6105 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6106 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6107
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6108 // Loading ConNKlass must be postalloc expanded so that edges between
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6109 // the nodes are safe. They may not interfere with a safepoint.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6110 instruct loadConNKlass_Ex(iRegNdst dst, immNKlass src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6111 match(Set dst src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6112 ins_cost(DEFAULT_COST*2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6113
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6114 format %{ "LoadN $dst, $src \t// postalloc expanded" %} // mask
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6115 postalloc_expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6116 // Load high bits into register. Sign extended.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6117 MachNode *m1 = new (C) loadConNKlass_hiNode();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6118 m1->add_req(NULL);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6119 m1->_opnds[0] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6120 m1->_opnds[1] = op_src;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6121 ra_->set_pair(m1->_idx, ra_->get_reg_second(this), ra_->get_reg_first(this));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6122 nodes->push(m1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6123
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6124 MachNode *m2 = m1;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6125 if (!Assembler::is_uimm((jlong)Klass::encode_klass((Klass *)op_src->constant()), 31)) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6126 // Value might be 1-extended. Mask out these bits.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6127 m2 = new (C) clearMs32bNode();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6128 m2->add_req(NULL, m1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6129 m2->_opnds[0] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6130 m2->_opnds[1] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6131 ra_->set_pair(m2->_idx, ra_->get_reg_second(this), ra_->get_reg_first(this));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6132 nodes->push(m2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6133 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6134
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6135 MachNode *m3 = new (C) loadConNKlass_loNode();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6136 m3->add_req(NULL, m2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6137 m3->_opnds[0] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6138 m3->_opnds[1] = op_src;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6139 m3->_opnds[2] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6140 ra_->set_pair(m3->_idx, ra_->get_reg_second(this), ra_->get_reg_first(this));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6141 nodes->push(m3);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6142 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6143 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6144
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6145 // 0x1 is used in object initialization (initial object header).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6146 // No constant pool entries required.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6147 instruct loadConP0or1(iRegPdst dst, immP_0or1 src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6148 match(Set dst src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6149
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6150 format %{ "LI $dst, $src \t// ptr" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6151 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6152 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6153 // TODO: PPC port $archOpcode(ppc64Opcode_addi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6154 __ li($dst$$Register, (int)((short)($src$$constant & 0xFFFF)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6155 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6156 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6157 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6158
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6159 // Expand node for constant pool load: small offset.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6160 // The match rule is needed to generate the correct bottom_type(),
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6161 // however this node should never match. The use of predicate is not
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6162 // possible since ADLC forbids predicates for chain rules. The higher
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6163 // costs do not prevent matching in this case. For that reason the
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6164 // operand immP_NM with predicate(false) is used.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6165 instruct loadConP(iRegPdst dst, immP_NM src, iRegLdst toc) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6166 match(Set dst src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6167 effect(TEMP toc);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6168
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6169 ins_num_consts(1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6170
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6171 format %{ "LD $dst, offset, $toc \t// load ptr $src from TOC" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6172 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6173 ins_encode( enc_load_long_constP(dst, src, toc) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6174 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6175 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6176
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6177 // Expand node for constant pool load: large offset.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6178 instruct loadConP_hi(iRegPdst dst, immP_NM src, iRegLdst toc) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6179 effect(DEF dst, USE src, USE toc);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6180 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6181
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6182 ins_num_consts(1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6183 ins_field_const_toc_offset(int);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6184
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6185 format %{ "ADDIS $dst, $toc, offset \t// load ptr $src from TOC (hi)" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6186 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6187 ins_encode( enc_load_long_constP_hi(dst, src, toc) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6188 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6189 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6190
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6191 // Expand node for constant pool load: large offset.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6192 instruct loadConP_lo(iRegPdst dst, immP_NM src, iRegLdst base) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6193 match(Set dst src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6194 effect(TEMP base);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6195
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6196 ins_field_const_toc_offset_hi_node(loadConP_hiNode*);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6197
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6198 format %{ "LD $dst, offset, $base \t// load ptr $src from TOC (lo)" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6199 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6200 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6201 // TODO: PPC port $archOpcode(ppc64Opcode_ld);
17791
ad3b94907eed 8030863: PPC64: (part 220): ConstantTableBase for calls between args and jvms
goetz
parents: 14445
diff changeset
6202 int offset = ra_->C->in_scratch_emit_size() ? 0 : _const_toc_offset_hi_node->_const_toc_offset;
ad3b94907eed 8030863: PPC64: (part 220): ConstantTableBase for calls between args and jvms
goetz
parents: 14445
diff changeset
6203 __ ld($dst$$Register, MacroAssembler::largeoffset_si16_si16_lo(offset), $base$$Register);
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6204 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6205 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6206 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6207
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6208 // Load pointer constant from constant table. Expand in case an
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6209 // offset > 16 bit is needed.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6210 // Adlc adds toc node MachConstantTableBase.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6211 instruct loadConP_Ex(iRegPdst dst, immP src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6212 match(Set dst src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6213 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6214
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6215 // This rule does not use "expand" because then
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6216 // the result type is not known to be an Oop. An ADLC
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6217 // enhancement will be needed to make that work - not worth it!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6218
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6219 // If this instruction rematerializes, it prolongs the live range
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6220 // of the toc node, causing illegal graphs.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6221 // assert(edge_from_to(_reg_node[reg_lo],def)) fails in verify_good_schedule().
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6222 ins_cannot_rematerialize(true);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6223
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6224 format %{ "LD $dst, offset, $constanttablebase \t// load ptr $src from table, postalloc expanded" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6225 postalloc_expand( postalloc_expand_load_ptr_constant(dst, src, constanttablebase) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6226 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6227
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6228 // Expand node for constant pool load: small offset.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6229 instruct loadConF(regF dst, immF src, iRegLdst toc) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6230 effect(DEF dst, USE src, USE toc);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6231 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6232
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6233 ins_num_consts(1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6234
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6235 format %{ "LFS $dst, offset, $toc \t// load float $src from TOC" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6236 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6237 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6238 // TODO: PPC port $archOpcode(ppc64Opcode_lfs);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6239 address float_address = __ float_constant($src$$constant);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6240 __ lfs($dst$$FloatRegister, __ offset_to_method_toc(float_address), $toc$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6241 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6242 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6243 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6244
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6245 // Expand node for constant pool load: large offset.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6246 instruct loadConFComp(regF dst, immF src, iRegLdst toc) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6247 effect(DEF dst, USE src, USE toc);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6248 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6249
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6250 ins_num_consts(1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6251
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6252 format %{ "ADDIS $toc, $toc, offset_hi\n\t"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6253 "LFS $dst, offset_lo, $toc \t// load float $src from TOC (hi/lo)\n\t"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6254 "ADDIS $toc, $toc, -offset_hi"%}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6255 size(12);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6256 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6257 // TODO: PPC port $archOpcode(ppc64Opcode_compound);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6258 FloatRegister Rdst = $dst$$FloatRegister;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6259 Register Rtoc = $toc$$Register;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6260 address float_address = __ float_constant($src$$constant);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6261 int offset = __ offset_to_method_toc(float_address);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6262 int hi = (offset + (1<<15))>>16;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6263 int lo = offset - hi * (1<<16);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6264
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6265 __ addis(Rtoc, Rtoc, hi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6266 __ lfs(Rdst, lo, Rtoc);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6267 __ addis(Rtoc, Rtoc, -hi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6268 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6269 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6270 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6271
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6272 // Adlc adds toc node MachConstantTableBase.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6273 instruct loadConF_Ex(regF dst, immF src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6274 match(Set dst src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6275 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6276
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6277 // See loadConP.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6278 ins_cannot_rematerialize(true);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6279
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6280 format %{ "LFS $dst, offset, $constanttablebase \t// load $src from table, postalloc expanded" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6281 postalloc_expand( postalloc_expand_load_float_constant(dst, src, constanttablebase) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6282 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6283
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6284 // Expand node for constant pool load: small offset.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6285 instruct loadConD(regD dst, immD src, iRegLdst toc) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6286 effect(DEF dst, USE src, USE toc);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6287 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6288
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6289 ins_num_consts(1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6290
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6291 format %{ "LFD $dst, offset, $toc \t// load double $src from TOC" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6292 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6293 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6294 // TODO: PPC port $archOpcode(ppc64Opcode_lfd);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6295 int offset = __ offset_to_method_toc(__ double_constant($src$$constant));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6296 __ lfd($dst$$FloatRegister, offset, $toc$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6297 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6298 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6299 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6300
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6301 // Expand node for constant pool load: large offset.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6302 instruct loadConDComp(regD dst, immD src, iRegLdst toc) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6303 effect(DEF dst, USE src, USE toc);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6304 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6305
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6306 ins_num_consts(1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6307
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6308 format %{ "ADDIS $toc, $toc, offset_hi\n\t"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6309 "LFD $dst, offset_lo, $toc \t// load double $src from TOC (hi/lo)\n\t"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6310 "ADDIS $toc, $toc, -offset_hi" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6311 size(12);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6312 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6313 // TODO: PPC port $archOpcode(ppc64Opcode_compound);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6314 FloatRegister Rdst = $dst$$FloatRegister;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6315 Register Rtoc = $toc$$Register;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6316 address float_address = __ double_constant($src$$constant);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6317 int offset = __ offset_to_method_toc(float_address);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6318 int hi = (offset + (1<<15))>>16;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6319 int lo = offset - hi * (1<<16);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6320
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6321 __ addis(Rtoc, Rtoc, hi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6322 __ lfd(Rdst, lo, Rtoc);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6323 __ addis(Rtoc, Rtoc, -hi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6324 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6325 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6326 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6327
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6328 // Adlc adds toc node MachConstantTableBase.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6329 instruct loadConD_Ex(regD dst, immD src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6330 match(Set dst src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6331 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6332
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6333 // See loadConP.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6334 ins_cannot_rematerialize(true);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6335
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6336 format %{ "ConD $dst, offset, $constanttablebase \t// load $src from table, postalloc expanded" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6337 postalloc_expand( postalloc_expand_load_double_constant(dst, src, constanttablebase) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6338 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6339
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6340 // Prefetch instructions.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6341 // Must be safe to execute with invalid address (cannot fault).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6342
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6343 instruct prefetchr(indirectMemory mem, iRegLsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6344 match(PrefetchRead (AddP mem src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6345 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6346
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6347 format %{ "PREFETCH $mem, 0, $src \t// Prefetch read-many" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6348 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6349 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6350 // TODO: PPC port $archOpcode(ppc64Opcode_dcbt);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6351 __ dcbt($src$$Register, $mem$$base$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6352 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6353 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6354 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6355
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6356 instruct prefetchr_no_offset(indirectMemory mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6357 match(PrefetchRead mem);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6358 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6359
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6360 format %{ "PREFETCH $mem" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6361 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6362 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6363 // TODO: PPC port $archOpcode(ppc64Opcode_dcbt);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6364 __ dcbt($mem$$base$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6365 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6366 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6367 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6368
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6369 instruct prefetchw(indirectMemory mem, iRegLsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6370 match(PrefetchWrite (AddP mem src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6371 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6372
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6373 format %{ "PREFETCH $mem, 2, $src \t// Prefetch write-many (and read)" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6374 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6375 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6376 // TODO: PPC port $archOpcode(ppc64Opcode_dcbtst);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6377 __ dcbtst($src$$Register, $mem$$base$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6378 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6379 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6380 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6381
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6382 instruct prefetchw_no_offset(indirectMemory mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6383 match(PrefetchWrite mem);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6384 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6385
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6386 format %{ "PREFETCH $mem" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6387 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6388 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6389 // TODO: PPC port $archOpcode(ppc64Opcode_dcbtst);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6390 __ dcbtst($mem$$base$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6391 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6392 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6393 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6394
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6395 // Special prefetch versions which use the dcbz instruction.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6396 instruct prefetch_alloc_zero(indirectMemory mem, iRegLsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6397 match(PrefetchAllocation (AddP mem src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6398 predicate(AllocatePrefetchStyle == 3);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6399 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6400
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6401 format %{ "PREFETCH $mem, 2, $src \t// Prefetch write-many with zero" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6402 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6403 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6404 // TODO: PPC port $archOpcode(ppc64Opcode_dcbtst);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6405 __ dcbz($src$$Register, $mem$$base$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6406 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6407 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6408 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6409
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6410 instruct prefetch_alloc_zero_no_offset(indirectMemory mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6411 match(PrefetchAllocation mem);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6412 predicate(AllocatePrefetchStyle == 3);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6413 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6414
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6415 format %{ "PREFETCH $mem, 2 \t// Prefetch write-many with zero" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6416 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6417 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6418 // TODO: PPC port $archOpcode(ppc64Opcode_dcbtst);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6419 __ dcbz($mem$$base$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6420 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6421 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6422 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6423
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6424 instruct prefetch_alloc(indirectMemory mem, iRegLsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6425 match(PrefetchAllocation (AddP mem src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6426 predicate(AllocatePrefetchStyle != 3);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6427 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6428
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6429 format %{ "PREFETCH $mem, 2, $src \t// Prefetch write-many" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6430 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6431 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6432 // TODO: PPC port $archOpcode(ppc64Opcode_dcbtst);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6433 __ dcbtst($src$$Register, $mem$$base$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6434 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6435 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6436 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6437
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6438 instruct prefetch_alloc_no_offset(indirectMemory mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6439 match(PrefetchAllocation mem);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6440 predicate(AllocatePrefetchStyle != 3);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6441 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6442
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6443 format %{ "PREFETCH $mem, 2 \t// Prefetch write-many" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6444 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6445 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6446 // TODO: PPC port $archOpcode(ppc64Opcode_dcbtst);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6447 __ dcbtst($mem$$base$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6448 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6449 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6450 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6451
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6452 //----------Store Instructions-------------------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6453
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6454 // Store Byte
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6455 instruct storeB(memory mem, iRegIsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6456 match(Set mem (StoreB mem src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6457 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6458
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6459 format %{ "STB $src, $mem \t// byte" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6460 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6461 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6462 // TODO: PPC port $archOpcode(ppc64Opcode_stb);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6463 int Idisp = $mem$$disp + frame_slots_bias($mem$$base, ra_);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6464 __ stb($src$$Register, Idisp, $mem$$base$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6465 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6466 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6467 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6468
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6469 // Store Char/Short
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6470 instruct storeC(memory mem, iRegIsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6471 match(Set mem (StoreC mem src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6472 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6473
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6474 format %{ "STH $src, $mem \t// short" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6475 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6476 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6477 // TODO: PPC port $archOpcode(ppc64Opcode_sth);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6478 int Idisp = $mem$$disp + frame_slots_bias($mem$$base, ra_);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6479 __ sth($src$$Register, Idisp, $mem$$base$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6480 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6481 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6482 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6483
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6484 // Store Integer
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6485 instruct storeI(memory mem, iRegIsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6486 match(Set mem (StoreI mem src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6487 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6488
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6489 format %{ "STW $src, $mem" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6490 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6491 ins_encode( enc_stw(src, mem) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6492 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6493 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6494
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6495 // ConvL2I + StoreI.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6496 instruct storeI_convL2I(memory mem, iRegLsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6497 match(Set mem (StoreI mem (ConvL2I src)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6498 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6499
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6500 format %{ "STW l2i($src), $mem" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6501 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6502 ins_encode( enc_stw(src, mem) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6503 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6504 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6505
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6506 // Store Long
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6507 instruct storeL(memoryAlg4 mem, iRegLsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6508 match(Set mem (StoreL mem src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6509 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6510
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6511 format %{ "STD $src, $mem \t// long" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6512 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6513 ins_encode( enc_std(src, mem) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6514 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6515 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6516
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6517 // Store super word nodes.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6518
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6519 // Store Aligned Packed Byte long register to memory
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6520 instruct storeA8B(memoryAlg4 mem, iRegLsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6521 predicate(n->as_StoreVector()->memory_size() == 8);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6522 match(Set mem (StoreVector mem src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6523 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6524
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6525 format %{ "STD $mem, $src \t// packed8B" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6526 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6527 ins_encode( enc_std(src, mem) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6528 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6529 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6530
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6531 // Store Compressed Oop
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6532 instruct storeN(memory dst, iRegN_P2N src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6533 match(Set dst (StoreN dst src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6534 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6535
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6536 format %{ "STW $src, $dst \t// compressed oop" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6537 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6538 ins_encode( enc_stw(src, dst) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6539 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6540 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6541
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6542 // Store Compressed KLass
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6543 instruct storeNKlass(memory dst, iRegN_P2N src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6544 match(Set dst (StoreNKlass dst src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6545 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6546
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6547 format %{ "STW $src, $dst \t// compressed klass" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6548 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6549 ins_encode( enc_stw(src, dst) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6550 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6551 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6552
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6553 // Store Pointer
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6554 instruct storeP(memoryAlg4 dst, iRegPsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6555 match(Set dst (StoreP dst src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6556 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6557
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6558 format %{ "STD $src, $dst \t// ptr" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6559 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6560 ins_encode( enc_std(src, dst) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6561 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6562 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6563
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6564 // Store Float
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6565 instruct storeF(memory mem, regF src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6566 match(Set mem (StoreF mem src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6567 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6568
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6569 format %{ "STFS $src, $mem" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6570 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6571 ins_encode( enc_stfs(src, mem) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6572 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6573 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6574
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6575 // Store Double
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6576 instruct storeD(memory mem, regD src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6577 match(Set mem (StoreD mem src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6578 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6579
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6580 format %{ "STFD $src, $mem" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6581 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6582 ins_encode( enc_stfd(src, mem) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6583 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6584 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6585
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6586 //----------Store Instructions With Zeros--------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6587
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6588 // Card-mark for CMS garbage collection.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6589 // This cardmark does an optimization so that it must not always
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6590 // do a releasing store. For this, it gets the address of
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6591 // CMSCollectorCardTableModRefBSExt::_requires_release as input.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6592 // (Using releaseFieldAddr in the match rule is a hack.)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6593 instruct storeCM_CMS(memory mem, iRegLdst releaseFieldAddr) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6594 match(Set mem (StoreCM mem releaseFieldAddr));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6595 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6596 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6597
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6598 // See loadConP.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6599 ins_cannot_rematerialize(true);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6600
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6601 format %{ "STB #0, $mem \t// CMS card-mark byte (must be 0!), checking requires_release in [$releaseFieldAddr]" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6602 ins_encode( enc_cms_card_mark(mem, releaseFieldAddr) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6603 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6604 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6605
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6606 // Card-mark for CMS garbage collection.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6607 // This cardmark does an optimization so that it must not always
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6608 // do a releasing store. For this, it needs the constant address of
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6609 // CMSCollectorCardTableModRefBSExt::_requires_release.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6610 // This constant address is split off here by expand so we can use
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6611 // adlc / matcher functionality to load it from the constant section.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6612 instruct storeCM_CMS_ExEx(memory mem, immI_0 zero) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6613 match(Set mem (StoreCM mem zero));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6614 predicate(UseConcMarkSweepGC);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6615
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6616 expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6617 immL baseImm %{ 0 /* TODO: PPC port (jlong)CMSCollectorCardTableModRefBSExt::requires_release_address() */ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6618 iRegLdst releaseFieldAddress;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6619 loadConL_Ex(releaseFieldAddress, baseImm);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6620 storeCM_CMS(mem, releaseFieldAddress);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6621 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6622 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6623
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6624 instruct storeCM_G1(memory mem, immI_0 zero) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6625 match(Set mem (StoreCM mem zero));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6626 predicate(UseG1GC);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6627 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6628
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6629 ins_cannot_rematerialize(true);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6630
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6631 format %{ "STB #0, $mem \t// CMS card-mark byte store (G1)" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6632 size(8);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6633 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6634 // TODO: PPC port $archOpcode(ppc64Opcode_compound);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6635 __ li(R0, 0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6636 //__ release(); // G1: oops are allowed to get visible after dirty marking
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6637 guarantee($mem$$base$$Register != R1_SP, "use frame_slots_bias");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6638 __ stb(R0, $mem$$disp, $mem$$base$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6639 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6640 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6641 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6642
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6643 // Convert oop pointer into compressed form.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6644
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6645 // Nodes for postalloc expand.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6646
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6647 // Shift node for expand.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6648 instruct encodeP_shift(iRegNdst dst, iRegNsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6649 // The match rule is needed to make it a 'MachTypeNode'!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6650 match(Set dst (EncodeP src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6651 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6652
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6653 format %{ "SRDI $dst, $src, 3 \t// encode" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6654 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6655 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6656 // TODO: PPC port $archOpcode(ppc64Opcode_rldicl);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6657 __ srdi($dst$$Register, $src$$Register, Universe::narrow_oop_shift() & 0x3f);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6658 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6659 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6660 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6661
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6662 // Add node for expand.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6663 instruct encodeP_sub(iRegPdst dst, iRegPdst src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6664 // The match rule is needed to make it a 'MachTypeNode'!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6665 match(Set dst (EncodeP src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6666 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6667
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6668 format %{ "SUB $dst, $src, oop_base \t// encode" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6669 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6670 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6671 // TODO: PPC port $archOpcode(ppc64Opcode_subf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6672 __ subf($dst$$Register, R30, $src$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6673 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6674 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6675 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6676
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6677 // Conditional sub base.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6678 instruct cond_sub_base(iRegNdst dst, flagsReg crx, iRegPsrc src1) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6679 // The match rule is needed to make it a 'MachTypeNode'!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6680 match(Set dst (EncodeP (Binary crx src1)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6681 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6682
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6683 ins_variable_size_depending_on_alignment(true);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6684
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6685 format %{ "BEQ $crx, done\n\t"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6686 "SUB $dst, $src1, R30 \t// encode: subtract base if != NULL\n"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6687 "done:" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6688 size(false /* TODO: PPC PORT (InsertEndGroupPPC64 && Compile::current()->do_hb_scheduling())*/ ? 12 : 8);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6689 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6690 // TODO: PPC port $archOpcode(ppc64Opcode_cmove);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6691 Label done;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6692 __ beq($crx$$CondRegister, done);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6693 __ subf($dst$$Register, R30, $src1$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6694 // TODO PPC port __ endgroup_if_needed(_size == 12);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6695 __ bind(done);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6696 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6697 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6698 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6699
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6700 // Power 7 can use isel instruction
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6701 instruct cond_set_0_oop(iRegNdst dst, flagsReg crx, iRegPsrc src1) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6702 // The match rule is needed to make it a 'MachTypeNode'!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6703 match(Set dst (EncodeP (Binary crx src1)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6704 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6705
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6706 format %{ "CMOVE $dst, $crx eq, 0, $src1 \t// encode: preserve 0" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6707 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6708 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6709 // This is a Power7 instruction for which no machine description exists.
17917
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
6710 // TODO: PPC port $archOpcode(ppc64Opcode_compound);
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6711 __ isel_0($dst$$Register, $crx$$CondRegister, Assembler::equal, $src1$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6712 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6713 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6714 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6715
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6716 // base != 0
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6717 // 32G aligned narrow oop base.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6718 instruct encodeP_32GAligned(iRegNdst dst, iRegPsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6719 match(Set dst (EncodeP src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6720 predicate(false /* TODO: PPC port Universe::narrow_oop_base_disjoint()*/);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6721
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6722 format %{ "EXTRDI $dst, $src, #32, #3 \t// encode with 32G aligned base" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6723 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6724 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6725 // TODO: PPC port $archOpcode(ppc64Opcode_rldicl);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6726 __ rldicl($dst$$Register, $src$$Register, 64-Universe::narrow_oop_shift(), 32);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6727 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6728 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6729 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6730
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6731 // shift != 0, base != 0
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6732 instruct encodeP_Ex(iRegNdst dst, flagsReg crx, iRegPsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6733 match(Set dst (EncodeP src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6734 effect(TEMP crx);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6735 predicate(n->bottom_type()->make_ptr()->ptr() != TypePtr::NotNull &&
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6736 Universe::narrow_oop_shift() != 0 &&
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6737 true /* TODO: PPC port Universe::narrow_oop_base_overlaps()*/);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6738
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6739 format %{ "EncodeP $dst, $crx, $src \t// postalloc expanded" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6740 postalloc_expand( postalloc_expand_encode_oop(dst, src, crx));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6741 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6742
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6743 // shift != 0, base != 0
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6744 instruct encodeP_not_null_Ex(iRegNdst dst, iRegPsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6745 match(Set dst (EncodeP src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6746 predicate(n->bottom_type()->make_ptr()->ptr() == TypePtr::NotNull &&
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6747 Universe::narrow_oop_shift() != 0 &&
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6748 true /* TODO: PPC port Universe::narrow_oop_base_overlaps()*/);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6749
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6750 format %{ "EncodeP $dst, $src\t// $src != Null, postalloc expanded" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6751 postalloc_expand( postalloc_expand_encode_oop_not_null(dst, src) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6752 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6753
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6754 // shift != 0, base == 0
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6755 // TODO: This is the same as encodeP_shift. Merge!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6756 instruct encodeP_not_null_base_null(iRegNdst dst, iRegPsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6757 match(Set dst (EncodeP src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6758 predicate(Universe::narrow_oop_shift() != 0 &&
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6759 Universe::narrow_oop_base() ==0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6760
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6761 format %{ "SRDI $dst, $src, #3 \t// encodeP, $src != NULL" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6762 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6763 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6764 // TODO: PPC port $archOpcode(ppc64Opcode_rldicl);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6765 __ srdi($dst$$Register, $src$$Register, Universe::narrow_oop_shift() & 0x3f);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6766 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6767 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6768 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6769
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6770 // Compressed OOPs with narrow_oop_shift == 0.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6771 // shift == 0, base == 0
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6772 instruct encodeP_narrow_oop_shift_0(iRegNdst dst, iRegPsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6773 match(Set dst (EncodeP src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6774 predicate(Universe::narrow_oop_shift() == 0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6775
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6776 format %{ "MR $dst, $src \t// Ptr->Narrow" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6777 // variable size, 0 or 4.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6778 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6779 // TODO: PPC port $archOpcode(ppc64Opcode_or);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6780 __ mr_if_needed($dst$$Register, $src$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6781 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6782 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6783 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6784
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6785 // Decode nodes.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6786
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6787 // Shift node for expand.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6788 instruct decodeN_shift(iRegPdst dst, iRegPsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6789 // The match rule is needed to make it a 'MachTypeNode'!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6790 match(Set dst (DecodeN src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6791 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6792
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6793 format %{ "SLDI $dst, $src, #3 \t// DecodeN" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6794 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6795 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6796 // TODO: PPC port $archOpcode(ppc64Opcode_rldicr);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6797 __ sldi($dst$$Register, $src$$Register, Universe::narrow_oop_shift());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6798 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6799 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6800 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6801
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6802 // Add node for expand.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6803 instruct decodeN_add(iRegPdst dst, iRegPdst src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6804 // The match rule is needed to make it a 'MachTypeNode'!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6805 match(Set dst (DecodeN src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6806 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6807
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6808 format %{ "ADD $dst, $src, R30 \t// DecodeN, add oop base" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6809 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6810 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6811 // TODO: PPC port $archOpcode(ppc64Opcode_add);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6812 __ add($dst$$Register, $src$$Register, R30);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6813 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6814 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6815 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6816
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6817 // conditianal add base for expand
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6818 instruct cond_add_base(iRegPdst dst, flagsReg crx, iRegPsrc src1) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6819 // The match rule is needed to make it a 'MachTypeNode'!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6820 // NOTICE that the rule is nonsense - we just have to make sure that:
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6821 // - _matrule->_rChild->_opType == "DecodeN" (see InstructForm::captures_bottom_type() in formssel.cpp)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6822 // - we have to match 'crx' to avoid an "illegal USE of non-input: flagsReg crx" error in ADLC.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6823 match(Set dst (DecodeN (Binary crx src1)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6824 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6825
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6826 ins_variable_size_depending_on_alignment(true);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6827
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6828 format %{ "BEQ $crx, done\n\t"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6829 "ADD $dst, $src1, R30 \t// DecodeN: add oop base if $src1 != NULL\n"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6830 "done:" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6831 size(false /* TODO: PPC PORT (InsertEndGroupPPC64 && Compile::current()->do_hb_scheduling()) */? 12 : 8);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6832 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6833 // TODO: PPC port $archOpcode(ppc64Opcode_cmove);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6834 Label done;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6835 __ beq($crx$$CondRegister, done);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6836 __ add($dst$$Register, $src1$$Register, R30);
17791
ad3b94907eed 8030863: PPC64: (part 220): ConstantTableBase for calls between args and jvms
goetz
parents: 14445
diff changeset
6837 // TODO PPC port __ endgroup_if_needed(_size == 12);
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6838 __ bind(done);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6839 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6840 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6841 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6842
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6843 instruct cond_set_0_ptr(iRegPdst dst, flagsReg crx, iRegPsrc src1) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6844 // The match rule is needed to make it a 'MachTypeNode'!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6845 // NOTICE that the rule is nonsense - we just have to make sure that:
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6846 // - _matrule->_rChild->_opType == "DecodeN" (see InstructForm::captures_bottom_type() in formssel.cpp)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6847 // - we have to match 'crx' to avoid an "illegal USE of non-input: flagsReg crx" error in ADLC.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6848 match(Set dst (DecodeN (Binary crx src1)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6849 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6850
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6851 format %{ "CMOVE $dst, $crx eq, 0, $src1 \t// decode: preserve 0" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6852 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6853 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6854 // This is a Power7 instruction for which no machine description exists.
17917
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
6855 // TODO: PPC port $archOpcode(ppc64Opcode_compound);
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6856 __ isel_0($dst$$Register, $crx$$CondRegister, Assembler::equal, $src1$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6857 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6858 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6859 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6860
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6861 // shift != 0, base != 0
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6862 instruct decodeN_Ex(iRegPdst dst, iRegNsrc src, flagsReg crx) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6863 match(Set dst (DecodeN src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6864 predicate((n->bottom_type()->is_oopptr()->ptr() != TypePtr::NotNull &&
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6865 n->bottom_type()->is_oopptr()->ptr() != TypePtr::Constant) &&
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6866 Universe::narrow_oop_shift() != 0 &&
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6867 Universe::narrow_oop_base() != 0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6868 effect(TEMP crx);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6869
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6870 format %{ "DecodeN $dst, $src \t// Kills $crx, postalloc expanded" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6871 postalloc_expand( postalloc_expand_decode_oop(dst, src, crx) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6872 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6873
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6874 // shift != 0, base == 0
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6875 instruct decodeN_nullBase(iRegPdst dst, iRegNsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6876 match(Set dst (DecodeN src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6877 predicate(Universe::narrow_oop_shift() != 0 &&
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6878 Universe::narrow_oop_base() == 0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6879
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6880 format %{ "SLDI $dst, $src, #3 \t// DecodeN (zerobased)" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6881 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6882 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6883 // TODO: PPC port $archOpcode(ppc64Opcode_rldicr);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6884 __ sldi($dst$$Register, $src$$Register, Universe::narrow_oop_shift());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6885 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6886 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6887 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6888
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6889 // src != 0, shift != 0, base != 0
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6890 instruct decodeN_notNull_addBase_Ex(iRegPdst dst, iRegNsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6891 match(Set dst (DecodeN src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6892 predicate((n->bottom_type()->is_oopptr()->ptr() == TypePtr::NotNull ||
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6893 n->bottom_type()->is_oopptr()->ptr() == TypePtr::Constant) &&
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6894 Universe::narrow_oop_shift() != 0 &&
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6895 Universe::narrow_oop_base() != 0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6896
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6897 format %{ "DecodeN $dst, $src \t// $src != NULL, postalloc expanded" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6898 postalloc_expand( postalloc_expand_decode_oop_not_null(dst, src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6899 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6900
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6901 // Compressed OOPs with narrow_oop_shift == 0.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6902 instruct decodeN_unscaled(iRegPdst dst, iRegNsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6903 match(Set dst (DecodeN src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6904 predicate(Universe::narrow_oop_shift() == 0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6905 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6906
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6907 format %{ "MR $dst, $src \t// DecodeN (unscaled)" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6908 // variable size, 0 or 4.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6909 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6910 // TODO: PPC port $archOpcode(ppc64Opcode_or);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6911 __ mr_if_needed($dst$$Register, $src$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6912 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6913 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6914 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6915
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6916 // Convert compressed oop into int for vectors alignment masking.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6917 instruct decodeN2I_unscaled(iRegIdst dst, iRegNsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6918 match(Set dst (ConvL2I (CastP2X (DecodeN src))));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6919 predicate(Universe::narrow_oop_shift() == 0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6920 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6921
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6922 format %{ "MR $dst, $src \t// (int)DecodeN (unscaled)" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6923 // variable size, 0 or 4.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6924 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6925 // TODO: PPC port $archOpcode(ppc64Opcode_or);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6926 __ mr_if_needed($dst$$Register, $src$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6927 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6928 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6929 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6930
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6931 // Convert klass pointer into compressed form.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6932
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6933 // Nodes for postalloc expand.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6934
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6935 // Shift node for expand.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6936 instruct encodePKlass_shift(iRegNdst dst, iRegNsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6937 // The match rule is needed to make it a 'MachTypeNode'!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6938 match(Set dst (EncodePKlass src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6939 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6940
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6941 format %{ "SRDI $dst, $src, 3 \t// encode" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6942 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6943 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6944 // TODO: PPC port $archOpcode(ppc64Opcode_rldicl);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6945 __ srdi($dst$$Register, $src$$Register, Universe::narrow_klass_shift());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6946 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6947 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6948 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6949
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6950 // Add node for expand.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6951 instruct encodePKlass_sub_base(iRegPdst dst, iRegLsrc base, iRegPdst src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6952 // The match rule is needed to make it a 'MachTypeNode'!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6953 match(Set dst (EncodePKlass (Binary base src)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6954 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6955
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6956 format %{ "SUB $dst, $base, $src \t// encode" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6957 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6958 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6959 // TODO: PPC port $archOpcode(ppc64Opcode_subf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6960 __ subf($dst$$Register, $base$$Register, $src$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6961 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6962 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6963 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6964
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6965 // base != 0
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6966 // 32G aligned narrow oop base.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6967 instruct encodePKlass_32GAligned(iRegNdst dst, iRegPsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6968 match(Set dst (EncodePKlass src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6969 predicate(false /* TODO: PPC port Universe::narrow_klass_base_disjoint()*/);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6970
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6971 format %{ "EXTRDI $dst, $src, #32, #3 \t// encode with 32G aligned base" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6972 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6973 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6974 // TODO: PPC port $archOpcode(ppc64Opcode_rldicl);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6975 __ rldicl($dst$$Register, $src$$Register, 64-Universe::narrow_oop_shift(), 32);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6976 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6977 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6978 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6979
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6980 // shift != 0, base != 0
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6981 instruct encodePKlass_not_null_Ex(iRegNdst dst, iRegLsrc base, iRegPsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6982 match(Set dst (EncodePKlass (Binary base src)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6983 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6984
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6985 format %{ "EncodePKlass $dst, $src\t// $src != Null, postalloc expanded" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6986 postalloc_expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6987 encodePKlass_sub_baseNode *n1 = new (C) encodePKlass_sub_baseNode();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6988 n1->add_req(n_region, n_base, n_src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6989 n1->_opnds[0] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6990 n1->_opnds[1] = op_base;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6991 n1->_opnds[2] = op_src;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6992 n1->_bottom_type = _bottom_type;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6993
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6994 encodePKlass_shiftNode *n2 = new (C) encodePKlass_shiftNode();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6995 n2->add_req(n_region, n1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6996 n2->_opnds[0] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6997 n2->_opnds[1] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6998 n2->_bottom_type = _bottom_type;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
6999 ra_->set_pair(n1->_idx, ra_->get_reg_second(this), ra_->get_reg_first(this));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7000 ra_->set_pair(n2->_idx, ra_->get_reg_second(this), ra_->get_reg_first(this));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7001
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7002 nodes->push(n1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7003 nodes->push(n2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7004 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7005 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7006
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7007 // shift != 0, base != 0
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7008 instruct encodePKlass_not_null_ExEx(iRegNdst dst, iRegPsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7009 match(Set dst (EncodePKlass src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7010 //predicate(Universe::narrow_klass_shift() != 0 &&
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7011 // true /* TODO: PPC port Universe::narrow_klass_base_overlaps()*/);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7012
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7013 //format %{ "EncodePKlass $dst, $src\t// $src != Null, postalloc expanded" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7014 ins_cost(DEFAULT_COST*2); // Don't count constant.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7015 expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7016 immL baseImm %{ (jlong)(intptr_t)Universe::narrow_klass_base() %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7017 iRegLdst base;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7018 loadConL_Ex(base, baseImm);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7019 encodePKlass_not_null_Ex(dst, base, src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7020 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7021 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7022
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7023 // Decode nodes.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7024
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7025 // Shift node for expand.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7026 instruct decodeNKlass_shift(iRegPdst dst, iRegPsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7027 // The match rule is needed to make it a 'MachTypeNode'!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7028 match(Set dst (DecodeNKlass src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7029 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7030
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7031 format %{ "SLDI $dst, $src, #3 \t// DecodeNKlass" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7032 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7033 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7034 // TODO: PPC port $archOpcode(ppc64Opcode_rldicr);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7035 __ sldi($dst$$Register, $src$$Register, Universe::narrow_klass_shift());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7036 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7037 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7038 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7039
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7040 // Add node for expand.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7041
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7042 instruct decodeNKlass_add_base(iRegPdst dst, iRegLsrc base, iRegPdst src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7043 // The match rule is needed to make it a 'MachTypeNode'!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7044 match(Set dst (DecodeNKlass (Binary base src)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7045 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7046
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7047 format %{ "ADD $dst, $base, $src \t// DecodeNKlass, add klass base" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7048 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7049 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7050 // TODO: PPC port $archOpcode(ppc64Opcode_add);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7051 __ add($dst$$Register, $base$$Register, $src$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7052 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7053 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7054 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7055
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7056 // src != 0, shift != 0, base != 0
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7057 instruct decodeNKlass_notNull_addBase_Ex(iRegPdst dst, iRegLsrc base, iRegNsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7058 match(Set dst (DecodeNKlass (Binary base src)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7059 //effect(kill src); // We need a register for the immediate result after shifting.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7060 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7061
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7062 format %{ "DecodeNKlass $dst = $base + ($src << 3) \t// $src != NULL, postalloc expanded" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7063 postalloc_expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7064 decodeNKlass_add_baseNode *n1 = new (C) decodeNKlass_add_baseNode();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7065 n1->add_req(n_region, n_base, n_src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7066 n1->_opnds[0] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7067 n1->_opnds[1] = op_base;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7068 n1->_opnds[2] = op_src;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7069 n1->_bottom_type = _bottom_type;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7070
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7071 decodeNKlass_shiftNode *n2 = new (C) decodeNKlass_shiftNode();
17917
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
7072 n2->add_req(n_region, n1);
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7073 n2->_opnds[0] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7074 n2->_opnds[1] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7075 n2->_bottom_type = _bottom_type;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7076
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7077 ra_->set_pair(n1->_idx, ra_->get_reg_second(this), ra_->get_reg_first(this));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7078 ra_->set_pair(n2->_idx, ra_->get_reg_second(this), ra_->get_reg_first(this));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7079
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7080 nodes->push(n1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7081 nodes->push(n2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7082 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7083 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7084
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7085 // src != 0, shift != 0, base != 0
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7086 instruct decodeNKlass_notNull_addBase_ExEx(iRegPdst dst, iRegNsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7087 match(Set dst (DecodeNKlass src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7088 // predicate(Universe::narrow_klass_shift() != 0 &&
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7089 // Universe::narrow_klass_base() != 0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7090
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7091 //format %{ "DecodeNKlass $dst, $src \t// $src != NULL, expanded" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7092
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7093 ins_cost(DEFAULT_COST*2); // Don't count constant.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7094 expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7095 // We add first, then we shift. Like this, we can get along with one register less.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7096 // But we have to load the base pre-shifted.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7097 immL baseImm %{ (jlong)((intptr_t)Universe::narrow_klass_base() >> Universe::narrow_klass_shift()) %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7098 iRegLdst base;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7099 loadConL_Ex(base, baseImm);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7100 decodeNKlass_notNull_addBase_Ex(dst, base, src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7101 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7102 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7103
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7104 //----------MemBar Instructions-----------------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7105 // Memory barrier flavors
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7106
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7107 instruct membar_acquire() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7108 match(LoadFence);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7109 ins_cost(4*MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7110
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7111 format %{ "MEMBAR-acquire" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7112 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7113 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7114 // TODO: PPC port $archOpcode(ppc64Opcode_lwsync);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7115 __ acquire();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7116 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7117 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7118 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7119
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7120 instruct unnecessary_membar_acquire() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7121 match(MemBarAcquire);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7122 ins_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7123
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7124 format %{ " -- \t// redundant MEMBAR-acquire - empty" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7125 size(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7126 ins_encode( /*empty*/ );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7127 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7128 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7129
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7130 instruct membar_acquire_lock() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7131 match(MemBarAcquireLock);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7132 ins_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7133
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7134 format %{ " -- \t// redundant MEMBAR-acquire - empty (acquire as part of CAS in prior FastLock)" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7135 size(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7136 ins_encode( /*empty*/ );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7137 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7138 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7139
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7140 instruct membar_release() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7141 match(MemBarRelease);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7142 match(StoreFence);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7143 ins_cost(4*MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7144
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7145 format %{ "MEMBAR-release" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7146 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7147 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7148 // TODO: PPC port $archOpcode(ppc64Opcode_lwsync);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7149 __ release();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7150 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7151 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7152 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7153
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7154 instruct membar_storestore() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7155 match(MemBarStoreStore);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7156 ins_cost(4*MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7157
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7158 format %{ "MEMBAR-store-store" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7159 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7160 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7161 // TODO: PPC port $archOpcode(ppc64Opcode_lwsync);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7162 __ membar(Assembler::StoreStore);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7163 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7164 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7165 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7166
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7167 instruct membar_release_lock() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7168 match(MemBarReleaseLock);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7169 ins_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7170
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7171 format %{ " -- \t// redundant MEMBAR-release - empty (release in FastUnlock)" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7172 size(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7173 ins_encode( /*empty*/ );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7174 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7175 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7176
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7177 instruct membar_volatile() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7178 match(MemBarVolatile);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7179 ins_cost(4*MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7180
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7181 format %{ "MEMBAR-volatile" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7182 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7183 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7184 // TODO: PPC port $archOpcode(ppc64Opcode_sync);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7185 __ fence();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7186 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7187 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7188 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7189
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7190 // This optimization is wrong on PPC. The following pattern is not supported:
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7191 // MemBarVolatile
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7192 // ^ ^
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7193 // | |
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7194 // CtrlProj MemProj
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7195 // ^ ^
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7196 // | |
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7197 // | Load
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7198 // |
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7199 // MemBarVolatile
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7200 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7201 // The first MemBarVolatile could get optimized out! According to
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7202 // Vladimir, this pattern can not occur on Oracle platforms.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7203 // However, it does occur on PPC64 (because of membars in
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7204 // inline_unsafe_load_store).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7205 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7206 // Add this node again if we found a good solution for inline_unsafe_load_store().
17917
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
7207 // Don't forget to look at the implementation of post_store_load_barrier again,
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7208 // we did other fixes in that method.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7209 //instruct unnecessary_membar_volatile() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7210 // match(MemBarVolatile);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7211 // predicate(Matcher::post_store_load_barrier(n));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7212 // ins_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7213 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7214 // format %{ " -- \t// redundant MEMBAR-volatile - empty" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7215 // size(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7216 // ins_encode( /*empty*/ );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7217 // ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7218 //%}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7219
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7220 instruct membar_CPUOrder() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7221 match(MemBarCPUOrder);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7222 ins_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7223
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7224 format %{ " -- \t// MEMBAR-CPUOrder - empty: PPC64 processors are self-consistent." %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7225 size(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7226 ins_encode( /*empty*/ );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7227 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7228 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7229
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7230 //----------Conditional Move---------------------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7231
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7232 // Cmove using isel.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7233 instruct cmovI_reg_isel(cmpOp cmp, flagsReg crx, iRegIdst dst, iRegIsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7234 match(Set dst (CMoveI (Binary cmp crx) (Binary dst src)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7235 predicate(VM_Version::has_isel());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7236 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7237
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7238 format %{ "CMOVE $cmp, $crx, $dst, $src\n\t" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7239 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7240 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7241 // This is a Power7 instruction for which no machine description
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7242 // exists. Anyways, the scheduler should be off on Power7.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7243 // TODO: PPC port $archOpcode(ppc64Opcode_compound);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7244 int cc = $cmp$$cmpcode;
17917
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
7245 __ isel($dst$$Register, $crx$$CondRegister,
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7246 (Assembler::Condition)(cc & 3), /*invert*/((~cc) & 8), $src$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7247 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7248 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7249 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7250
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7251 instruct cmovI_reg(cmpOp cmp, flagsReg crx, iRegIdst dst, iRegIsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7252 match(Set dst (CMoveI (Binary cmp crx) (Binary dst src)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7253 predicate(!VM_Version::has_isel());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7254 ins_cost(DEFAULT_COST+BRANCH_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7255
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7256 ins_variable_size_depending_on_alignment(true);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7257
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7258 format %{ "CMOVE $cmp, $crx, $dst, $src\n\t" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7259 // Worst case is branch + move + stop, no stop without scheduler
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7260 size(false /* TODO: PPC PORT Compile::current()->do_hb_scheduling()*/ ? 12 : 8);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7261 ins_encode( enc_cmove_reg(dst, crx, src, cmp) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7262 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7263 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7264
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7265 instruct cmovI_imm(cmpOp cmp, flagsReg crx, iRegIdst dst, immI16 src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7266 match(Set dst (CMoveI (Binary cmp crx) (Binary dst src)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7267 ins_cost(DEFAULT_COST+BRANCH_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7268
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7269 ins_variable_size_depending_on_alignment(true);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7270
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7271 format %{ "CMOVE $cmp, $crx, $dst, $src\n\t" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7272 // Worst case is branch + move + stop, no stop without scheduler
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7273 size(false /* TODO: PPC PORT Compile::current()->do_hb_scheduling()*/ ? 12 : 8);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7274 ins_encode( enc_cmove_imm(dst, crx, src, cmp) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7275 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7276 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7277
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7278 // Cmove using isel.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7279 instruct cmovL_reg_isel(cmpOp cmp, flagsReg crx, iRegLdst dst, iRegLsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7280 match(Set dst (CMoveL (Binary cmp crx) (Binary dst src)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7281 predicate(VM_Version::has_isel());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7282 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7283
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7284 format %{ "CMOVE $cmp, $crx, $dst, $src\n\t" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7285 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7286 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7287 // This is a Power7 instruction for which no machine description
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7288 // exists. Anyways, the scheduler should be off on Power7.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7289 // TODO: PPC port $archOpcode(ppc64Opcode_compound);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7290 int cc = $cmp$$cmpcode;
17917
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
7291 __ isel($dst$$Register, $crx$$CondRegister,
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7292 (Assembler::Condition)(cc & 3), /*invert*/((~cc) & 8), $src$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7293 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7294 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7295 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7296
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7297 instruct cmovL_reg(cmpOp cmp, flagsReg crx, iRegLdst dst, iRegLsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7298 match(Set dst (CMoveL (Binary cmp crx) (Binary dst src)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7299 predicate(!VM_Version::has_isel());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7300 ins_cost(DEFAULT_COST+BRANCH_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7301
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7302 ins_variable_size_depending_on_alignment(true);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7303
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7304 format %{ "CMOVE $cmp, $crx, $dst, $src\n\t" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7305 // Worst case is branch + move + stop, no stop without scheduler.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7306 size(false /* TODO: PPC PORT Compile::current()->do_hb_scheduling()*/ ? 12 : 8);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7307 ins_encode( enc_cmove_reg(dst, crx, src, cmp) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7308 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7309 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7310
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7311 instruct cmovL_imm(cmpOp cmp, flagsReg crx, iRegLdst dst, immL16 src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7312 match(Set dst (CMoveL (Binary cmp crx) (Binary dst src)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7313 ins_cost(DEFAULT_COST+BRANCH_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7314
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7315 ins_variable_size_depending_on_alignment(true);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7316
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7317 format %{ "CMOVE $cmp, $crx, $dst, $src\n\t" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7318 // Worst case is branch + move + stop, no stop without scheduler.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7319 size(false /* TODO: PPC PORT Compile::current()->do_hb_scheduling()*/ ? 12 : 8);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7320 ins_encode( enc_cmove_imm(dst, crx, src, cmp) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7321 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7322 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7323
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7324 // Cmove using isel.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7325 instruct cmovN_reg_isel(cmpOp cmp, flagsReg crx, iRegNdst dst, iRegNsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7326 match(Set dst (CMoveN (Binary cmp crx) (Binary dst src)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7327 predicate(VM_Version::has_isel());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7328 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7329
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7330 format %{ "CMOVE $cmp, $crx, $dst, $src\n\t" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7331 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7332 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7333 // This is a Power7 instruction for which no machine description
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7334 // exists. Anyways, the scheduler should be off on Power7.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7335 // TODO: PPC port $archOpcode(ppc64Opcode_compound);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7336 int cc = $cmp$$cmpcode;
17917
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
7337 __ isel($dst$$Register, $crx$$CondRegister,
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7338 (Assembler::Condition)(cc & 3), /*invert*/((~cc) & 8), $src$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7339 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7340 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7341 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7342
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7343 // Conditional move for RegN. Only cmov(reg, reg).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7344 instruct cmovN_reg(cmpOp cmp, flagsReg crx, iRegNdst dst, iRegNsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7345 match(Set dst (CMoveN (Binary cmp crx) (Binary dst src)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7346 predicate(!VM_Version::has_isel());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7347 ins_cost(DEFAULT_COST+BRANCH_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7348
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7349 ins_variable_size_depending_on_alignment(true);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7350
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7351 format %{ "CMOVE $cmp, $crx, $dst, $src\n\t" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7352 // Worst case is branch + move + stop, no stop without scheduler.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7353 size(false /* TODO: PPC PORT Compile::current()->do_hb_scheduling()*/ ? 12 : 8);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7354 ins_encode( enc_cmove_reg(dst, crx, src, cmp) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7355 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7356 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7357
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7358 instruct cmovN_imm(cmpOp cmp, flagsReg crx, iRegNdst dst, immN_0 src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7359 match(Set dst (CMoveN (Binary cmp crx) (Binary dst src)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7360 ins_cost(DEFAULT_COST+BRANCH_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7361
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7362 ins_variable_size_depending_on_alignment(true);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7363
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7364 format %{ "CMOVE $cmp, $crx, $dst, $src\n\t" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7365 // Worst case is branch + move + stop, no stop without scheduler.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7366 size(false /* TODO: PPC PORT Compile::current()->do_hb_scheduling()*/ ? 12 : 8);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7367 ins_encode( enc_cmove_imm(dst, crx, src, cmp) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7368 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7369 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7370
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7371 // Cmove using isel.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7372 instruct cmovP_reg_isel(cmpOp cmp, flagsReg crx, iRegPdst dst, iRegPsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7373 match(Set dst (CMoveP (Binary cmp crx) (Binary dst src)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7374 predicate(VM_Version::has_isel());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7375 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7376
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7377 format %{ "CMOVE $cmp, $crx, $dst, $src\n\t" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7378 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7379 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7380 // This is a Power7 instruction for which no machine description
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7381 // exists. Anyways, the scheduler should be off on Power7.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7382 // TODO: PPC port $archOpcode(ppc64Opcode_compound);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7383 int cc = $cmp$$cmpcode;
17917
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
7384 __ isel($dst$$Register, $crx$$CondRegister,
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7385 (Assembler::Condition)(cc & 3), /*invert*/((~cc) & 8), $src$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7386 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7387 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7388 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7389
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7390 instruct cmovP_reg(cmpOp cmp, flagsReg crx, iRegPdst dst, iRegP_N2P src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7391 match(Set dst (CMoveP (Binary cmp crx) (Binary dst src)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7392 predicate(!VM_Version::has_isel());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7393 ins_cost(DEFAULT_COST+BRANCH_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7394
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7395 ins_variable_size_depending_on_alignment(true);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7396
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7397 format %{ "CMOVE $cmp, $crx, $dst, $src\n\t" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7398 // Worst case is branch + move + stop, no stop without scheduler.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7399 size(false /* TODO: PPC PORT Compile::current()->do_hb_scheduling()*/ ? 12 : 8);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7400 ins_encode( enc_cmove_reg(dst, crx, src, cmp) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7401 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7402 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7403
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7404 instruct cmovP_imm(cmpOp cmp, flagsReg crx, iRegPdst dst, immP_0 src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7405 match(Set dst (CMoveP (Binary cmp crx) (Binary dst src)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7406 ins_cost(DEFAULT_COST+BRANCH_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7407
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7408 ins_variable_size_depending_on_alignment(true);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7409
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7410 format %{ "CMOVE $cmp, $crx, $dst, $src\n\t" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7411 // Worst case is branch + move + stop, no stop without scheduler.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7412 size(false /* TODO: PPC PORT Compile::current()->do_hb_scheduling()*/ ? 12 : 8);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7413 ins_encode( enc_cmove_imm(dst, crx, src, cmp) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7414 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7415 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7416
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7417 instruct cmovF_reg(cmpOp cmp, flagsReg crx, regF dst, regF src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7418 match(Set dst (CMoveF (Binary cmp crx) (Binary dst src)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7419 ins_cost(DEFAULT_COST+BRANCH_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7420
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7421 ins_variable_size_depending_on_alignment(true);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7422
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7423 format %{ "CMOVEF $cmp, $crx, $dst, $src\n\t" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7424 // Worst case is branch + move + stop, no stop without scheduler.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7425 size(false /* TODO: PPC PORT (InsertEndGroupPPC64 && Compile::current()->do_hb_scheduling())*/ ? 12 : 8);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7426 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7427 // TODO: PPC port $archOpcode(ppc64Opcode_cmovef);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7428 Label done;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7429 assert((Assembler::bcondCRbiIs1 & ~Assembler::bcondCRbiIs0) == 8, "check encoding");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7430 // Branch if not (cmp crx).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7431 __ bc(cc_to_inverse_boint($cmp$$cmpcode), cc_to_biint($cmp$$cmpcode, $crx$$reg), done);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7432 __ fmr($dst$$FloatRegister, $src$$FloatRegister);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7433 // TODO PPC port __ endgroup_if_needed(_size == 12);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7434 __ bind(done);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7435 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7436 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7437 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7438
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7439 instruct cmovD_reg(cmpOp cmp, flagsReg crx, regD dst, regD src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7440 match(Set dst (CMoveD (Binary cmp crx) (Binary dst src)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7441 ins_cost(DEFAULT_COST+BRANCH_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7442
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7443 ins_variable_size_depending_on_alignment(true);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7444
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7445 format %{ "CMOVEF $cmp, $crx, $dst, $src\n\t" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7446 // Worst case is branch + move + stop, no stop without scheduler.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7447 size(false /* TODO: PPC PORT (InsertEndGroupPPC64 && Compile::current()->do_hb_scheduling())*/ ? 12 : 8);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7448 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7449 // TODO: PPC port $archOpcode(ppc64Opcode_cmovef);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7450 Label done;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7451 assert((Assembler::bcondCRbiIs1 & ~Assembler::bcondCRbiIs0) == 8, "check encoding");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7452 // Branch if not (cmp crx).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7453 __ bc(cc_to_inverse_boint($cmp$$cmpcode), cc_to_biint($cmp$$cmpcode, $crx$$reg), done);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7454 __ fmr($dst$$FloatRegister, $src$$FloatRegister);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7455 // TODO PPC port __ endgroup_if_needed(_size == 12);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7456 __ bind(done);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7457 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7458 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7459 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7460
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7461 //----------Conditional_store--------------------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7462 // Conditional-store of the updated heap-top.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7463 // Used during allocation of the shared heap.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7464 // Sets flags (EQ) on success. Implemented with a CASA on Sparc.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7465
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7466 // As compareAndSwapL, but return flag register instead of boolean value in
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7467 // int register.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7468 // Used by sun/misc/AtomicLongCSImpl.java.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7469 // Mem_ptr must be a memory operand, else this node does not get
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7470 // Flag_needs_anti_dependence_check set by adlc. If this is not set this node
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7471 // can be rematerialized which leads to errors.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7472 instruct storeLConditional_regP_regL_regL(flagsReg crx, indirect mem_ptr, iRegLsrc oldVal, iRegLsrc newVal) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7473 match(Set crx (StoreLConditional mem_ptr (Binary oldVal newVal)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7474 format %{ "CMPXCHGD if ($crx = ($oldVal == *$mem_ptr)) *mem_ptr = $newVal; as bool" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7475 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7476 // TODO: PPC port $archOpcode(ppc64Opcode_compound);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7477 __ cmpxchgd($crx$$CondRegister, R0, $oldVal$$Register, $newVal$$Register, $mem_ptr$$Register,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7478 MacroAssembler::MemBarNone, MacroAssembler::cmpxchgx_hint_atomic_update(),
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7479 noreg, NULL, true);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7480 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7481 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7482 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7483
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7484 // As compareAndSwapP, but return flag register instead of boolean value in
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7485 // int register.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7486 // This instruction is matched if UseTLAB is off.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7487 // Mem_ptr must be a memory operand, else this node does not get
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7488 // Flag_needs_anti_dependence_check set by adlc. If this is not set this node
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7489 // can be rematerialized which leads to errors.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7490 instruct storePConditional_regP_regP_regP(flagsReg crx, indirect mem_ptr, iRegPsrc oldVal, iRegPsrc newVal) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7491 match(Set crx (StorePConditional mem_ptr (Binary oldVal newVal)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7492 format %{ "CMPXCHGD if ($crx = ($oldVal == *$mem_ptr)) *mem_ptr = $newVal; as bool" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7493 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7494 // TODO: PPC port $archOpcode(ppc64Opcode_compound);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7495 __ cmpxchgd($crx$$CondRegister, R0, $oldVal$$Register, $newVal$$Register, $mem_ptr$$Register,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7496 MacroAssembler::MemBarNone, MacroAssembler::cmpxchgx_hint_atomic_update(),
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7497 noreg, NULL, true);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7498 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7499 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7500 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7501
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7502 // Implement LoadPLocked. Must be ordered against changes of the memory location
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7503 // by storePConditional.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7504 // Don't know whether this is ever used.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7505 instruct loadPLocked(iRegPdst dst, memory mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7506 match(Set dst (LoadPLocked mem));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7507 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7508
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7509 format %{ "LD $dst, $mem \t// loadPLocked\n\t"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7510 "TWI $dst\n\t"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7511 "ISYNC" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7512 size(12);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7513 ins_encode( enc_ld_ac(dst, mem) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7514 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7515 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7516
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7517 //----------Compare-And-Swap---------------------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7518
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7519 // CompareAndSwap{P,I,L} have more than one output, therefore "CmpI
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7520 // (CompareAndSwap ...)" or "If (CmpI (CompareAndSwap ..))" cannot be
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7521 // matched.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7522
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7523 instruct compareAndSwapI_regP_regI_regI(iRegIdst res, iRegPdst mem_ptr, iRegIsrc src1, iRegIsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7524 match(Set res (CompareAndSwapI mem_ptr (Binary src1 src2)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7525 format %{ "CMPXCHGW $res, $mem_ptr, $src1, $src2; as bool" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7526 // Variable size: instruction count smaller if regs are disjoint.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7527 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7528 // TODO: PPC port $archOpcode(ppc64Opcode_compound);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7529 // CmpxchgX sets CCR0 to cmpX(src1, src2) and Rres to 'true'/'false'.
17917
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
7530 __ cmpxchgw(CCR0, R0, $src1$$Register, $src2$$Register, $mem_ptr$$Register,
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
7531 MacroAssembler::MemBarFenceAfter, MacroAssembler::cmpxchgx_hint_atomic_update(),
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7532 $res$$Register, true);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7533 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7534 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7535 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7536
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7537 instruct compareAndSwapN_regP_regN_regN(iRegIdst res, iRegPdst mem_ptr, iRegNsrc src1, iRegNsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7538 match(Set res (CompareAndSwapN mem_ptr (Binary src1 src2)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7539 format %{ "CMPXCHGW $res, $mem_ptr, $src1, $src2; as bool" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7540 // Variable size: instruction count smaller if regs are disjoint.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7541 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7542 // TODO: PPC port $archOpcode(ppc64Opcode_compound);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7543 // CmpxchgX sets CCR0 to cmpX(src1, src2) and Rres to 'true'/'false'.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7544 __ cmpxchgw(CCR0, R0, $src1$$Register, $src2$$Register, $mem_ptr$$Register,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7545 MacroAssembler::MemBarFenceAfter, MacroAssembler::cmpxchgx_hint_atomic_update(),
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7546 $res$$Register, true);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7547 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7548 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7549 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7550
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7551 instruct compareAndSwapL_regP_regL_regL(iRegIdst res, iRegPdst mem_ptr, iRegLsrc src1, iRegLsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7552 match(Set res (CompareAndSwapL mem_ptr (Binary src1 src2)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7553 format %{ "CMPXCHGD $res, $mem_ptr, $src1, $src2; as bool" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7554 // Variable size: instruction count smaller if regs are disjoint.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7555 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7556 // TODO: PPC port $archOpcode(ppc64Opcode_compound);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7557 // CmpxchgX sets CCR0 to cmpX(src1, src2) and Rres to 'true'/'false'.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7558 __ cmpxchgd(CCR0, R0, $src1$$Register, $src2$$Register, $mem_ptr$$Register,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7559 MacroAssembler::MemBarFenceAfter, MacroAssembler::cmpxchgx_hint_atomic_update(),
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7560 $res$$Register, NULL, true);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7561 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7562 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7563 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7564
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7565 instruct compareAndSwapP_regP_regP_regP(iRegIdst res, iRegPdst mem_ptr, iRegPsrc src1, iRegPsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7566 match(Set res (CompareAndSwapP mem_ptr (Binary src1 src2)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7567 format %{ "CMPXCHGD $res, $mem_ptr, $src1, $src2; as bool; ptr" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7568 // Variable size: instruction count smaller if regs are disjoint.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7569 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7570 // TODO: PPC port $archOpcode(ppc64Opcode_compound);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7571 // CmpxchgX sets CCR0 to cmpX(src1, src2) and Rres to 'true'/'false'.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7572 __ cmpxchgd(CCR0, R0, $src1$$Register, $src2$$Register, $mem_ptr$$Register,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7573 MacroAssembler::MemBarFenceAfter, MacroAssembler::cmpxchgx_hint_atomic_update(),
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7574 $res$$Register, NULL, true);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7575 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7576 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7577 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7578
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7579 instruct getAndAddI(iRegIdst res, iRegPdst mem_ptr, iRegIsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7580 match(Set res (GetAndAddI mem_ptr src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7581 format %{ "GetAndAddI $res, $mem_ptr, $src" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7582 // Variable size: instruction count smaller if regs are disjoint.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7583 ins_encode( enc_GetAndAddI(res, mem_ptr, src) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7584 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7585 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7586
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7587 instruct getAndAddL(iRegLdst res, iRegPdst mem_ptr, iRegLsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7588 match(Set res (GetAndAddL mem_ptr src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7589 format %{ "GetAndAddL $res, $mem_ptr, $src" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7590 // Variable size: instruction count smaller if regs are disjoint.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7591 ins_encode( enc_GetAndAddL(res, mem_ptr, src) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7592 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7593 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7594
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7595 instruct getAndSetI(iRegIdst res, iRegPdst mem_ptr, iRegIsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7596 match(Set res (GetAndSetI mem_ptr src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7597 format %{ "GetAndSetI $res, $mem_ptr, $src" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7598 // Variable size: instruction count smaller if regs are disjoint.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7599 ins_encode( enc_GetAndSetI(res, mem_ptr, src) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7600 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7601 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7602
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7603 instruct getAndSetL(iRegLdst res, iRegPdst mem_ptr, iRegLsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7604 match(Set res (GetAndSetL mem_ptr src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7605 format %{ "GetAndSetL $res, $mem_ptr, $src" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7606 // Variable size: instruction count smaller if regs are disjoint.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7607 ins_encode( enc_GetAndSetL(res, mem_ptr, src) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7608 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7609 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7610
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7611 instruct getAndSetP(iRegPdst res, iRegPdst mem_ptr, iRegPsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7612 match(Set res (GetAndSetP mem_ptr src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7613 format %{ "GetAndSetP $res, $mem_ptr, $src" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7614 // Variable size: instruction count smaller if regs are disjoint.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7615 ins_encode( enc_GetAndSetL(res, mem_ptr, src) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7616 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7617 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7618
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7619 instruct getAndSetN(iRegNdst res, iRegPdst mem_ptr, iRegNsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7620 match(Set res (GetAndSetN mem_ptr src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7621 format %{ "GetAndSetN $res, $mem_ptr, $src" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7622 // Variable size: instruction count smaller if regs are disjoint.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7623 ins_encode( enc_GetAndSetI(res, mem_ptr, src) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7624 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7625 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7626
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7627 //----------Arithmetic Instructions--------------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7628 // Addition Instructions
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7629
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7630 // Register Addition
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7631 instruct addI_reg_reg(iRegIdst dst, iRegIsrc_iRegL2Isrc src1, iRegIsrc_iRegL2Isrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7632 match(Set dst (AddI src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7633 format %{ "ADD $dst, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7634 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7635 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7636 // TODO: PPC port $archOpcode(ppc64Opcode_add);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7637 __ add($dst$$Register, $src1$$Register, $src2$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7638 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7639 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7640 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7641
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7642 // Expand does not work with above instruct. (??)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7643 instruct addI_reg_reg_2(iRegIdst dst, iRegIsrc src1, iRegIsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7644 // no match-rule
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7645 effect(DEF dst, USE src1, USE src2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7646 format %{ "ADD $dst, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7647 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7648 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7649 // TODO: PPC port $archOpcode(ppc64Opcode_add);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7650 __ add($dst$$Register, $src1$$Register, $src2$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7651 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7652 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7653 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7654
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7655 instruct tree_addI_addI_addI_reg_reg_Ex(iRegIdst dst, iRegIsrc src1, iRegIsrc src2, iRegIsrc src3, iRegIsrc src4) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7656 match(Set dst (AddI (AddI (AddI src1 src2) src3) src4));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7657 ins_cost(DEFAULT_COST*3);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7658
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7659 expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7660 // FIXME: we should do this in the ideal world.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7661 iRegIdst tmp1;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7662 iRegIdst tmp2;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7663 addI_reg_reg(tmp1, src1, src2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7664 addI_reg_reg_2(tmp2, src3, src4); // Adlc complains about addI_reg_reg.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7665 addI_reg_reg(dst, tmp1, tmp2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7666 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7667 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7668
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7669 // Immediate Addition
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7670 instruct addI_reg_imm16(iRegIdst dst, iRegIsrc src1, immI16 src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7671 match(Set dst (AddI src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7672 format %{ "ADDI $dst, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7673 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7674 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7675 // TODO: PPC port $archOpcode(ppc64Opcode_addi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7676 __ addi($dst$$Register, $src1$$Register, $src2$$constant);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7677 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7678 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7679 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7680
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7681 // Immediate Addition with 16-bit shifted operand
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7682 instruct addI_reg_immhi16(iRegIdst dst, iRegIsrc src1, immIhi16 src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7683 match(Set dst (AddI src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7684 format %{ "ADDIS $dst, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7685 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7686 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7687 // TODO: PPC port $archOpcode(ppc64Opcode_addis);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7688 __ addis($dst$$Register, $src1$$Register, ($src2$$constant)>>16);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7689 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7690 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7691 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7692
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7693 // Long Addition
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7694 instruct addL_reg_reg(iRegLdst dst, iRegLsrc src1, iRegLsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7695 match(Set dst (AddL src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7696 format %{ "ADD $dst, $src1, $src2 \t// long" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7697 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7698 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7699 // TODO: PPC port $archOpcode(ppc64Opcode_add);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7700 __ add($dst$$Register, $src1$$Register, $src2$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7701 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7702 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7703 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7704
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7705 // Expand does not work with above instruct. (??)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7706 instruct addL_reg_reg_2(iRegLdst dst, iRegLsrc src1, iRegLsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7707 // no match-rule
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7708 effect(DEF dst, USE src1, USE src2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7709 format %{ "ADD $dst, $src1, $src2 \t// long" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7710 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7711 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7712 // TODO: PPC port $archOpcode(ppc64Opcode_add);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7713 __ add($dst$$Register, $src1$$Register, $src2$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7714 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7715 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7716 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7717
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7718 instruct tree_addL_addL_addL_reg_reg_Ex(iRegLdst dst, iRegLsrc src1, iRegLsrc src2, iRegLsrc src3, iRegLsrc src4) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7719 match(Set dst (AddL (AddL (AddL src1 src2) src3) src4));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7720 ins_cost(DEFAULT_COST*3);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7721
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7722 expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7723 // FIXME: we should do this in the ideal world.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7724 iRegLdst tmp1;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7725 iRegLdst tmp2;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7726 addL_reg_reg(tmp1, src1, src2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7727 addL_reg_reg_2(tmp2, src3, src4); // Adlc complains about orI_reg_reg.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7728 addL_reg_reg(dst, tmp1, tmp2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7729 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7730 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7731
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7732 // AddL + ConvL2I.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7733 instruct addI_regL_regL(iRegIdst dst, iRegLsrc src1, iRegLsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7734 match(Set dst (ConvL2I (AddL src1 src2)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7735
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7736 format %{ "ADD $dst, $src1, $src2 \t// long + l2i" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7737 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7738 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7739 // TODO: PPC port $archOpcode(ppc64Opcode_add);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7740 __ add($dst$$Register, $src1$$Register, $src2$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7741 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7742 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7743 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7744
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7745 // No constant pool entries required.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7746 instruct addL_reg_imm16(iRegLdst dst, iRegLsrc src1, immL16 src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7747 match(Set dst (AddL src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7748
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7749 format %{ "ADDI $dst, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7750 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7751 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7752 // TODO: PPC port $archOpcode(ppc64Opcode_addi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7753 __ addi($dst$$Register, $src1$$Register, $src2$$constant);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7754 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7755 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7756 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7757
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7758 // Long Immediate Addition with 16-bit shifted operand.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7759 // No constant pool entries required.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7760 instruct addL_reg_immhi16(iRegLdst dst, iRegLsrc src1, immL32hi16 src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7761 match(Set dst (AddL src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7762
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7763 format %{ "ADDIS $dst, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7764 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7765 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7766 // TODO: PPC port $archOpcode(ppc64Opcode_addis);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7767 __ addis($dst$$Register, $src1$$Register, ($src2$$constant)>>16);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7768 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7769 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7770 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7771
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7772 // Pointer Register Addition
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7773 instruct addP_reg_reg(iRegPdst dst, iRegP_N2P src1, iRegLsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7774 match(Set dst (AddP src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7775 format %{ "ADD $dst, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7776 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7777 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7778 // TODO: PPC port $archOpcode(ppc64Opcode_add);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7779 __ add($dst$$Register, $src1$$Register, $src2$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7780 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7781 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7782 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7783
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7784 // Pointer Immediate Addition
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7785 // No constant pool entries required.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7786 instruct addP_reg_imm16(iRegPdst dst, iRegP_N2P src1, immL16 src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7787 match(Set dst (AddP src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7788
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7789 format %{ "ADDI $dst, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7790 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7791 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7792 // TODO: PPC port $archOpcode(ppc64Opcode_addi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7793 __ addi($dst$$Register, $src1$$Register, $src2$$constant);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7794 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7795 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7796 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7797
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7798 // Pointer Immediate Addition with 16-bit shifted operand.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7799 // No constant pool entries required.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7800 instruct addP_reg_immhi16(iRegPdst dst, iRegP_N2P src1, immL32hi16 src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7801 match(Set dst (AddP src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7802
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7803 format %{ "ADDIS $dst, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7804 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7805 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7806 // TODO: PPC port $archOpcode(ppc64Opcode_addis);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7807 __ addis($dst$$Register, $src1$$Register, ($src2$$constant)>>16);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7808 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7809 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7810 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7811
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7812 //---------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7813 // Subtraction Instructions
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7814
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7815 // Register Subtraction
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7816 instruct subI_reg_reg(iRegIdst dst, iRegIsrc src1, iRegIsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7817 match(Set dst (SubI src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7818 format %{ "SUBF $dst, $src2, $src1" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7819 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7820 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7821 // TODO: PPC port $archOpcode(ppc64Opcode_subf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7822 __ subf($dst$$Register, $src2$$Register, $src1$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7823 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7824 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7825 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7826
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7827 // Immediate Subtraction
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7828 // The compiler converts "x-c0" into "x+ -c0" (see SubINode::Ideal),
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7829 // so this rule seems to be unused.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7830 instruct subI_reg_imm16(iRegIdst dst, iRegIsrc src1, immI16 src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7831 match(Set dst (SubI src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7832 format %{ "SUBI $dst, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7833 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7834 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7835 // TODO: PPC port $archOpcode(ppc64Opcode_addi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7836 __ addi($dst$$Register, $src1$$Register, ($src2$$constant) * (-1));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7837 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7838 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7839 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7840
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7841 // SubI from constant (using subfic).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7842 instruct subI_imm16_reg(iRegIdst dst, immI16 src1, iRegIsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7843 match(Set dst (SubI src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7844 format %{ "SUBI $dst, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7845
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7846 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7847 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7848 // TODO: PPC port $archOpcode(ppc64Opcode_subfic);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7849 __ subfic($dst$$Register, $src2$$Register, $src1$$constant);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7850 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7851 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7852 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7853
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7854 // Turn the sign-bit of an integer into a 32-bit mask, 0x0...0 for
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7855 // positive integers and 0xF...F for negative ones.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7856 instruct signmask32I_regI(iRegIdst dst, iRegIsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7857 // no match-rule, false predicate
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7858 effect(DEF dst, USE src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7859 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7860
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7861 format %{ "SRAWI $dst, $src, #31" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7862 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7863 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7864 // TODO: PPC port $archOpcode(ppc64Opcode_srawi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7865 __ srawi($dst$$Register, $src$$Register, 0x1f);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7866 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7867 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7868 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7869
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7870 instruct absI_reg_Ex(iRegIdst dst, iRegIsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7871 match(Set dst (AbsI src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7872 ins_cost(DEFAULT_COST*3);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7873
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7874 expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7875 iRegIdst tmp1;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7876 iRegIdst tmp2;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7877 signmask32I_regI(tmp1, src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7878 xorI_reg_reg(tmp2, tmp1, src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7879 subI_reg_reg(dst, tmp2, tmp1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7880 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7881 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7882
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7883 instruct negI_regI(iRegIdst dst, immI_0 zero, iRegIsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7884 match(Set dst (SubI zero src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7885 format %{ "NEG $dst, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7886 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7887 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7888 // TODO: PPC port $archOpcode(ppc64Opcode_neg);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7889 __ neg($dst$$Register, $src2$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7890 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7891 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7892 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7893
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7894 // Long subtraction
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7895 instruct subL_reg_reg(iRegLdst dst, iRegLsrc src1, iRegLsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7896 match(Set dst (SubL src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7897 format %{ "SUBF $dst, $src2, $src1 \t// long" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7898 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7899 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7900 // TODO: PPC port $archOpcode(ppc64Opcode_subf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7901 __ subf($dst$$Register, $src2$$Register, $src1$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7902 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7903 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7904 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7905
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7906 // SubL + convL2I.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7907 instruct subI_regL_regL(iRegIdst dst, iRegLsrc src1, iRegLsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7908 match(Set dst (ConvL2I (SubL src1 src2)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7909
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7910 format %{ "SUBF $dst, $src2, $src1 \t// long + l2i" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7911 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7912 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7913 // TODO: PPC port $archOpcode(ppc64Opcode_subf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7914 __ subf($dst$$Register, $src2$$Register, $src1$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7915 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7916 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7917 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7918
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7919 // Immediate Subtraction
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7920 // The compiler converts "x-c0" into "x+ -c0" (see SubLNode::Ideal),
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7921 // so this rule seems to be unused.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7922 // No constant pool entries required.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7923 instruct subL_reg_imm16(iRegLdst dst, iRegLsrc src1, immL16 src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7924 match(Set dst (SubL src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7925
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7926 format %{ "SUBI $dst, $src1, $src2 \t// long" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7927 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7928 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7929 // TODO: PPC port $archOpcode(ppc64Opcode_addi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7930 __ addi($dst$$Register, $src1$$Register, ($src2$$constant) * (-1));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7931 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7932 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7933 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7934
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7935 // Turn the sign-bit of a long into a 64-bit mask, 0x0...0 for
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7936 // positive longs and 0xF...F for negative ones.
17917
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
7937 instruct signmask64I_regL(iRegIdst dst, iRegLsrc src) %{
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
7938 // no match-rule, false predicate
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
7939 effect(DEF dst, USE src);
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
7940 predicate(false);
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
7941
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
7942 format %{ "SRADI $dst, $src, #63" %}
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
7943 size(4);
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
7944 ins_encode %{
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
7945 // TODO: PPC port $archOpcode(ppc64Opcode_sradi);
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
7946 __ sradi($dst$$Register, $src$$Register, 0x3f);
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
7947 %}
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
7948 ins_pipe(pipe_class_default);
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
7949 %}
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
7950
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
7951 // Turn the sign-bit of a long into a 64-bit mask, 0x0...0 for
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
7952 // positive longs and 0xF...F for negative ones.
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
7953 instruct signmask64L_regL(iRegLdst dst, iRegLsrc src) %{
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7954 // no match-rule, false predicate
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7955 effect(DEF dst, USE src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7956 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7957
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7958 format %{ "SRADI $dst, $src, #63" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7959 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7960 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7961 // TODO: PPC port $archOpcode(ppc64Opcode_sradi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7962 __ sradi($dst$$Register, $src$$Register, 0x3f);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7963 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7964 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7965 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7966
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7967 // Long negation
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7968 instruct negL_reg_reg(iRegLdst dst, immL_0 zero, iRegLsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7969 match(Set dst (SubL zero src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7970 format %{ "NEG $dst, $src2 \t// long" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7971 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7972 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7973 // TODO: PPC port $archOpcode(ppc64Opcode_neg);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7974 __ neg($dst$$Register, $src2$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7975 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7976 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7977 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7978
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7979 // NegL + ConvL2I.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7980 instruct negI_con0_regL(iRegIdst dst, immL_0 zero, iRegLsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7981 match(Set dst (ConvL2I (SubL zero src2)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7982
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7983 format %{ "NEG $dst, $src2 \t// long + l2i" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7984 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7985 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7986 // TODO: PPC port $archOpcode(ppc64Opcode_neg);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7987 __ neg($dst$$Register, $src2$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7988 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7989 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7990 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7991
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7992 // Multiplication Instructions
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7993 // Integer Multiplication
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7994
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7995 // Register Multiplication
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7996 instruct mulI_reg_reg(iRegIdst dst, iRegIsrc src1, iRegIsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7997 match(Set dst (MulI src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7998 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
7999
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8000 format %{ "MULLW $dst, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8001 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8002 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8003 // TODO: PPC port $archOpcode(ppc64Opcode_mullw);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8004 __ mullw($dst$$Register, $src1$$Register, $src2$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8005 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8006 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8007 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8008
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8009 // Immediate Multiplication
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8010 instruct mulI_reg_imm16(iRegIdst dst, iRegIsrc src1, immI16 src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8011 match(Set dst (MulI src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8012 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8013
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8014 format %{ "MULLI $dst, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8015 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8016 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8017 // TODO: PPC port $archOpcode(ppc64Opcode_mulli);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8018 __ mulli($dst$$Register, $src1$$Register, $src2$$constant);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8019 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8020 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8021 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8022
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8023 instruct mulL_reg_reg(iRegLdst dst, iRegLsrc src1, iRegLsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8024 match(Set dst (MulL src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8025 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8026
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8027 format %{ "MULLD $dst $src1, $src2 \t// long" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8028 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8029 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8030 // TODO: PPC port $archOpcode(ppc64Opcode_mulld);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8031 __ mulld($dst$$Register, $src1$$Register, $src2$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8032 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8033 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8034 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8035
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8036 // Multiply high for optimized long division by constant.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8037 instruct mulHighL_reg_reg(iRegLdst dst, iRegLsrc src1, iRegLsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8038 match(Set dst (MulHiL src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8039 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8040
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8041 format %{ "MULHD $dst $src1, $src2 \t// long" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8042 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8043 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8044 // TODO: PPC port $archOpcode(ppc64Opcode_mulhd);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8045 __ mulhd($dst$$Register, $src1$$Register, $src2$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8046 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8047 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8048 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8049
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8050 // Immediate Multiplication
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8051 instruct mulL_reg_imm16(iRegLdst dst, iRegLsrc src1, immL16 src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8052 match(Set dst (MulL src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8053 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8054
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8055 format %{ "MULLI $dst, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8056 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8057 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8058 // TODO: PPC port $archOpcode(ppc64Opcode_mulli);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8059 __ mulli($dst$$Register, $src1$$Register, $src2$$constant);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8060 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8061 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8062 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8063
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8064 // Integer Division with Immediate -1: Negate.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8065 instruct divI_reg_immIvalueMinus1(iRegIdst dst, iRegIsrc src1, immI_minus1 src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8066 match(Set dst (DivI src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8067 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8068
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8069 format %{ "NEG $dst, $src1 \t// /-1" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8070 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8071 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8072 // TODO: PPC port $archOpcode(ppc64Opcode_neg);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8073 __ neg($dst$$Register, $src1$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8074 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8075 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8076 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8077
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8078 // Integer Division with constant, but not -1.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8079 // We should be able to improve this by checking the type of src2.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8080 // It might well be that src2 is known to be positive.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8081 instruct divI_reg_regnotMinus1(iRegIdst dst, iRegIsrc src1, iRegIsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8082 match(Set dst (DivI src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8083 predicate(n->in(2)->find_int_con(-1) != -1); // src2 is a constant, but not -1
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8084 ins_cost(2*DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8085
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8086 format %{ "DIVW $dst, $src1, $src2 \t// /not-1" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8087 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8088 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8089 // TODO: PPC port $archOpcode(ppc64Opcode_divw);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8090 __ divw($dst$$Register, $src1$$Register, $src2$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8091 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8092 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8093 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8094
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8095 instruct cmovI_bne_negI_reg(iRegIdst dst, flagsReg crx, iRegIsrc src1) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8096 effect(USE_DEF dst, USE src1, USE crx);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8097 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8098
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8099 ins_variable_size_depending_on_alignment(true);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8100
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8101 format %{ "CMOVE $dst, neg($src1), $crx" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8102 // Worst case is branch + move + stop, no stop without scheduler.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8103 size(false /* TODO: PPC PORT (InsertEndGroupPPC64 && Compile::current()->do_hb_scheduling())*/ ? 12 : 8);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8104 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8105 // TODO: PPC port $archOpcode(ppc64Opcode_cmove);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8106 Label done;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8107 __ bne($crx$$CondRegister, done);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8108 __ neg($dst$$Register, $src1$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8109 // TODO PPC port __ endgroup_if_needed(_size == 12);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8110 __ bind(done);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8111 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8112 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8113 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8114
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8115 // Integer Division with Registers not containing constants.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8116 instruct divI_reg_reg_Ex(iRegIdst dst, iRegIsrc src1, iRegIsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8117 match(Set dst (DivI src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8118 ins_cost(10*DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8119
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8120 expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8121 immI16 imm %{ (int)-1 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8122 flagsReg tmp1;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8123 cmpI_reg_imm16(tmp1, src2, imm); // check src2 == -1
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8124 divI_reg_regnotMinus1(dst, src1, src2); // dst = src1 / src2
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8125 cmovI_bne_negI_reg(dst, tmp1, src1); // cmove dst = neg(src1) if src2 == -1
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8126 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8127 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8128
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8129 // Long Division with Immediate -1: Negate.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8130 instruct divL_reg_immLvalueMinus1(iRegLdst dst, iRegLsrc src1, immL_minus1 src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8131 match(Set dst (DivL src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8132 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8133
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8134 format %{ "NEG $dst, $src1 \t// /-1, long" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8135 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8136 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8137 // TODO: PPC port $archOpcode(ppc64Opcode_neg);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8138 __ neg($dst$$Register, $src1$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8139 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8140 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8141 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8142
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8143 // Long Division with constant, but not -1.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8144 instruct divL_reg_regnotMinus1(iRegLdst dst, iRegLsrc src1, iRegLsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8145 match(Set dst (DivL src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8146 predicate(n->in(2)->find_long_con(-1L) != -1L); // Src2 is a constant, but not -1.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8147 ins_cost(2*DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8148
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8149 format %{ "DIVD $dst, $src1, $src2 \t// /not-1, long" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8150 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8151 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8152 // TODO: PPC port $archOpcode(ppc64Opcode_divd);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8153 __ divd($dst$$Register, $src1$$Register, $src2$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8154 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8155 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8156 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8157
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8158 instruct cmovL_bne_negL_reg(iRegLdst dst, flagsReg crx, iRegLsrc src1) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8159 effect(USE_DEF dst, USE src1, USE crx);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8160 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8161
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8162 ins_variable_size_depending_on_alignment(true);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8163
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8164 format %{ "CMOVE $dst, neg($src1), $crx" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8165 // Worst case is branch + move + stop, no stop without scheduler.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8166 size(false /* TODO: PPC PORT (InsertEndGroupPPC64 && Compile::current()->do_hb_scheduling())*/ ? 12 : 8);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8167 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8168 // TODO: PPC port $archOpcode(ppc64Opcode_cmove);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8169 Label done;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8170 __ bne($crx$$CondRegister, done);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8171 __ neg($dst$$Register, $src1$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8172 // TODO PPC port __ endgroup_if_needed(_size == 12);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8173 __ bind(done);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8174 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8175 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8176 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8177
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8178 // Long Division with Registers not containing constants.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8179 instruct divL_reg_reg_Ex(iRegLdst dst, iRegLsrc src1, iRegLsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8180 match(Set dst (DivL src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8181 ins_cost(10*DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8182
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8183 expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8184 immL16 imm %{ (int)-1 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8185 flagsReg tmp1;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8186 cmpL_reg_imm16(tmp1, src2, imm); // check src2 == -1
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8187 divL_reg_regnotMinus1(dst, src1, src2); // dst = src1 / src2
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8188 cmovL_bne_negL_reg(dst, tmp1, src1); // cmove dst = neg(src1) if src2 == -1
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8189 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8190 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8191
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8192 // Integer Remainder with registers.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8193 instruct modI_reg_reg_Ex(iRegIdst dst, iRegIsrc src1, iRegIsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8194 match(Set dst (ModI src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8195 ins_cost(10*DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8196
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8197 expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8198 immI16 imm %{ (int)-1 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8199 flagsReg tmp1;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8200 iRegIdst tmp2;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8201 iRegIdst tmp3;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8202 cmpI_reg_imm16(tmp1, src2, imm); // check src2 == -1
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8203 divI_reg_regnotMinus1(tmp2, src1, src2); // tmp2 = src1 / src2
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8204 cmovI_bne_negI_reg(tmp2, tmp1, src1); // cmove tmp2 = neg(src1) if src2 == -1
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8205 mulI_reg_reg(tmp3, src2, tmp2); // tmp3 = src2 * tmp2
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8206 subI_reg_reg(dst, src1, tmp3); // dst = src1 - tmp3
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8207 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8208 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8209
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8210 // Long Remainder with registers
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8211 instruct modL_reg_reg_Ex(iRegLdst dst, iRegLsrc src1, iRegLsrc src2, flagsRegCR0 cr0) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8212 match(Set dst (ModL src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8213 ins_cost(10*DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8214
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8215 expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8216 immL16 imm %{ (int)-1 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8217 flagsReg tmp1;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8218 iRegLdst tmp2;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8219 iRegLdst tmp3;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8220 cmpL_reg_imm16(tmp1, src2, imm); // check src2 == -1
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8221 divL_reg_regnotMinus1(tmp2, src1, src2); // tmp2 = src1 / src2
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8222 cmovL_bne_negL_reg(tmp2, tmp1, src1); // cmove tmp2 = neg(src1) if src2 == -1
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8223 mulL_reg_reg(tmp3, src2, tmp2); // tmp3 = src2 * tmp2
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8224 subL_reg_reg(dst, src1, tmp3); // dst = src1 - tmp3
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8225 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8226 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8227
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8228 // Integer Shift Instructions
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8229
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8230 // Register Shift Left
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8231
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8232 // Clear all but the lowest #mask bits.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8233 // Used to normalize shift amounts in registers.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8234 instruct maskI_reg_imm(iRegIdst dst, iRegIsrc src, uimmI6 mask) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8235 // no match-rule, false predicate
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8236 effect(DEF dst, USE src, USE mask);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8237 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8238
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8239 format %{ "MASK $dst, $src, $mask \t// clear $mask upper bits" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8240 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8241 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8242 // TODO: PPC port $archOpcode(ppc64Opcode_rldicl);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8243 __ clrldi($dst$$Register, $src$$Register, $mask$$constant);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8244 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8245 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8246 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8247
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8248 instruct lShiftI_reg_reg(iRegIdst dst, iRegIsrc src1, iRegIsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8249 // no match-rule, false predicate
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8250 effect(DEF dst, USE src1, USE src2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8251 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8252
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8253 format %{ "SLW $dst, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8254 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8255 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8256 // TODO: PPC port $archOpcode(ppc64Opcode_slw);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8257 __ slw($dst$$Register, $src1$$Register, $src2$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8258 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8259 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8260 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8261
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8262 instruct lShiftI_reg_reg_Ex(iRegIdst dst, iRegIsrc src1, iRegIsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8263 match(Set dst (LShiftI src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8264 ins_cost(DEFAULT_COST*2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8265 expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8266 uimmI6 mask %{ 0x3b /* clear 59 bits, keep 5 */ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8267 iRegIdst tmpI;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8268 maskI_reg_imm(tmpI, src2, mask);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8269 lShiftI_reg_reg(dst, src1, tmpI);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8270 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8271 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8272
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8273 // Register Shift Left Immediate
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8274 instruct lShiftI_reg_imm(iRegIdst dst, iRegIsrc src1, immI src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8275 match(Set dst (LShiftI src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8276
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8277 format %{ "SLWI $dst, $src1, ($src2 & 0x1f)" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8278 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8279 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8280 // TODO: PPC port $archOpcode(ppc64Opcode_rlwinm);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8281 __ slwi($dst$$Register, $src1$$Register, ($src2$$constant) & 0x1f);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8282 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8283 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8284 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8285
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8286 // AndI with negpow2-constant + LShiftI
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8287 instruct lShiftI_andI_immInegpow2_imm5(iRegIdst dst, iRegIsrc src1, immInegpow2 src2, uimmI5 src3) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8288 match(Set dst (LShiftI (AndI src1 src2) src3));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8289 predicate(UseRotateAndMaskInstructionsPPC64);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8290
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8291 format %{ "RLWINM $dst, lShiftI(AndI($src1, $src2), $src3)" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8292 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8293 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8294 // TODO: PPC port $archOpcode(ppc64Opcode_rlwinm); // FIXME: assert that rlwinm is equal to addi
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8295 long src2 = $src2$$constant;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8296 long src3 = $src3$$constant;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8297 long maskbits = src3 + log2_long((jlong) (julong) (juint) -src2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8298 if (maskbits >= 32) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8299 __ li($dst$$Register, 0); // addi
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8300 } else {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8301 __ rlwinm($dst$$Register, $src1$$Register, src3 & 0x1f, 0, (31-maskbits) & 0x1f);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8302 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8303 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8304 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8305 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8306
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8307 // RShiftI + AndI with negpow2-constant + LShiftI
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8308 instruct lShiftI_andI_immInegpow2_rShiftI_imm5(iRegIdst dst, iRegIsrc src1, immInegpow2 src2, uimmI5 src3) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8309 match(Set dst (LShiftI (AndI (RShiftI src1 src3) src2) src3));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8310 predicate(UseRotateAndMaskInstructionsPPC64);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8311
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8312 format %{ "RLWINM $dst, lShiftI(AndI(RShiftI($src1, $src3), $src2), $src3)" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8313 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8314 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8315 // TODO: PPC port $archOpcode(ppc64Opcode_rlwinm); // FIXME: assert that rlwinm is equal to addi
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8316 long src2 = $src2$$constant;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8317 long src3 = $src3$$constant;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8318 long maskbits = src3 + log2_long((jlong) (julong) (juint) -src2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8319 if (maskbits >= 32) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8320 __ li($dst$$Register, 0); // addi
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8321 } else {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8322 __ rlwinm($dst$$Register, $src1$$Register, 0, 0, (31-maskbits) & 0x1f);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8323 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8324 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8325 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8326 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8327
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8328 instruct lShiftL_regL_regI(iRegLdst dst, iRegLsrc src1, iRegIsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8329 // no match-rule, false predicate
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8330 effect(DEF dst, USE src1, USE src2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8331 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8332
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8333 format %{ "SLD $dst, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8334 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8335 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8336 // TODO: PPC port $archOpcode(ppc64Opcode_sld);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8337 __ sld($dst$$Register, $src1$$Register, $src2$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8338 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8339 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8340 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8341
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8342 // Register Shift Left
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8343 instruct lShiftL_regL_regI_Ex(iRegLdst dst, iRegLsrc src1, iRegIsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8344 match(Set dst (LShiftL src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8345 ins_cost(DEFAULT_COST*2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8346 expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8347 uimmI6 mask %{ 0x3a /* clear 58 bits, keep 6 */ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8348 iRegIdst tmpI;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8349 maskI_reg_imm(tmpI, src2, mask);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8350 lShiftL_regL_regI(dst, src1, tmpI);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8351 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8352 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8353
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8354 // Register Shift Left Immediate
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8355 instruct lshiftL_regL_immI(iRegLdst dst, iRegLsrc src1, immI src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8356 match(Set dst (LShiftL src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8357 format %{ "SLDI $dst, $src1, ($src2 & 0x3f)" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8358 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8359 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8360 // TODO: PPC port $archOpcode(ppc64Opcode_rldicr);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8361 __ sldi($dst$$Register, $src1$$Register, ($src2$$constant) & 0x3f);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8362 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8363 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8364 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8365
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8366 // If we shift more than 32 bits, we need not convert I2L.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8367 instruct lShiftL_regI_immGE32(iRegLdst dst, iRegIsrc src1, uimmI6_ge32 src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8368 match(Set dst (LShiftL (ConvI2L src1) src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8369 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8370
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8371 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8372 format %{ "SLDI $dst, i2l($src1), $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8373 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8374 // TODO: PPC port $archOpcode(ppc64Opcode_rldicr);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8375 __ sldi($dst$$Register, $src1$$Register, ($src2$$constant) & 0x3f);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8376 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8377 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8378 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8379
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8380 // Shift a postivie int to the left.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8381 // Clrlsldi clears the upper 32 bits and shifts.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8382 instruct scaledPositiveI2L_lShiftL_convI2L_reg_imm6(iRegLdst dst, iRegIsrc src1, uimmI6 src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8383 match(Set dst (LShiftL (ConvI2L src1) src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8384 predicate(((ConvI2LNode*)(_kids[0]->_leaf))->type()->is_long()->is_positive_int());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8385
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8386 format %{ "SLDI $dst, i2l(positive_int($src1)), $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8387 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8388 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8389 // TODO: PPC port $archOpcode(ppc64Opcode_rldic);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8390 __ clrlsldi($dst$$Register, $src1$$Register, 0x20, $src2$$constant);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8391 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8392 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8393 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8394
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8395 instruct arShiftI_reg_reg(iRegIdst dst, iRegIsrc src1, iRegIsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8396 // no match-rule, false predicate
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8397 effect(DEF dst, USE src1, USE src2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8398 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8399
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8400 format %{ "SRAW $dst, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8401 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8402 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8403 // TODO: PPC port $archOpcode(ppc64Opcode_sraw);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8404 __ sraw($dst$$Register, $src1$$Register, $src2$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8405 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8406 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8407 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8408
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8409 // Register Arithmetic Shift Right
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8410 instruct arShiftI_reg_reg_Ex(iRegIdst dst, iRegIsrc src1, iRegIsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8411 match(Set dst (RShiftI src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8412 ins_cost(DEFAULT_COST*2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8413 expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8414 uimmI6 mask %{ 0x3b /* clear 59 bits, keep 5 */ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8415 iRegIdst tmpI;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8416 maskI_reg_imm(tmpI, src2, mask);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8417 arShiftI_reg_reg(dst, src1, tmpI);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8418 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8419 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8420
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8421 // Register Arithmetic Shift Right Immediate
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8422 instruct arShiftI_reg_imm(iRegIdst dst, iRegIsrc src1, immI src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8423 match(Set dst (RShiftI src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8424
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8425 format %{ "SRAWI $dst, $src1, ($src2 & 0x1f)" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8426 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8427 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8428 // TODO: PPC port $archOpcode(ppc64Opcode_srawi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8429 __ srawi($dst$$Register, $src1$$Register, ($src2$$constant) & 0x1f);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8430 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8431 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8432 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8433
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8434 instruct arShiftL_regL_regI(iRegLdst dst, iRegLsrc src1, iRegIsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8435 // no match-rule, false predicate
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8436 effect(DEF dst, USE src1, USE src2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8437 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8438
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8439 format %{ "SRAD $dst, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8440 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8441 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8442 // TODO: PPC port $archOpcode(ppc64Opcode_srad);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8443 __ srad($dst$$Register, $src1$$Register, $src2$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8444 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8445 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8446 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8447
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8448 // Register Shift Right Arithmetic Long
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8449 instruct arShiftL_regL_regI_Ex(iRegLdst dst, iRegLsrc src1, iRegIsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8450 match(Set dst (RShiftL src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8451 ins_cost(DEFAULT_COST*2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8452
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8453 expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8454 uimmI6 mask %{ 0x3a /* clear 58 bits, keep 6 */ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8455 iRegIdst tmpI;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8456 maskI_reg_imm(tmpI, src2, mask);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8457 arShiftL_regL_regI(dst, src1, tmpI);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8458 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8459 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8460
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8461 // Register Shift Right Immediate
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8462 instruct arShiftL_regL_immI(iRegLdst dst, iRegLsrc src1, immI src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8463 match(Set dst (RShiftL src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8464
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8465 format %{ "SRADI $dst, $src1, ($src2 & 0x3f)" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8466 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8467 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8468 // TODO: PPC port $archOpcode(ppc64Opcode_sradi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8469 __ sradi($dst$$Register, $src1$$Register, ($src2$$constant) & 0x3f);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8470 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8471 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8472 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8473
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8474 // RShiftL + ConvL2I
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8475 instruct convL2I_arShiftL_regL_immI(iRegIdst dst, iRegLsrc src1, immI src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8476 match(Set dst (ConvL2I (RShiftL src1 src2)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8477
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8478 format %{ "SRADI $dst, $src1, ($src2 & 0x3f) \t// long + l2i" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8479 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8480 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8481 // TODO: PPC port $archOpcode(ppc64Opcode_sradi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8482 __ sradi($dst$$Register, $src1$$Register, ($src2$$constant) & 0x3f);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8483 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8484 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8485 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8486
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8487 instruct urShiftI_reg_reg(iRegIdst dst, iRegIsrc src1, iRegIsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8488 // no match-rule, false predicate
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8489 effect(DEF dst, USE src1, USE src2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8490 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8491
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8492 format %{ "SRW $dst, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8493 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8494 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8495 // TODO: PPC port $archOpcode(ppc64Opcode_srw);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8496 __ srw($dst$$Register, $src1$$Register, $src2$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8497 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8498 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8499 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8500
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8501 // Register Shift Right
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8502 instruct urShiftI_reg_reg_Ex(iRegIdst dst, iRegIsrc src1, iRegIsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8503 match(Set dst (URShiftI src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8504 ins_cost(DEFAULT_COST*2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8505
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8506 expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8507 uimmI6 mask %{ 0x3b /* clear 59 bits, keep 5 */ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8508 iRegIdst tmpI;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8509 maskI_reg_imm(tmpI, src2, mask);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8510 urShiftI_reg_reg(dst, src1, tmpI);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8511 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8512 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8513
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8514 // Register Shift Right Immediate
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8515 instruct urShiftI_reg_imm(iRegIdst dst, iRegIsrc src1, immI src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8516 match(Set dst (URShiftI src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8517
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8518 format %{ "SRWI $dst, $src1, ($src2 & 0x1f)" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8519 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8520 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8521 // TODO: PPC port $archOpcode(ppc64Opcode_rlwinm);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8522 __ srwi($dst$$Register, $src1$$Register, ($src2$$constant) & 0x1f);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8523 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8524 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8525 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8526
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8527 instruct urShiftL_regL_regI(iRegLdst dst, iRegLsrc src1, iRegIsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8528 // no match-rule, false predicate
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8529 effect(DEF dst, USE src1, USE src2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8530 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8531
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8532 format %{ "SRD $dst, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8533 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8534 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8535 // TODO: PPC port $archOpcode(ppc64Opcode_srd);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8536 __ srd($dst$$Register, $src1$$Register, $src2$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8537 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8538 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8539 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8540
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8541 // Register Shift Right
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8542 instruct urShiftL_regL_regI_Ex(iRegLdst dst, iRegLsrc src1, iRegIsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8543 match(Set dst (URShiftL src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8544 ins_cost(DEFAULT_COST*2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8545
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8546 expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8547 uimmI6 mask %{ 0x3a /* clear 58 bits, keep 6 */ %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8548 iRegIdst tmpI;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8549 maskI_reg_imm(tmpI, src2, mask);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8550 urShiftL_regL_regI(dst, src1, tmpI);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8551 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8552 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8553
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8554 // Register Shift Right Immediate
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8555 instruct urShiftL_regL_immI(iRegLdst dst, iRegLsrc src1, immI src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8556 match(Set dst (URShiftL src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8557
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8558 format %{ "SRDI $dst, $src1, ($src2 & 0x3f)" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8559 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8560 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8561 // TODO: PPC port $archOpcode(ppc64Opcode_rldicl);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8562 __ srdi($dst$$Register, $src1$$Register, ($src2$$constant) & 0x3f);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8563 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8564 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8565 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8566
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8567 // URShiftL + ConvL2I.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8568 instruct convL2I_urShiftL_regL_immI(iRegIdst dst, iRegLsrc src1, immI src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8569 match(Set dst (ConvL2I (URShiftL src1 src2)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8570
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8571 format %{ "SRDI $dst, $src1, ($src2 & 0x3f) \t// long + l2i" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8572 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8573 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8574 // TODO: PPC port $archOpcode(ppc64Opcode_rldicl);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8575 __ srdi($dst$$Register, $src1$$Register, ($src2$$constant) & 0x3f);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8576 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8577 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8578 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8579
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8580 // Register Shift Right Immediate with a CastP2X
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8581 instruct shrP_convP2X_reg_imm6(iRegLdst dst, iRegP_N2P src1, uimmI6 src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8582 match(Set dst (URShiftL (CastP2X src1) src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8583
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8584 format %{ "SRDI $dst, $src1, $src2 \t// Cast ptr $src1 to long and shift" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8585 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8586 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8587 // TODO: PPC port $archOpcode(ppc64Opcode_rldicl);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8588 __ srdi($dst$$Register, $src1$$Register, ($src2$$constant) & 0x3f);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8589 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8590 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8591 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8592
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8593 instruct sxtI_reg(iRegIdst dst, iRegIsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8594 match(Set dst (ConvL2I (ConvI2L src)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8595
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8596 format %{ "EXTSW $dst, $src \t// int->int" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8597 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8598 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8599 // TODO: PPC port $archOpcode(ppc64Opcode_extsw);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8600 __ extsw($dst$$Register, $src$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8601 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8602 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8603 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8604
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8605 //----------Rotate Instructions------------------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8606
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8607 // Rotate Left by 8-bit immediate
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8608 instruct rotlI_reg_immi8(iRegIdst dst, iRegIsrc src, immI8 lshift, immI8 rshift) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8609 match(Set dst (OrI (LShiftI src lshift) (URShiftI src rshift)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8610 predicate(0 == ((n->in(1)->in(2)->get_int() + n->in(2)->in(2)->get_int()) & 0x1f));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8611
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8612 format %{ "ROTLWI $dst, $src, $lshift" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8613 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8614 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8615 // TODO: PPC port $archOpcode(ppc64Opcode_rlwinm);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8616 __ rotlwi($dst$$Register, $src$$Register, $lshift$$constant);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8617 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8618 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8619 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8620
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8621 // Rotate Right by 8-bit immediate
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8622 instruct rotrI_reg_immi8(iRegIdst dst, iRegIsrc src, immI8 rshift, immI8 lshift) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8623 match(Set dst (OrI (URShiftI src rshift) (LShiftI src lshift)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8624 predicate(0 == ((n->in(1)->in(2)->get_int() + n->in(2)->in(2)->get_int()) & 0x1f));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8625
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8626 format %{ "ROTRWI $dst, $rshift" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8627 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8628 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8629 // TODO: PPC port $archOpcode(ppc64Opcode_rlwinm);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8630 __ rotrwi($dst$$Register, $src$$Register, $rshift$$constant);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8631 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8632 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8633 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8634
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8635 //----------Floating Point Arithmetic Instructions-----------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8636
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8637 // Add float single precision
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8638 instruct addF_reg_reg(regF dst, regF src1, regF src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8639 match(Set dst (AddF src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8640
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8641 format %{ "FADDS $dst, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8642 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8643 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8644 // TODO: PPC port $archOpcode(ppc64Opcode_fadds);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8645 __ fadds($dst$$FloatRegister, $src1$$FloatRegister, $src2$$FloatRegister);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8646 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8647 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8648 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8649
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8650 // Add float double precision
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8651 instruct addD_reg_reg(regD dst, regD src1, regD src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8652 match(Set dst (AddD src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8653
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8654 format %{ "FADD $dst, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8655 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8656 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8657 // TODO: PPC port $archOpcode(ppc64Opcode_fadd);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8658 __ fadd($dst$$FloatRegister, $src1$$FloatRegister, $src2$$FloatRegister);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8659 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8660 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8661 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8662
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8663 // Sub float single precision
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8664 instruct subF_reg_reg(regF dst, regF src1, regF src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8665 match(Set dst (SubF src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8666
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8667 format %{ "FSUBS $dst, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8668 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8669 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8670 // TODO: PPC port $archOpcode(ppc64Opcode_fsubs);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8671 __ fsubs($dst$$FloatRegister, $src1$$FloatRegister, $src2$$FloatRegister);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8672 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8673 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8674 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8675
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8676 // Sub float double precision
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8677 instruct subD_reg_reg(regD dst, regD src1, regD src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8678 match(Set dst (SubD src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8679 format %{ "FSUB $dst, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8680 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8681 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8682 // TODO: PPC port $archOpcode(ppc64Opcode_fsub);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8683 __ fsub($dst$$FloatRegister, $src1$$FloatRegister, $src2$$FloatRegister);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8684 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8685 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8686 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8687
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8688 // Mul float single precision
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8689 instruct mulF_reg_reg(regF dst, regF src1, regF src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8690 match(Set dst (MulF src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8691 format %{ "FMULS $dst, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8692 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8693 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8694 // TODO: PPC port $archOpcode(ppc64Opcode_fmuls);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8695 __ fmuls($dst$$FloatRegister, $src1$$FloatRegister, $src2$$FloatRegister);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8696 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8697 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8698 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8699
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8700 // Mul float double precision
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8701 instruct mulD_reg_reg(regD dst, regD src1, regD src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8702 match(Set dst (MulD src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8703 format %{ "FMUL $dst, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8704 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8705 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8706 // TODO: PPC port $archOpcode(ppc64Opcode_fmul);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8707 __ fmul($dst$$FloatRegister, $src1$$FloatRegister, $src2$$FloatRegister);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8708 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8709 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8710 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8711
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8712 // Div float single precision
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8713 instruct divF_reg_reg(regF dst, regF src1, regF src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8714 match(Set dst (DivF src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8715 format %{ "FDIVS $dst, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8716 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8717 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8718 // TODO: PPC port $archOpcode(ppc64Opcode_fdivs);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8719 __ fdivs($dst$$FloatRegister, $src1$$FloatRegister, $src2$$FloatRegister);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8720 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8721 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8722 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8723
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8724 // Div float double precision
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8725 instruct divD_reg_reg(regD dst, regD src1, regD src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8726 match(Set dst (DivD src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8727 format %{ "FDIV $dst, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8728 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8729 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8730 // TODO: PPC port $archOpcode(ppc64Opcode_fdiv);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8731 __ fdiv($dst$$FloatRegister, $src1$$FloatRegister, $src2$$FloatRegister);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8732 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8733 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8734 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8735
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8736 // Absolute float single precision
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8737 instruct absF_reg(regF dst, regF src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8738 match(Set dst (AbsF src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8739 format %{ "FABS $dst, $src \t// float" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8740 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8741 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8742 // TODO: PPC port $archOpcode(ppc64Opcode_fabs);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8743 __ fabs($dst$$FloatRegister, $src$$FloatRegister);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8744 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8745 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8746 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8747
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8748 // Absolute float double precision
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8749 instruct absD_reg(regD dst, regD src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8750 match(Set dst (AbsD src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8751 format %{ "FABS $dst, $src \t// double" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8752 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8753 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8754 // TODO: PPC port $archOpcode(ppc64Opcode_fabs);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8755 __ fabs($dst$$FloatRegister, $src$$FloatRegister);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8756 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8757 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8758 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8759
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8760 instruct negF_reg(regF dst, regF src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8761 match(Set dst (NegF src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8762 format %{ "FNEG $dst, $src \t// float" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8763 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8764 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8765 // TODO: PPC port $archOpcode(ppc64Opcode_fneg);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8766 __ fneg($dst$$FloatRegister, $src$$FloatRegister);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8767 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8768 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8769 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8770
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8771 instruct negD_reg(regD dst, regD src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8772 match(Set dst (NegD src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8773 format %{ "FNEG $dst, $src \t// double" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8774 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8775 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8776 // TODO: PPC port $archOpcode(ppc64Opcode_fneg);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8777 __ fneg($dst$$FloatRegister, $src$$FloatRegister);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8778 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8779 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8780 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8781
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8782 // AbsF + NegF.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8783 instruct negF_absF_reg(regF dst, regF src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8784 match(Set dst (NegF (AbsF src)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8785 format %{ "FNABS $dst, $src \t// float" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8786 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8787 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8788 // TODO: PPC port $archOpcode(ppc64Opcode_fnabs);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8789 __ fnabs($dst$$FloatRegister, $src$$FloatRegister);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8790 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8791 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8792 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8793
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8794 // AbsD + NegD.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8795 instruct negD_absD_reg(regD dst, regD src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8796 match(Set dst (NegD (AbsD src)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8797 format %{ "FNABS $dst, $src \t// double" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8798 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8799 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8800 // TODO: PPC port $archOpcode(ppc64Opcode_fnabs);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8801 __ fnabs($dst$$FloatRegister, $src$$FloatRegister);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8802 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8803 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8804 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8805
17802
7c462558a08a 8035394: PPC64: Make usage of intrinsic dsqrt depend on processor recognition.
goetz
parents: 17800
diff changeset
8806 // VM_Version::has_fsqrt() decides if this node will be used.
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8807 // Sqrt float double precision
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8808 instruct sqrtD_reg(regD dst, regD src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8809 match(Set dst (SqrtD src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8810 format %{ "FSQRT $dst, $src" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8811 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8812 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8813 // TODO: PPC port $archOpcode(ppc64Opcode_fsqrt);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8814 __ fsqrt($dst$$FloatRegister, $src$$FloatRegister);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8815 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8816 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8817 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8818
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8819 // Single-precision sqrt.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8820 instruct sqrtF_reg(regF dst, regF src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8821 match(Set dst (ConvD2F (SqrtD (ConvF2D src))));
17807
71a71b0bc844 8037915: PPC64/AIX: Several smaller fixes
goetz
parents: 17803
diff changeset
8822 predicate(VM_Version::has_fsqrts());
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8823 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8824
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8825 format %{ "FSQRTS $dst, $src" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8826 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8827 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8828 // TODO: PPC port $archOpcode(ppc64Opcode_fsqrts);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8829 __ fsqrts($dst$$FloatRegister, $src$$FloatRegister);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8830 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8831 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8832 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8833
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8834 instruct roundDouble_nop(regD dst) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8835 match(Set dst (RoundDouble dst));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8836 ins_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8837
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8838 format %{ " -- \t// RoundDouble not needed - empty" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8839 size(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8840 // PPC results are already "rounded" (i.e., normal-format IEEE).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8841 ins_encode( /*empty*/ );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8842 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8843 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8844
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8845 instruct roundFloat_nop(regF dst) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8846 match(Set dst (RoundFloat dst));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8847 ins_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8848
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8849 format %{ " -- \t// RoundFloat not needed - empty" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8850 size(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8851 // PPC results are already "rounded" (i.e., normal-format IEEE).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8852 ins_encode( /*empty*/ );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8853 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8854 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8855
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8856 //----------Logical Instructions-----------------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8857
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8858 // And Instructions
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8859
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8860 // Register And
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8861 instruct andI_reg_reg(iRegIdst dst, iRegIsrc src1, iRegIsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8862 match(Set dst (AndI src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8863 format %{ "AND $dst, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8864 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8865 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8866 // TODO: PPC port $archOpcode(ppc64Opcode_and);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8867 __ andr($dst$$Register, $src1$$Register, $src2$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8868 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8869 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8870 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8871
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8872 // Immediate And
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8873 instruct andI_reg_uimm16(iRegIdst dst, iRegIsrc src1, uimmI16 src2, flagsRegCR0 cr0) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8874 match(Set dst (AndI src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8875 effect(KILL cr0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8876
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8877 format %{ "ANDI $dst, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8878 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8879 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8880 // TODO: PPC port $archOpcode(ppc64Opcode_andi_);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8881 // FIXME: avoid andi_ ?
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8882 __ andi_($dst$$Register, $src1$$Register, $src2$$constant);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8883 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8884 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8885 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8886
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8887 // Immediate And where the immediate is a negative power of 2.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8888 instruct andI_reg_immInegpow2(iRegIdst dst, iRegIsrc src1, immInegpow2 src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8889 match(Set dst (AndI src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8890 format %{ "ANDWI $dst, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8891 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8892 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8893 // TODO: PPC port $archOpcode(ppc64Opcode_rldicr);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8894 __ clrrdi($dst$$Register, $src1$$Register, log2_long((jlong)(julong)(juint)-($src2$$constant)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8895 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8896 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8897 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8898
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8899 instruct andI_reg_immIpow2minus1(iRegIdst dst, iRegIsrc src1, immIpow2minus1 src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8900 match(Set dst (AndI src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8901 format %{ "ANDWI $dst, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8902 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8903 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8904 // TODO: PPC port $archOpcode(ppc64Opcode_rldicl);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8905 __ clrldi($dst$$Register, $src1$$Register, 64-log2_long((((jlong) $src2$$constant)+1)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8906 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8907 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8908 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8909
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8910 instruct andI_reg_immIpowerOf2(iRegIdst dst, iRegIsrc src1, immIpowerOf2 src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8911 match(Set dst (AndI src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8912 predicate(UseRotateAndMaskInstructionsPPC64);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8913 format %{ "ANDWI $dst, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8914 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8915 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8916 // TODO: PPC port $archOpcode(ppc64Opcode_rlwinm);
17917
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
8917 __ rlwinm($dst$$Register, $src1$$Register, 0,
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8918 (31-log2_long((jlong) $src2$$constant)) & 0x1f, (31-log2_long((jlong) $src2$$constant)) & 0x1f);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8919 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8920 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8921 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8922
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8923 // Register And Long
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8924 instruct andL_reg_reg(iRegLdst dst, iRegLsrc src1, iRegLsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8925 match(Set dst (AndL src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8926 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8927
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8928 format %{ "AND $dst, $src1, $src2 \t// long" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8929 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8930 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8931 // TODO: PPC port $archOpcode(ppc64Opcode_and);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8932 __ andr($dst$$Register, $src1$$Register, $src2$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8933 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8934 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8935 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8936
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8937 // Immediate And long
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8938 instruct andL_reg_uimm16(iRegLdst dst, iRegLsrc src1, uimmL16 src2, flagsRegCR0 cr0) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8939 match(Set dst (AndL src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8940 effect(KILL cr0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8941 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8942
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8943 format %{ "ANDI $dst, $src1, $src2 \t// long" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8944 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8945 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8946 // TODO: PPC port $archOpcode(ppc64Opcode_andi_);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8947 // FIXME: avoid andi_ ?
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8948 __ andi_($dst$$Register, $src1$$Register, $src2$$constant);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8949 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8950 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8951 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8952
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8953 // Immediate And Long where the immediate is a negative power of 2.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8954 instruct andL_reg_immLnegpow2(iRegLdst dst, iRegLsrc src1, immLnegpow2 src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8955 match(Set dst (AndL src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8956 format %{ "ANDDI $dst, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8957 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8958 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8959 // TODO: PPC port $archOpcode(ppc64Opcode_rldicr);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8960 __ clrrdi($dst$$Register, $src1$$Register, log2_long((jlong)-$src2$$constant));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8961 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8962 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8963 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8964
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8965 instruct andL_reg_immLpow2minus1(iRegLdst dst, iRegLsrc src1, immLpow2minus1 src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8966 match(Set dst (AndL src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8967 format %{ "ANDDI $dst, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8968 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8969 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8970 // TODO: PPC port $archOpcode(ppc64Opcode_rldicl);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8971 __ clrldi($dst$$Register, $src1$$Register, 64-log2_long((((jlong) $src2$$constant)+1)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8972 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8973 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8974 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8975
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8976 // AndL + ConvL2I.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8977 instruct convL2I_andL_reg_immLpow2minus1(iRegIdst dst, iRegLsrc src1, immLpow2minus1 src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8978 match(Set dst (ConvL2I (AndL src1 src2)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8979 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8980
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8981 format %{ "ANDDI $dst, $src1, $src2 \t// long + l2i" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8982 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8983 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8984 // TODO: PPC port $archOpcode(ppc64Opcode_rldicl);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8985 __ clrldi($dst$$Register, $src1$$Register, 64-log2_long((((jlong) $src2$$constant)+1)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8986 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8987 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8988 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8989
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8990 // Or Instructions
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8991
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8992 // Register Or
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8993 instruct orI_reg_reg(iRegIdst dst, iRegIsrc src1, iRegIsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8994 match(Set dst (OrI src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8995 format %{ "OR $dst, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8996 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8997 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8998 // TODO: PPC port $archOpcode(ppc64Opcode_or);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
8999 __ or_unchecked($dst$$Register, $src1$$Register, $src2$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9000 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9001 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9002 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9003
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9004 // Expand does not work with above instruct. (??)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9005 instruct orI_reg_reg_2(iRegIdst dst, iRegIsrc src1, iRegIsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9006 // no match-rule
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9007 effect(DEF dst, USE src1, USE src2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9008 format %{ "OR $dst, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9009 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9010 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9011 // TODO: PPC port $archOpcode(ppc64Opcode_or);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9012 __ or_unchecked($dst$$Register, $src1$$Register, $src2$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9013 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9014 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9015 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9016
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9017 instruct tree_orI_orI_orI_reg_reg_Ex(iRegIdst dst, iRegIsrc src1, iRegIsrc src2, iRegIsrc src3, iRegIsrc src4) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9018 match(Set dst (OrI (OrI (OrI src1 src2) src3) src4));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9019 ins_cost(DEFAULT_COST*3);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9020
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9021 expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9022 // FIXME: we should do this in the ideal world.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9023 iRegIdst tmp1;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9024 iRegIdst tmp2;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9025 orI_reg_reg(tmp1, src1, src2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9026 orI_reg_reg_2(tmp2, src3, src4); // Adlc complains about orI_reg_reg.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9027 orI_reg_reg(dst, tmp1, tmp2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9028 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9029 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9030
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9031 // Immediate Or
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9032 instruct orI_reg_uimm16(iRegIdst dst, iRegIsrc src1, uimmI16 src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9033 match(Set dst (OrI src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9034 format %{ "ORI $dst, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9035 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9036 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9037 // TODO: PPC port $archOpcode(ppc64Opcode_ori);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9038 __ ori($dst$$Register, $src1$$Register, ($src2$$constant) & 0xFFFF);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9039 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9040 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9041 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9042
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9043 // Register Or Long
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9044 instruct orL_reg_reg(iRegLdst dst, iRegLsrc src1, iRegLsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9045 match(Set dst (OrL src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9046 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9047
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9048 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9049 format %{ "OR $dst, $src1, $src2 \t// long" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9050 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9051 // TODO: PPC port $archOpcode(ppc64Opcode_or);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9052 __ or_unchecked($dst$$Register, $src1$$Register, $src2$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9053 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9054 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9055 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9056
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9057 // OrL + ConvL2I.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9058 instruct orI_regL_regL(iRegIdst dst, iRegLsrc src1, iRegLsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9059 match(Set dst (ConvL2I (OrL src1 src2)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9060 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9061
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9062 format %{ "OR $dst, $src1, $src2 \t// long + l2i" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9063 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9064 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9065 // TODO: PPC port $archOpcode(ppc64Opcode_or);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9066 __ or_unchecked($dst$$Register, $src1$$Register, $src2$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9067 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9068 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9069 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9070
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9071 // Immediate Or long
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9072 instruct orL_reg_uimm16(iRegLdst dst, iRegLsrc src1, uimmL16 con) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9073 match(Set dst (OrL src1 con));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9074 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9075
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9076 format %{ "ORI $dst, $src1, $con \t// long" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9077 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9078 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9079 // TODO: PPC port $archOpcode(ppc64Opcode_ori);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9080 __ ori($dst$$Register, $src1$$Register, ($con$$constant) & 0xFFFF);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9081 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9082 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9083 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9084
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9085 // Xor Instructions
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9086
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9087 // Register Xor
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9088 instruct xorI_reg_reg(iRegIdst dst, iRegIsrc src1, iRegIsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9089 match(Set dst (XorI src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9090 format %{ "XOR $dst, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9091 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9092 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9093 // TODO: PPC port $archOpcode(ppc64Opcode_xor);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9094 __ xorr($dst$$Register, $src1$$Register, $src2$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9095 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9096 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9097 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9098
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9099 // Expand does not work with above instruct. (??)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9100 instruct xorI_reg_reg_2(iRegIdst dst, iRegIsrc src1, iRegIsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9101 // no match-rule
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9102 effect(DEF dst, USE src1, USE src2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9103 format %{ "XOR $dst, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9104 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9105 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9106 // TODO: PPC port $archOpcode(ppc64Opcode_xor);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9107 __ xorr($dst$$Register, $src1$$Register, $src2$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9108 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9109 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9110 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9111
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9112 instruct tree_xorI_xorI_xorI_reg_reg_Ex(iRegIdst dst, iRegIsrc src1, iRegIsrc src2, iRegIsrc src3, iRegIsrc src4) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9113 match(Set dst (XorI (XorI (XorI src1 src2) src3) src4));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9114 ins_cost(DEFAULT_COST*3);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9115
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9116 expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9117 // FIXME: we should do this in the ideal world.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9118 iRegIdst tmp1;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9119 iRegIdst tmp2;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9120 xorI_reg_reg(tmp1, src1, src2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9121 xorI_reg_reg_2(tmp2, src3, src4); // Adlc complains about xorI_reg_reg.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9122 xorI_reg_reg(dst, tmp1, tmp2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9123 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9124 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9125
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9126 // Immediate Xor
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9127 instruct xorI_reg_uimm16(iRegIdst dst, iRegIsrc src1, uimmI16 src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9128 match(Set dst (XorI src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9129 format %{ "XORI $dst, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9130 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9131 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9132 // TODO: PPC port $archOpcode(ppc64Opcode_xori);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9133 __ xori($dst$$Register, $src1$$Register, $src2$$constant);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9134 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9135 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9136 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9137
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9138 // Register Xor Long
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9139 instruct xorL_reg_reg(iRegLdst dst, iRegLsrc src1, iRegLsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9140 match(Set dst (XorL src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9141 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9142
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9143 format %{ "XOR $dst, $src1, $src2 \t// long" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9144 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9145 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9146 // TODO: PPC port $archOpcode(ppc64Opcode_xor);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9147 __ xorr($dst$$Register, $src1$$Register, $src2$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9148 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9149 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9150 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9151
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9152 // XorL + ConvL2I.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9153 instruct xorI_regL_regL(iRegIdst dst, iRegLsrc src1, iRegLsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9154 match(Set dst (ConvL2I (XorL src1 src2)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9155 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9156
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9157 format %{ "XOR $dst, $src1, $src2 \t// long + l2i" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9158 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9159 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9160 // TODO: PPC port $archOpcode(ppc64Opcode_xor);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9161 __ xorr($dst$$Register, $src1$$Register, $src2$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9162 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9163 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9164 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9165
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9166 // Immediate Xor Long
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9167 instruct xorL_reg_uimm16(iRegLdst dst, iRegLsrc src1, uimmL16 src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9168 match(Set dst (XorL src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9169 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9170
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9171 format %{ "XORI $dst, $src1, $src2 \t// long" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9172 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9173 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9174 // TODO: PPC port $archOpcode(ppc64Opcode_xori);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9175 __ xori($dst$$Register, $src1$$Register, $src2$$constant);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9176 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9177 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9178 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9179
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9180 instruct notI_reg(iRegIdst dst, iRegIsrc src1, immI_minus1 src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9181 match(Set dst (XorI src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9182 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9183
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9184 format %{ "NOT $dst, $src1 ($src2)" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9185 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9186 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9187 // TODO: PPC port $archOpcode(ppc64Opcode_nor);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9188 __ nor($dst$$Register, $src1$$Register, $src1$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9189 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9190 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9191 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9192
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9193 instruct notL_reg(iRegLdst dst, iRegLsrc src1, immL_minus1 src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9194 match(Set dst (XorL src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9195 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9196
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9197 format %{ "NOT $dst, $src1 ($src2) \t// long" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9198 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9199 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9200 // TODO: PPC port $archOpcode(ppc64Opcode_nor);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9201 __ nor($dst$$Register, $src1$$Register, $src1$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9202 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9203 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9204 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9205
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9206 // And-complement
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9207 instruct andcI_reg_reg(iRegIdst dst, iRegIsrc src1, immI_minus1 src2, iRegIsrc src3) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9208 match(Set dst (AndI (XorI src1 src2) src3));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9209 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9210
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9211 format %{ "ANDW $dst, xori($src1, $src2), $src3" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9212 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9213 ins_encode( enc_andc(dst, src3, src1) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9214 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9215 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9216
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9217 // And-complement
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9218 instruct andcL_reg_reg(iRegLdst dst, iRegLsrc src1, iRegLsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9219 // no match-rule, false predicate
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9220 effect(DEF dst, USE src1, USE src2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9221 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9222
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9223 format %{ "ANDC $dst, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9224 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9225 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9226 // TODO: PPC port $archOpcode(ppc64Opcode_andc);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9227 __ andc($dst$$Register, $src1$$Register, $src2$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9228 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9229 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9230 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9231
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9232 //----------Moves between int/long and float/double----------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9233 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9234 // The following rules move values from int/long registers/stack-locations
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9235 // to float/double registers/stack-locations and vice versa, without doing any
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9236 // conversions. These rules are used to implement the bit-conversion methods
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9237 // of java.lang.Float etc., e.g.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9238 // int floatToIntBits(float value)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9239 // float intBitsToFloat(int bits)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9240 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9241 // Notes on the implementation on ppc64:
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9242 // We only provide rules which move between a register and a stack-location,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9243 // because we always have to go through memory when moving between a float
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9244 // register and an integer register.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9245
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9246 //---------- Chain stack slots between similar types --------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9247
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9248 // These are needed so that the rules below can match.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9249
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9250 // Load integer from stack slot
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9251 instruct stkI_to_regI(iRegIdst dst, stackSlotI src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9252 match(Set dst src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9253 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9254
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9255 format %{ "LWZ $dst, $src" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9256 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9257 ins_encode( enc_lwz(dst, src) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9258 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9259 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9260
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9261 // Store integer to stack slot
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9262 instruct regI_to_stkI(stackSlotI dst, iRegIsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9263 match(Set dst src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9264 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9265
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9266 format %{ "STW $src, $dst \t// stk" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9267 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9268 ins_encode( enc_stw(src, dst) ); // rs=rt
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9269 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9270 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9271
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9272 // Load long from stack slot
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9273 instruct stkL_to_regL(iRegLdst dst, stackSlotL src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9274 match(Set dst src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9275 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9276
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9277 format %{ "LD $dst, $src \t// long" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9278 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9279 ins_encode( enc_ld(dst, src) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9280 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9281 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9282
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9283 // Store long to stack slot
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9284 instruct regL_to_stkL(stackSlotL dst, iRegLsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9285 match(Set dst src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9286 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9287
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9288 format %{ "STD $src, $dst \t// long" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9289 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9290 ins_encode( enc_std(src, dst) ); // rs=rt
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9291 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9292 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9293
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9294 //----------Moves between int and float
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9295
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9296 // Move float value from float stack-location to integer register.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9297 instruct moveF2I_stack_reg(iRegIdst dst, stackSlotF src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9298 match(Set dst (MoveF2I src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9299 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9300
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9301 format %{ "LWZ $dst, $src \t// MoveF2I" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9302 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9303 ins_encode( enc_lwz(dst, src) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9304 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9305 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9306
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9307 // Move float value from float register to integer stack-location.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9308 instruct moveF2I_reg_stack(stackSlotI dst, regF src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9309 match(Set dst (MoveF2I src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9310 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9311
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9312 format %{ "STFS $src, $dst \t// MoveF2I" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9313 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9314 ins_encode( enc_stfs(src, dst) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9315 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9316 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9317
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9318 // Move integer value from integer stack-location to float register.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9319 instruct moveI2F_stack_reg(regF dst, stackSlotI src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9320 match(Set dst (MoveI2F src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9321 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9322
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9323 format %{ "LFS $dst, $src \t// MoveI2F" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9324 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9325 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9326 // TODO: PPC port $archOpcode(ppc64Opcode_lfs);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9327 int Idisp = $src$$disp + frame_slots_bias($src$$base, ra_);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9328 __ lfs($dst$$FloatRegister, Idisp, $src$$base$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9329 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9330 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9331 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9332
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9333 // Move integer value from integer register to float stack-location.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9334 instruct moveI2F_reg_stack(stackSlotF dst, iRegIsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9335 match(Set dst (MoveI2F src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9336 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9337
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9338 format %{ "STW $src, $dst \t// MoveI2F" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9339 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9340 ins_encode( enc_stw(src, dst) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9341 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9342 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9343
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9344 //----------Moves between long and float
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9345
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9346 instruct moveF2L_reg_stack(stackSlotL dst, regF src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9347 // no match-rule, false predicate
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9348 effect(DEF dst, USE src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9349 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9350
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9351 format %{ "storeD $src, $dst \t// STACK" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9352 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9353 ins_encode( enc_stfd(src, dst) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9354 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9355 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9356
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9357 //----------Moves between long and double
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9358
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9359 // Move double value from double stack-location to long register.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9360 instruct moveD2L_stack_reg(iRegLdst dst, stackSlotD src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9361 match(Set dst (MoveD2L src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9362 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9363 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9364 format %{ "LD $dst, $src \t// MoveD2L" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9365 ins_encode( enc_ld(dst, src) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9366 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9367 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9368
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9369 // Move double value from double register to long stack-location.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9370 instruct moveD2L_reg_stack(stackSlotL dst, regD src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9371 match(Set dst (MoveD2L src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9372 effect(DEF dst, USE src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9373 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9374
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9375 format %{ "STFD $src, $dst \t// MoveD2L" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9376 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9377 ins_encode( enc_stfd(src, dst) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9378 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9379 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9380
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9381 // Move long value from long stack-location to double register.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9382 instruct moveL2D_stack_reg(regD dst, stackSlotL src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9383 match(Set dst (MoveL2D src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9384 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9385
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9386 format %{ "LFD $dst, $src \t// MoveL2D" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9387 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9388 ins_encode( enc_lfd(dst, src) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9389 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9390 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9391
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9392 // Move long value from long register to double stack-location.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9393 instruct moveL2D_reg_stack(stackSlotD dst, iRegLsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9394 match(Set dst (MoveL2D src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9395 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9396
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9397 format %{ "STD $src, $dst \t// MoveL2D" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9398 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9399 ins_encode( enc_std(src, dst) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9400 ins_pipe(pipe_class_memory);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9401 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9402
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9403 //----------Register Move Instructions-----------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9404
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9405 // Replicate for Superword
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9406
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9407 instruct moveReg(iRegLdst dst, iRegIsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9408 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9409 effect(DEF dst, USE src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9410
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9411 format %{ "MR $dst, $src \t// replicate " %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9412 // variable size, 0 or 4.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9413 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9414 // TODO: PPC port $archOpcode(ppc64Opcode_or);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9415 __ mr_if_needed($dst$$Register, $src$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9416 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9417 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9418 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9419
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9420 //----------Cast instructions (Java-level type cast)---------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9421
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9422 // Cast Long to Pointer for unsafe natives.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9423 instruct castX2P(iRegPdst dst, iRegLsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9424 match(Set dst (CastX2P src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9425
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9426 format %{ "MR $dst, $src \t// Long->Ptr" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9427 // variable size, 0 or 4.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9428 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9429 // TODO: PPC port $archOpcode(ppc64Opcode_or);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9430 __ mr_if_needed($dst$$Register, $src$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9431 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9432 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9433 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9434
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9435 // Cast Pointer to Long for unsafe natives.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9436 instruct castP2X(iRegLdst dst, iRegP_N2P src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9437 match(Set dst (CastP2X src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9438
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9439 format %{ "MR $dst, $src \t// Ptr->Long" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9440 // variable size, 0 or 4.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9441 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9442 // TODO: PPC port $archOpcode(ppc64Opcode_or);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9443 __ mr_if_needed($dst$$Register, $src$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9444 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9445 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9446 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9447
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9448 instruct castPP(iRegPdst dst) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9449 match(Set dst (CastPP dst));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9450 format %{ " -- \t// castPP of $dst" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9451 size(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9452 ins_encode( /*empty*/ );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9453 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9454 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9455
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9456 instruct castII(iRegIdst dst) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9457 match(Set dst (CastII dst));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9458 format %{ " -- \t// castII of $dst" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9459 size(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9460 ins_encode( /*empty*/ );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9461 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9462 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9463
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9464 instruct checkCastPP(iRegPdst dst) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9465 match(Set dst (CheckCastPP dst));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9466 format %{ " -- \t// checkcastPP of $dst" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9467 size(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9468 ins_encode( /*empty*/ );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9469 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9470 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9471
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9472 //----------Convert instructions-----------------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9473
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9474 // Convert to boolean.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9475
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9476 // int_to_bool(src) : { 1 if src != 0
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9477 // { 0 else
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9478 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9479 // strategy:
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9480 // 1) Count leading zeros of 32 bit-value src,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9481 // this returns 32 (0b10.0000) iff src == 0 and <32 otherwise.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9482 // 2) Shift 5 bits to the right, result is 0b1 iff src == 0, 0b0 otherwise.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9483 // 3) Xori the result to get 0b1 if src != 0 and 0b0 if src == 0.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9484
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9485 // convI2Bool
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9486 instruct convI2Bool_reg__cntlz_Ex(iRegIdst dst, iRegIsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9487 match(Set dst (Conv2B src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9488 predicate(UseCountLeadingZerosInstructionsPPC64);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9489 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9490
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9491 expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9492 immI shiftAmount %{ 0x5 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9493 uimmI16 mask %{ 0x1 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9494 iRegIdst tmp1;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9495 iRegIdst tmp2;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9496 countLeadingZerosI(tmp1, src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9497 urShiftI_reg_imm(tmp2, tmp1, shiftAmount);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9498 xorI_reg_uimm16(dst, tmp2, mask);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9499 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9500 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9501
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9502 instruct convI2Bool_reg__cmove(iRegIdst dst, iRegIsrc src, flagsReg crx) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9503 match(Set dst (Conv2B src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9504 effect(TEMP crx);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9505 predicate(!UseCountLeadingZerosInstructionsPPC64);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9506 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9507
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9508 format %{ "CMPWI $crx, $src, #0 \t// convI2B"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9509 "LI $dst, #0\n\t"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9510 "BEQ $crx, done\n\t"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9511 "LI $dst, #1\n"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9512 "done:" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9513 size(16);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9514 ins_encode( enc_convI2B_regI__cmove(dst, src, crx, 0x0, 0x1) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9515 ins_pipe(pipe_class_compare);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9516 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9517
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9518 // ConvI2B + XorI
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9519 instruct xorI_convI2Bool_reg_immIvalue1__cntlz_Ex(iRegIdst dst, iRegIsrc src, immI_1 mask) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9520 match(Set dst (XorI (Conv2B src) mask));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9521 predicate(UseCountLeadingZerosInstructionsPPC64);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9522 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9523
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9524 expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9525 immI shiftAmount %{ 0x5 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9526 iRegIdst tmp1;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9527 countLeadingZerosI(tmp1, src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9528 urShiftI_reg_imm(dst, tmp1, shiftAmount);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9529 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9530 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9531
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9532 instruct xorI_convI2Bool_reg_immIvalue1__cmove(iRegIdst dst, iRegIsrc src, flagsReg crx, immI_1 mask) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9533 match(Set dst (XorI (Conv2B src) mask));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9534 effect(TEMP crx);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9535 predicate(!UseCountLeadingZerosInstructionsPPC64);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9536 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9537
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9538 format %{ "CMPWI $crx, $src, #0 \t// Xor(convI2B($src), $mask)"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9539 "LI $dst, #1\n\t"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9540 "BEQ $crx, done\n\t"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9541 "LI $dst, #0\n"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9542 "done:" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9543 size(16);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9544 ins_encode( enc_convI2B_regI__cmove(dst, src, crx, 0x1, 0x0) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9545 ins_pipe(pipe_class_compare);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9546 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9547
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9548 // AndI 0b0..010..0 + ConvI2B
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9549 instruct convI2Bool_andI_reg_immIpowerOf2(iRegIdst dst, iRegIsrc src, immIpowerOf2 mask) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9550 match(Set dst (Conv2B (AndI src mask)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9551 predicate(UseRotateAndMaskInstructionsPPC64);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9552 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9553
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9554 format %{ "RLWINM $dst, $src, $mask \t// convI2B(AndI($src, $mask))" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9555 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9556 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9557 // TODO: PPC port $archOpcode(ppc64Opcode_rlwinm);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9558 __ rlwinm($dst$$Register, $src$$Register, (32-log2_long((jlong)$mask$$constant)) & 0x1f, 31, 31);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9559 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9560 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9561 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9562
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9563 // Convert pointer to boolean.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9564 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9565 // ptr_to_bool(src) : { 1 if src != 0
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9566 // { 0 else
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9567 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9568 // strategy:
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9569 // 1) Count leading zeros of 64 bit-value src,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9570 // this returns 64 (0b100.0000) iff src == 0 and <64 otherwise.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9571 // 2) Shift 6 bits to the right, result is 0b1 iff src == 0, 0b0 otherwise.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9572 // 3) Xori the result to get 0b1 if src != 0 and 0b0 if src == 0.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9573
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9574 // ConvP2B
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9575 instruct convP2Bool_reg__cntlz_Ex(iRegIdst dst, iRegP_N2P src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9576 match(Set dst (Conv2B src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9577 predicate(UseCountLeadingZerosInstructionsPPC64);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9578 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9579
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9580 expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9581 immI shiftAmount %{ 0x6 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9582 uimmI16 mask %{ 0x1 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9583 iRegIdst tmp1;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9584 iRegIdst tmp2;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9585 countLeadingZerosP(tmp1, src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9586 urShiftI_reg_imm(tmp2, tmp1, shiftAmount);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9587 xorI_reg_uimm16(dst, tmp2, mask);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9588 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9589 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9590
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9591 instruct convP2Bool_reg__cmove(iRegIdst dst, iRegP_N2P src, flagsReg crx) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9592 match(Set dst (Conv2B src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9593 effect(TEMP crx);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9594 predicate(!UseCountLeadingZerosInstructionsPPC64);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9595 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9596
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9597 format %{ "CMPDI $crx, $src, #0 \t// convP2B"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9598 "LI $dst, #0\n\t"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9599 "BEQ $crx, done\n\t"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9600 "LI $dst, #1\n"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9601 "done:" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9602 size(16);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9603 ins_encode( enc_convP2B_regP__cmove(dst, src, crx, 0x0, 0x1) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9604 ins_pipe(pipe_class_compare);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9605 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9606
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9607 // ConvP2B + XorI
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9608 instruct xorI_convP2Bool_reg__cntlz_Ex(iRegIdst dst, iRegP_N2P src, immI_1 mask) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9609 match(Set dst (XorI (Conv2B src) mask));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9610 predicate(UseCountLeadingZerosInstructionsPPC64);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9611 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9612
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9613 expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9614 immI shiftAmount %{ 0x6 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9615 iRegIdst tmp1;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9616 countLeadingZerosP(tmp1, src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9617 urShiftI_reg_imm(dst, tmp1, shiftAmount);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9618 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9619 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9620
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9621 instruct xorI_convP2Bool_reg_immIvalue1__cmove(iRegIdst dst, iRegP_N2P src, flagsReg crx, immI_1 mask) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9622 match(Set dst (XorI (Conv2B src) mask));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9623 effect(TEMP crx);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9624 predicate(!UseCountLeadingZerosInstructionsPPC64);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9625 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9626
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9627 format %{ "CMPDI $crx, $src, #0 \t// XorI(convP2B($src), $mask)"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9628 "LI $dst, #1\n\t"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9629 "BEQ $crx, done\n\t"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9630 "LI $dst, #0\n"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9631 "done:" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9632 size(16);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9633 ins_encode( enc_convP2B_regP__cmove(dst, src, crx, 0x1, 0x0) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9634 ins_pipe(pipe_class_compare);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9635 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9636
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9637 // if src1 < src2, return -1 else return 0
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9638 instruct cmpLTMask_reg_reg_Ex(iRegIdst dst, iRegIsrc src1, iRegIsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9639 match(Set dst (CmpLTMask src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9640 ins_cost(DEFAULT_COST*4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9641
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9642 expand %{
17917
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
9643 iRegLdst src1s;
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
9644 iRegLdst src2s;
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
9645 iRegLdst diff;
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
9646 convI2L_reg(src1s, src1); // Ensure proper sign extension.
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
9647 convI2L_reg(src2s, src2); // Ensure proper sign extension.
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
9648 subL_reg_reg(diff, src1s, src2s);
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9649 // Need to consider >=33 bit result, therefore we need signmaskL.
17917
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
9650 signmask64I_regL(dst, diff);
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9651 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9652 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9653
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9654 instruct cmpLTMask_reg_immI0(iRegIdst dst, iRegIsrc src1, immI_0 src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9655 match(Set dst (CmpLTMask src1 src2)); // if src1 < src2, return -1 else return 0
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9656 format %{ "SRAWI $dst, $src1, $src2 \t// CmpLTMask" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9657 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9658 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9659 // TODO: PPC port $archOpcode(ppc64Opcode_srawi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9660 __ srawi($dst$$Register, $src1$$Register, 0x1f);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9661 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9662 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9663 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9664
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9665 //----------Arithmetic Conversion Instructions---------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9666
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9667 // Convert to Byte -- nop
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9668 // Convert to Short -- nop
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9669
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9670 // Convert to Int
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9671
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9672 instruct convB2I_reg(iRegIdst dst, iRegIsrc src, immI_24 amount) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9673 match(Set dst (RShiftI (LShiftI src amount) amount));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9674 format %{ "EXTSB $dst, $src \t// byte->int" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9675 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9676 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9677 // TODO: PPC port $archOpcode(ppc64Opcode_extsb);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9678 __ extsb($dst$$Register, $src$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9679 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9680 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9681 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9682
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9683 // LShiftI 16 + RShiftI 16 converts short to int.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9684 instruct convS2I_reg(iRegIdst dst, iRegIsrc src, immI_16 amount) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9685 match(Set dst (RShiftI (LShiftI src amount) amount));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9686 format %{ "EXTSH $dst, $src \t// short->int" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9687 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9688 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9689 // TODO: PPC port $archOpcode(ppc64Opcode_extsh);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9690 __ extsh($dst$$Register, $src$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9691 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9692 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9693 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9694
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9695 // ConvL2I + ConvI2L: Sign extend int in long register.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9696 instruct sxtI_L2L_reg(iRegLdst dst, iRegLsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9697 match(Set dst (ConvI2L (ConvL2I src)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9698
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9699 format %{ "EXTSW $dst, $src \t// long->long" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9700 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9701 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9702 // TODO: PPC port $archOpcode(ppc64Opcode_extsw);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9703 __ extsw($dst$$Register, $src$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9704 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9705 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9706 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9707
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9708 instruct convL2I_reg(iRegIdst dst, iRegLsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9709 match(Set dst (ConvL2I src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9710 format %{ "MR $dst, $src \t// long->int" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9711 // variable size, 0 or 4
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9712 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9713 // TODO: PPC port $archOpcode(ppc64Opcode_or);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9714 __ mr_if_needed($dst$$Register, $src$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9715 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9716 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9717 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9718
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9719 instruct convD2IRaw_regD(regD dst, regD src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9720 // no match-rule, false predicate
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9721 effect(DEF dst, USE src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9722 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9723
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9724 format %{ "FCTIWZ $dst, $src \t// convD2I, $src != NaN" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9725 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9726 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9727 // TODO: PPC port $archOpcode(ppc64Opcode_fctiwz);;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9728 __ fctiwz($dst$$FloatRegister, $src$$FloatRegister);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9729 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9730 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9731 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9732
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9733 instruct cmovI_bso_stackSlotL(iRegIdst dst, flagsReg crx, stackSlotL src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9734 // no match-rule, false predicate
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9735 effect(DEF dst, USE crx, USE src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9736 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9737
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9738 ins_variable_size_depending_on_alignment(true);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9739
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9740 format %{ "cmovI $crx, $dst, $src" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9741 // Worst case is branch + move + stop, no stop without scheduler.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9742 size(false /* TODO: PPC PORT(InsertEndGroupPPC64 && Compile::current()->do_hb_scheduling())*/ ? 12 : 8);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9743 ins_encode( enc_cmove_bso_stackSlotL(dst, crx, src) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9744 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9745 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9746
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9747 instruct cmovI_bso_stackSlotL_conLvalue0_Ex(iRegIdst dst, flagsReg crx, stackSlotL mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9748 // no match-rule, false predicate
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9749 effect(DEF dst, USE crx, USE mem);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9750 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9751
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9752 format %{ "CmovI $dst, $crx, $mem \t// postalloc expanded" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9753 postalloc_expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9754 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9755 // replaces
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9756 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9757 // region dst crx mem
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9758 // \ | | /
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9759 // dst=cmovI_bso_stackSlotL_conLvalue0
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9760 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9761 // with
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9762 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9763 // region dst
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9764 // \ /
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9765 // dst=loadConI16(0)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9766 // |
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9767 // ^ region dst crx mem
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9768 // | \ | | /
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9769 // dst=cmovI_bso_stackSlotL
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9770 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9771
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9772 // Create new nodes.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9773 MachNode *m1 = new (C) loadConI16Node();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9774 MachNode *m2 = new (C) cmovI_bso_stackSlotLNode();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9775
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9776 // inputs for new nodes
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9777 m1->add_req(n_region);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9778 m2->add_req(n_region, n_crx, n_mem);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9779
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9780 // precedences for new nodes
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9781 m2->add_prec(m1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9782
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9783 // operands for new nodes
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9784 m1->_opnds[0] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9785 m1->_opnds[1] = new (C) immI16Oper(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9786
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9787 m2->_opnds[0] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9788 m2->_opnds[1] = op_crx;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9789 m2->_opnds[2] = op_mem;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9790
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9791 // registers for new nodes
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9792 ra_->set_pair(m1->_idx, ra_->get_reg_second(this), ra_->get_reg_first(this)); // dst
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9793 ra_->set_pair(m2->_idx, ra_->get_reg_second(this), ra_->get_reg_first(this)); // dst
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9794
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9795 // Insert new nodes.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9796 nodes->push(m1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9797 nodes->push(m2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9798 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9799 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9800
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9801 // Double to Int conversion, NaN is mapped to 0.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9802 instruct convD2I_reg_ExEx(iRegIdst dst, regD src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9803 match(Set dst (ConvD2I src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9804 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9805
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9806 expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9807 regD tmpD;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9808 stackSlotL tmpS;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9809 flagsReg crx;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9810 cmpDUnordered_reg_reg(crx, src, src); // Check whether src is NaN.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9811 convD2IRaw_regD(tmpD, src); // Convert float to int (speculated).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9812 moveD2L_reg_stack(tmpS, tmpD); // Store float to stack (speculated).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9813 cmovI_bso_stackSlotL_conLvalue0_Ex(dst, crx, tmpS); // Cmove based on NaN check.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9814 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9815 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9816
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9817 instruct convF2IRaw_regF(regF dst, regF src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9818 // no match-rule, false predicate
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9819 effect(DEF dst, USE src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9820 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9821
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9822 format %{ "FCTIWZ $dst, $src \t// convF2I, $src != NaN" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9823 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9824 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9825 // TODO: PPC port $archOpcode(ppc64Opcode_fctiwz);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9826 __ fctiwz($dst$$FloatRegister, $src$$FloatRegister);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9827 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9828 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9829 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9830
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9831 // Float to Int conversion, NaN is mapped to 0.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9832 instruct convF2I_regF_ExEx(iRegIdst dst, regF src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9833 match(Set dst (ConvF2I src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9834 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9835
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9836 expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9837 regF tmpF;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9838 stackSlotL tmpS;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9839 flagsReg crx;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9840 cmpFUnordered_reg_reg(crx, src, src); // Check whether src is NaN.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9841 convF2IRaw_regF(tmpF, src); // Convert float to int (speculated).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9842 moveF2L_reg_stack(tmpS, tmpF); // Store float to stack (speculated).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9843 cmovI_bso_stackSlotL_conLvalue0_Ex(dst, crx, tmpS); // Cmove based on NaN check.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9844 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9845 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9846
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9847 // Convert to Long
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9848
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9849 instruct convI2L_reg(iRegLdst dst, iRegIsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9850 match(Set dst (ConvI2L src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9851 format %{ "EXTSW $dst, $src \t// int->long" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9852 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9853 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9854 // TODO: PPC port $archOpcode(ppc64Opcode_extsw);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9855 __ extsw($dst$$Register, $src$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9856 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9857 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9858 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9859
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9860 // Zero-extend: convert unsigned int to long (convUI2L).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9861 instruct zeroExtendL_regI(iRegLdst dst, iRegIsrc src, immL_32bits mask) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9862 match(Set dst (AndL (ConvI2L src) mask));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9863 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9864
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9865 format %{ "CLRLDI $dst, $src, #32 \t// zero-extend int to long" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9866 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9867 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9868 // TODO: PPC port $archOpcode(ppc64Opcode_rldicl);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9869 __ clrldi($dst$$Register, $src$$Register, 32);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9870 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9871 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9872 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9873
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9874 // Zero-extend: convert unsigned int to long in long register.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9875 instruct zeroExtendL_regL(iRegLdst dst, iRegLsrc src, immL_32bits mask) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9876 match(Set dst (AndL src mask));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9877 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9878
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9879 format %{ "CLRLDI $dst, $src, #32 \t// zero-extend int to long" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9880 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9881 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9882 // TODO: PPC port $archOpcode(ppc64Opcode_rldicl);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9883 __ clrldi($dst$$Register, $src$$Register, 32);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9884 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9885 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9886 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9887
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9888 instruct convF2LRaw_regF(regF dst, regF src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9889 // no match-rule, false predicate
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9890 effect(DEF dst, USE src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9891 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9892
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9893 format %{ "FCTIDZ $dst, $src \t// convF2L, $src != NaN" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9894 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9895 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9896 // TODO: PPC port $archOpcode(ppc64Opcode_fctiwz);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9897 __ fctidz($dst$$FloatRegister, $src$$FloatRegister);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9898 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9899 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9900 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9901
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9902 instruct cmovL_bso_stackSlotL(iRegLdst dst, flagsReg crx, stackSlotL src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9903 // no match-rule, false predicate
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9904 effect(DEF dst, USE crx, USE src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9905 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9906
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9907 ins_variable_size_depending_on_alignment(true);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9908
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9909 format %{ "cmovL $crx, $dst, $src" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9910 // Worst case is branch + move + stop, no stop without scheduler.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9911 size(false /* TODO: PPC PORT Compile::current()->do_hb_scheduling()*/ ? 12 : 8);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9912 ins_encode( enc_cmove_bso_stackSlotL(dst, crx, src) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9913 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9914 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9915
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9916 instruct cmovL_bso_stackSlotL_conLvalue0_Ex(iRegLdst dst, flagsReg crx, stackSlotL mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9917 // no match-rule, false predicate
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9918 effect(DEF dst, USE crx, USE mem);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9919 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9920
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9921 format %{ "CmovL $dst, $crx, $mem \t// postalloc expanded" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9922 postalloc_expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9923 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9924 // replaces
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9925 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9926 // region dst crx mem
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9927 // \ | | /
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9928 // dst=cmovL_bso_stackSlotL_conLvalue0
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9929 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9930 // with
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9931 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9932 // region dst
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9933 // \ /
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9934 // dst=loadConL16(0)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9935 // |
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9936 // ^ region dst crx mem
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9937 // | \ | | /
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9938 // dst=cmovL_bso_stackSlotL
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9939 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9940
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9941 // Create new nodes.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9942 MachNode *m1 = new (C) loadConL16Node();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9943 MachNode *m2 = new (C) cmovL_bso_stackSlotLNode();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9944
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9945 // inputs for new nodes
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9946 m1->add_req(n_region);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9947 m2->add_req(n_region, n_crx, n_mem);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9948 m2->add_prec(m1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9949
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9950 // operands for new nodes
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9951 m1->_opnds[0] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9952 m1->_opnds[1] = new (C) immL16Oper(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9953 m2->_opnds[0] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9954 m2->_opnds[1] = op_crx;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9955 m2->_opnds[2] = op_mem;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9956
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9957 // registers for new nodes
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9958 ra_->set_pair(m1->_idx, ra_->get_reg_second(this), ra_->get_reg_first(this)); // dst
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9959 ra_->set_pair(m2->_idx, ra_->get_reg_second(this), ra_->get_reg_first(this)); // dst
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9960
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9961 // Insert new nodes.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9962 nodes->push(m1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9963 nodes->push(m2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9964 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9965 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9966
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9967 // Float to Long conversion, NaN is mapped to 0.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9968 instruct convF2L_reg_ExEx(iRegLdst dst, regF src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9969 match(Set dst (ConvF2L src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9970 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9971
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9972 expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9973 regF tmpF;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9974 stackSlotL tmpS;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9975 flagsReg crx;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9976 cmpFUnordered_reg_reg(crx, src, src); // Check whether src is NaN.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9977 convF2LRaw_regF(tmpF, src); // Convert float to long (speculated).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9978 moveF2L_reg_stack(tmpS, tmpF); // Store float to stack (speculated).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9979 cmovL_bso_stackSlotL_conLvalue0_Ex(dst, crx, tmpS); // Cmove based on NaN check.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9980 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9981 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9982
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9983 instruct convD2LRaw_regD(regD dst, regD src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9984 // no match-rule, false predicate
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9985 effect(DEF dst, USE src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9986 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9987
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9988 format %{ "FCTIDZ $dst, $src \t// convD2L $src != NaN" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9989 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9990 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9991 // TODO: PPC port $archOpcode(ppc64Opcode_fctiwz);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9992 __ fctidz($dst$$FloatRegister, $src$$FloatRegister);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9993 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9994 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9995 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9996
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9997 // Double to Long conversion, NaN is mapped to 0.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9998 instruct convD2L_reg_ExEx(iRegLdst dst, regD src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
9999 match(Set dst (ConvD2L src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10000 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10001
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10002 expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10003 regD tmpD;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10004 stackSlotL tmpS;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10005 flagsReg crx;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10006 cmpDUnordered_reg_reg(crx, src, src); // Check whether src is NaN.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10007 convD2LRaw_regD(tmpD, src); // Convert float to long (speculated).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10008 moveD2L_reg_stack(tmpS, tmpD); // Store float to stack (speculated).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10009 cmovL_bso_stackSlotL_conLvalue0_Ex(dst, crx, tmpS); // Cmove based on NaN check.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10010 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10011 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10012
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10013 // Convert to Float
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10014
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10015 // Placed here as needed in expand.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10016 instruct convL2DRaw_regD(regD dst, regD src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10017 // no match-rule, false predicate
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10018 effect(DEF dst, USE src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10019 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10020
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10021 format %{ "FCFID $dst, $src \t// convL2D" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10022 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10023 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10024 // TODO: PPC port $archOpcode(ppc64Opcode_fcfid);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10025 __ fcfid($dst$$FloatRegister, $src$$FloatRegister);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10026 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10027 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10028 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10029
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10030 // Placed here as needed in expand.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10031 instruct convD2F_reg(regF dst, regD src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10032 match(Set dst (ConvD2F src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10033 format %{ "FRSP $dst, $src \t// convD2F" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10034 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10035 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10036 // TODO: PPC port $archOpcode(ppc64Opcode_frsp);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10037 __ frsp($dst$$FloatRegister, $src$$FloatRegister);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10038 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10039 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10040 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10041
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10042 // Integer to Float conversion.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10043 instruct convI2F_ireg_Ex(regF dst, iRegIsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10044 match(Set dst (ConvI2F src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10045 predicate(!VM_Version::has_fcfids());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10046 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10047
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10048 expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10049 iRegLdst tmpL;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10050 stackSlotL tmpS;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10051 regD tmpD;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10052 regD tmpD2;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10053 convI2L_reg(tmpL, src); // Sign-extension int to long.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10054 regL_to_stkL(tmpS, tmpL); // Store long to stack.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10055 moveL2D_stack_reg(tmpD, tmpS); // Load long into double register.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10056 convL2DRaw_regD(tmpD2, tmpD); // Convert to double.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10057 convD2F_reg(dst, tmpD2); // Convert double to float.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10058 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10059 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10060
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10061 instruct convL2FRaw_regF(regF dst, regD src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10062 // no match-rule, false predicate
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10063 effect(DEF dst, USE src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10064 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10065
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10066 format %{ "FCFIDS $dst, $src \t// convL2F" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10067 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10068 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10069 // TODO: PPC port $archOpcode(ppc64Opcode_fcfid);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10070 __ fcfids($dst$$FloatRegister, $src$$FloatRegister);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10071 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10072 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10073 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10074
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10075 // Integer to Float conversion. Special version for Power7.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10076 instruct convI2F_ireg_fcfids_Ex(regF dst, iRegIsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10077 match(Set dst (ConvI2F src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10078 predicate(VM_Version::has_fcfids());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10079 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10080
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10081 expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10082 iRegLdst tmpL;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10083 stackSlotL tmpS;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10084 regD tmpD;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10085 convI2L_reg(tmpL, src); // Sign-extension int to long.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10086 regL_to_stkL(tmpS, tmpL); // Store long to stack.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10087 moveL2D_stack_reg(tmpD, tmpS); // Load long into double register.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10088 convL2FRaw_regF(dst, tmpD); // Convert to float.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10089 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10090 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10091
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10092 // L2F to avoid runtime call.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10093 instruct convL2F_ireg_fcfids_Ex(regF dst, iRegLsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10094 match(Set dst (ConvL2F src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10095 predicate(VM_Version::has_fcfids());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10096 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10097
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10098 expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10099 stackSlotL tmpS;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10100 regD tmpD;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10101 regL_to_stkL(tmpS, src); // Store long to stack.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10102 moveL2D_stack_reg(tmpD, tmpS); // Load long into double register.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10103 convL2FRaw_regF(dst, tmpD); // Convert to float.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10104 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10105 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10106
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10107 // Moved up as used in expand.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10108 //instruct convD2F_reg(regF dst, regD src) %{%}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10109
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10110 // Convert to Double
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10111
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10112 // Integer to Double conversion.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10113 instruct convI2D_reg_Ex(regD dst, iRegIsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10114 match(Set dst (ConvI2D src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10115 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10116
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10117 expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10118 iRegLdst tmpL;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10119 stackSlotL tmpS;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10120 regD tmpD;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10121 convI2L_reg(tmpL, src); // Sign-extension int to long.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10122 regL_to_stkL(tmpS, tmpL); // Store long to stack.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10123 moveL2D_stack_reg(tmpD, tmpS); // Load long into double register.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10124 convL2DRaw_regD(dst, tmpD); // Convert to double.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10125 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10126 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10127
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10128 // Long to Double conversion
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10129 instruct convL2D_reg_Ex(regD dst, stackSlotL src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10130 match(Set dst (ConvL2D src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10131 ins_cost(DEFAULT_COST + MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10132
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10133 expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10134 regD tmpD;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10135 moveL2D_stack_reg(tmpD, src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10136 convL2DRaw_regD(dst, tmpD);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10137 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10138 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10139
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10140 instruct convF2D_reg(regD dst, regF src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10141 match(Set dst (ConvF2D src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10142 format %{ "FMR $dst, $src \t// float->double" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10143 // variable size, 0 or 4
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10144 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10145 // TODO: PPC port $archOpcode(ppc64Opcode_fmr);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10146 __ fmr_if_needed($dst$$FloatRegister, $src$$FloatRegister);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10147 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10148 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10149 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10150
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10151 //----------Control Flow Instructions------------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10152 // Compare Instructions
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10153
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10154 // Compare Integers
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10155 instruct cmpI_reg_reg(flagsReg crx, iRegIsrc src1, iRegIsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10156 match(Set crx (CmpI src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10157 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10158 format %{ "CMPW $crx, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10159 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10160 // TODO: PPC port $archOpcode(ppc64Opcode_cmp);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10161 __ cmpw($crx$$CondRegister, $src1$$Register, $src2$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10162 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10163 ins_pipe(pipe_class_compare);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10164 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10165
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10166 instruct cmpI_reg_imm16(flagsReg crx, iRegIsrc src1, immI16 src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10167 match(Set crx (CmpI src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10168 format %{ "CMPWI $crx, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10169 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10170 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10171 // TODO: PPC port $archOpcode(ppc64Opcode_cmpi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10172 __ cmpwi($crx$$CondRegister, $src1$$Register, $src2$$constant);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10173 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10174 ins_pipe(pipe_class_compare);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10175 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10176
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10177 // (src1 & src2) == 0?
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10178 instruct testI_reg_imm(flagsRegCR0 cr0, iRegIsrc src1, uimmI16 src2, immI_0 zero) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10179 match(Set cr0 (CmpI (AndI src1 src2) zero));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10180 // r0 is killed
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10181 format %{ "ANDI R0, $src1, $src2 \t// BTST int" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10182 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10183 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10184 // TODO: PPC port $archOpcode(ppc64Opcode_andi_);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10185 // FIXME: avoid andi_ ?
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10186 __ andi_(R0, $src1$$Register, $src2$$constant);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10187 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10188 ins_pipe(pipe_class_compare);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10189 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10190
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10191 instruct cmpL_reg_reg(flagsReg crx, iRegLsrc src1, iRegLsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10192 match(Set crx (CmpL src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10193 format %{ "CMPD $crx, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10194 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10195 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10196 // TODO: PPC port $archOpcode(ppc64Opcode_cmp);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10197 __ cmpd($crx$$CondRegister, $src1$$Register, $src2$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10198 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10199 ins_pipe(pipe_class_compare);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10200 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10201
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10202 instruct cmpL_reg_imm16(flagsReg crx, iRegLsrc src1, immL16 src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10203 match(Set crx (CmpL src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10204 format %{ "CMPDI $crx, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10205 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10206 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10207 // TODO: PPC port $archOpcode(ppc64Opcode_cmpi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10208 __ cmpdi($crx$$CondRegister, $src1$$Register, $src2$$constant);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10209 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10210 ins_pipe(pipe_class_compare);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10211 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10212
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10213 instruct testL_reg_reg(flagsRegCR0 cr0, iRegLsrc src1, iRegLsrc src2, immL_0 zero) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10214 match(Set cr0 (CmpL (AndL src1 src2) zero));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10215 // r0 is killed
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10216 format %{ "AND R0, $src1, $src2 \t// BTST long" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10217 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10218 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10219 // TODO: PPC port $archOpcode(ppc64Opcode_and_);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10220 __ and_(R0, $src1$$Register, $src2$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10221 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10222 ins_pipe(pipe_class_compare);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10223 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10224
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10225 instruct testL_reg_imm(flagsRegCR0 cr0, iRegLsrc src1, uimmL16 src2, immL_0 zero) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10226 match(Set cr0 (CmpL (AndL src1 src2) zero));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10227 // r0 is killed
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10228 format %{ "ANDI R0, $src1, $src2 \t// BTST long" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10229 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10230 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10231 // TODO: PPC port $archOpcode(ppc64Opcode_andi_);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10232 // FIXME: avoid andi_ ?
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10233 __ andi_(R0, $src1$$Register, $src2$$constant);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10234 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10235 ins_pipe(pipe_class_compare);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10236 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10237
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10238 instruct cmovI_conIvalueMinus1_conIvalue1(iRegIdst dst, flagsReg crx) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10239 // no match-rule, false predicate
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10240 effect(DEF dst, USE crx);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10241 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10242
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10243 ins_variable_size_depending_on_alignment(true);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10244
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10245 format %{ "cmovI $crx, $dst, -1, 0, +1" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10246 // Worst case is branch + move + branch + move + stop, no stop without scheduler.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10247 size(false /* TODO: PPC PORTInsertEndGroupPPC64 && Compile::current()->do_hb_scheduling())*/ ? 20 : 16);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10248 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10249 // TODO: PPC port $archOpcode(ppc64Opcode_cmove);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10250 Label done;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10251 // li(Rdst, 0); // equal -> 0
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10252 __ beq($crx$$CondRegister, done);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10253 __ li($dst$$Register, 1); // greater -> +1
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10254 __ bgt($crx$$CondRegister, done);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10255 __ li($dst$$Register, -1); // unordered or less -> -1
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10256 // TODO: PPC port__ endgroup_if_needed(_size == 20);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10257 __ bind(done);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10258 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10259 ins_pipe(pipe_class_compare);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10260 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10261
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10262 instruct cmovI_conIvalueMinus1_conIvalue0_conIvalue1_Ex(iRegIdst dst, flagsReg crx) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10263 // no match-rule, false predicate
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10264 effect(DEF dst, USE crx);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10265 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10266
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10267 format %{ "CmovI $crx, $dst, -1, 0, +1 \t// postalloc expanded" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10268 postalloc_expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10269 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10270 // replaces
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10271 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10272 // region crx
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10273 // \ |
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10274 // dst=cmovI_conIvalueMinus1_conIvalue0_conIvalue1
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10275 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10276 // with
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10277 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10278 // region
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10279 // \
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10280 // dst=loadConI16(0)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10281 // |
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10282 // ^ region crx
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10283 // | \ |
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10284 // dst=cmovI_conIvalueMinus1_conIvalue1
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10285 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10286
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10287 // Create new nodes.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10288 MachNode *m1 = new (C) loadConI16Node();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10289 MachNode *m2 = new (C) cmovI_conIvalueMinus1_conIvalue1Node();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10290
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10291 // inputs for new nodes
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10292 m1->add_req(n_region);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10293 m2->add_req(n_region, n_crx);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10294 m2->add_prec(m1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10295
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10296 // operands for new nodes
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10297 m1->_opnds[0] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10298 m1->_opnds[1] = new (C) immI16Oper(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10299 m2->_opnds[0] = op_dst;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10300 m2->_opnds[1] = op_crx;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10301
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10302 // registers for new nodes
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10303 ra_->set_pair(m1->_idx, ra_->get_reg_second(this), ra_->get_reg_first(this)); // dst
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10304 ra_->set_pair(m2->_idx, ra_->get_reg_second(this), ra_->get_reg_first(this)); // dst
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10305
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10306 // Insert new nodes.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10307 nodes->push(m1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10308 nodes->push(m2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10309 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10310 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10311
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10312 // Manifest a CmpL3 result in an integer register. Very painful.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10313 // This is the test to avoid.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10314 // (src1 < src2) ? -1 : ((src1 > src2) ? 1 : 0)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10315 instruct cmpL3_reg_reg_ExEx(iRegIdst dst, iRegLsrc src1, iRegLsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10316 match(Set dst (CmpL3 src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10317 ins_cost(DEFAULT_COST*5+BRANCH_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10318
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10319 expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10320 flagsReg tmp1;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10321 cmpL_reg_reg(tmp1, src1, src2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10322 cmovI_conIvalueMinus1_conIvalue0_conIvalue1_Ex(dst, tmp1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10323 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10324 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10325
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10326 // Implicit range checks.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10327 // A range check in the ideal world has one of the following shapes:
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10328 // - (If le (CmpU length index)), (IfTrue throw exception)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10329 // - (If lt (CmpU index length)), (IfFalse throw exception)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10330 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10331 // Match range check 'If le (CmpU length index)'.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10332 instruct rangeCheck_iReg_uimm15(cmpOp cmp, iRegIsrc src_length, uimmI15 index, label labl) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10333 match(If cmp (CmpU src_length index));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10334 effect(USE labl);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10335 predicate(TrapBasedRangeChecks &&
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10336 _kids[0]->_leaf->as_Bool()->_test._test == BoolTest::le &&
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10337 PROB_UNLIKELY(_leaf->as_If()->_prob) >= PROB_ALWAYS &&
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10338 (Matcher::branches_to_uncommon_trap(_leaf)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10339
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10340 ins_is_TrapBasedCheckNode(true);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10341
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10342 format %{ "TWI $index $cmp $src_length \t// RangeCheck => trap $labl" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10343 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10344 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10345 // TODO: PPC port $archOpcode(ppc64Opcode_twi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10346 if ($cmp$$cmpcode == 0x1 /* less_equal */) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10347 __ trap_range_check_le($src_length$$Register, $index$$constant);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10348 } else {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10349 // Both successors are uncommon traps, probability is 0.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10350 // Node got flipped during fixup flow.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10351 assert($cmp$$cmpcode == 0x9, "must be greater");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10352 __ trap_range_check_g($src_length$$Register, $index$$constant);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10353 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10354 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10355 ins_pipe(pipe_class_trap);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10356 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10357
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10358 // Match range check 'If lt (CmpU index length)'.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10359 instruct rangeCheck_iReg_iReg(cmpOp cmp, iRegIsrc src_index, iRegIsrc src_length, label labl) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10360 match(If cmp (CmpU src_index src_length));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10361 effect(USE labl);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10362 predicate(TrapBasedRangeChecks &&
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10363 _kids[0]->_leaf->as_Bool()->_test._test == BoolTest::lt &&
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10364 _leaf->as_If()->_prob >= PROB_ALWAYS &&
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10365 (Matcher::branches_to_uncommon_trap(_leaf)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10366
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10367 ins_is_TrapBasedCheckNode(true);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10368
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10369 format %{ "TW $src_index $cmp $src_length \t// RangeCheck => trap $labl" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10370 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10371 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10372 // TODO: PPC port $archOpcode(ppc64Opcode_tw);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10373 if ($cmp$$cmpcode == 0x0 /* greater_equal */) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10374 __ trap_range_check_ge($src_index$$Register, $src_length$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10375 } else {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10376 // Both successors are uncommon traps, probability is 0.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10377 // Node got flipped during fixup flow.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10378 assert($cmp$$cmpcode == 0x8, "must be less");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10379 __ trap_range_check_l($src_index$$Register, $src_length$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10380 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10381 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10382 ins_pipe(pipe_class_trap);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10383 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10384
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10385 // Match range check 'If lt (CmpU index length)'.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10386 instruct rangeCheck_uimm15_iReg(cmpOp cmp, iRegIsrc src_index, uimmI15 length, label labl) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10387 match(If cmp (CmpU src_index length));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10388 effect(USE labl);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10389 predicate(TrapBasedRangeChecks &&
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10390 _kids[0]->_leaf->as_Bool()->_test._test == BoolTest::lt &&
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10391 _leaf->as_If()->_prob >= PROB_ALWAYS &&
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10392 (Matcher::branches_to_uncommon_trap(_leaf)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10393
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10394 ins_is_TrapBasedCheckNode(true);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10395
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10396 format %{ "TWI $src_index $cmp $length \t// RangeCheck => trap $labl" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10397 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10398 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10399 // TODO: PPC port $archOpcode(ppc64Opcode_twi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10400 if ($cmp$$cmpcode == 0x0 /* greater_equal */) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10401 __ trap_range_check_ge($src_index$$Register, $length$$constant);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10402 } else {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10403 // Both successors are uncommon traps, probability is 0.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10404 // Node got flipped during fixup flow.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10405 assert($cmp$$cmpcode == 0x8, "must be less");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10406 __ trap_range_check_l($src_index$$Register, $length$$constant);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10407 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10408 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10409 ins_pipe(pipe_class_trap);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10410 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10411
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10412 instruct compU_reg_reg(flagsReg crx, iRegIsrc src1, iRegIsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10413 match(Set crx (CmpU src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10414 format %{ "CMPLW $crx, $src1, $src2 \t// unsigned" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10415 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10416 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10417 // TODO: PPC port $archOpcode(ppc64Opcode_cmpl);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10418 __ cmplw($crx$$CondRegister, $src1$$Register, $src2$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10419 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10420 ins_pipe(pipe_class_compare);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10421 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10422
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10423 instruct compU_reg_uimm16(flagsReg crx, iRegIsrc src1, uimmI16 src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10424 match(Set crx (CmpU src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10425 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10426 format %{ "CMPLWI $crx, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10427 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10428 // TODO: PPC port $archOpcode(ppc64Opcode_cmpli);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10429 __ cmplwi($crx$$CondRegister, $src1$$Register, $src2$$constant);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10430 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10431 ins_pipe(pipe_class_compare);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10432 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10433
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10434 // Implicit zero checks (more implicit null checks).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10435 // No constant pool entries required.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10436 instruct zeroCheckN_iReg_imm0(cmpOp cmp, iRegNsrc value, immN_0 zero, label labl) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10437 match(If cmp (CmpN value zero));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10438 effect(USE labl);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10439 predicate(TrapBasedNullChecks &&
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10440 _kids[0]->_leaf->as_Bool()->_test._test == BoolTest::ne &&
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10441 _leaf->as_If()->_prob >= PROB_LIKELY_MAG(4) &&
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10442 Matcher::branches_to_uncommon_trap(_leaf));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10443 ins_cost(1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10444
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10445 ins_is_TrapBasedCheckNode(true);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10446
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10447 format %{ "TDI $value $cmp $zero \t// ZeroCheckN => trap $labl" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10448 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10449 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10450 // TODO: PPC port $archOpcode(ppc64Opcode_tdi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10451 if ($cmp$$cmpcode == 0xA) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10452 __ trap_null_check($value$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10453 } else {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10454 // Both successors are uncommon traps, probability is 0.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10455 // Node got flipped during fixup flow.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10456 assert($cmp$$cmpcode == 0x2 , "must be equal(0xA) or notEqual(0x2)");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10457 __ trap_null_check($value$$Register, Assembler::traptoGreaterThanUnsigned);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10458 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10459 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10460 ins_pipe(pipe_class_trap);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10461 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10462
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10463 // Compare narrow oops.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10464 instruct cmpN_reg_reg(flagsReg crx, iRegNsrc src1, iRegNsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10465 match(Set crx (CmpN src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10466
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10467 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10468 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10469 format %{ "CMPLW $crx, $src1, $src2 \t// compressed ptr" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10470 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10471 // TODO: PPC port $archOpcode(ppc64Opcode_cmpl);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10472 __ cmplw($crx$$CondRegister, $src1$$Register, $src2$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10473 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10474 ins_pipe(pipe_class_compare);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10475 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10476
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10477 instruct cmpN_reg_imm0(flagsReg crx, iRegNsrc src1, immN_0 src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10478 match(Set crx (CmpN src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10479 // Make this more expensive than zeroCheckN_iReg_imm0.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10480 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10481
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10482 format %{ "CMPLWI $crx, $src1, $src2 \t// compressed ptr" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10483 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10484 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10485 // TODO: PPC port $archOpcode(ppc64Opcode_cmpli);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10486 __ cmplwi($crx$$CondRegister, $src1$$Register, $src2$$constant);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10487 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10488 ins_pipe(pipe_class_compare);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10489 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10490
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10491 // Implicit zero checks (more implicit null checks).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10492 // No constant pool entries required.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10493 instruct zeroCheckP_reg_imm0(cmpOp cmp, iRegP_N2P value, immP_0 zero, label labl) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10494 match(If cmp (CmpP value zero));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10495 effect(USE labl);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10496 predicate(TrapBasedNullChecks &&
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10497 _kids[0]->_leaf->as_Bool()->_test._test == BoolTest::ne &&
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10498 _leaf->as_If()->_prob >= PROB_LIKELY_MAG(4) &&
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10499 Matcher::branches_to_uncommon_trap(_leaf));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10500
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10501 ins_is_TrapBasedCheckNode(true);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10502
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10503 format %{ "TDI $value $cmp $zero \t// ZeroCheckP => trap $labl" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10504 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10505 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10506 // TODO: PPC port $archOpcode(ppc64Opcode_tdi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10507 if ($cmp$$cmpcode == 0xA) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10508 __ trap_null_check($value$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10509 } else {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10510 // Both successors are uncommon traps, probability is 0.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10511 // Node got flipped during fixup flow.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10512 assert($cmp$$cmpcode == 0x2 , "must be equal(0xA) or notEqual(0x2)");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10513 __ trap_null_check($value$$Register, Assembler::traptoGreaterThanUnsigned);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10514 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10515 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10516 ins_pipe(pipe_class_trap);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10517 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10518
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10519 // Compare Pointers
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10520 instruct cmpP_reg_reg(flagsReg crx, iRegP_N2P src1, iRegP_N2P src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10521 match(Set crx (CmpP src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10522 format %{ "CMPLD $crx, $src1, $src2 \t// ptr" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10523 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10524 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10525 // TODO: PPC port $archOpcode(ppc64Opcode_cmpl);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10526 __ cmpld($crx$$CondRegister, $src1$$Register, $src2$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10527 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10528 ins_pipe(pipe_class_compare);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10529 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10530
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10531 // Used in postalloc expand.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10532 instruct cmpP_reg_imm16(flagsReg crx, iRegPsrc src1, immL16 src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10533 // This match rule prevents reordering of node before a safepoint.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10534 // This only makes sense if this instructions is used exclusively
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10535 // for the expansion of EncodeP!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10536 match(Set crx (CmpP src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10537 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10538
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10539 format %{ "CMPDI $crx, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10540 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10541 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10542 // TODO: PPC port $archOpcode(ppc64Opcode_cmpi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10543 __ cmpdi($crx$$CondRegister, $src1$$Register, $src2$$constant);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10544 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10545 ins_pipe(pipe_class_compare);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10546 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10547
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10548 //----------Float Compares----------------------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10549
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10550 instruct cmpFUnordered_reg_reg(flagsReg crx, regF src1, regF src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10551 // no match-rule, false predicate
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10552 effect(DEF crx, USE src1, USE src2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10553 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10554
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10555 format %{ "cmpFUrd $crx, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10556 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10557 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10558 // TODO: PPC port $archOpcode(ppc64Opcode_fcmpu);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10559 __ fcmpu($crx$$CondRegister, $src1$$FloatRegister, $src2$$FloatRegister);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10560 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10561 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10562 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10563
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10564 instruct cmov_bns_less(flagsReg crx) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10565 // no match-rule, false predicate
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10566 effect(DEF crx);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10567 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10568
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10569 ins_variable_size_depending_on_alignment(true);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10570
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10571 format %{ "cmov $crx" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10572 // Worst case is branch + move + stop, no stop without scheduler.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10573 size(false /* TODO: PPC PORT(InsertEndGroupPPC64 && Compile::current()->do_hb_scheduling())*/ ? 16 : 12);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10574 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10575 // TODO: PPC port $archOpcode(ppc64Opcode_cmovecr);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10576 Label done;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10577 __ bns($crx$$CondRegister, done); // not unordered -> keep crx
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10578 __ li(R0, 0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10579 __ cmpwi($crx$$CondRegister, R0, 1); // unordered -> set crx to 'less'
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10580 // TODO PPC port __ endgroup_if_needed(_size == 16);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10581 __ bind(done);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10582 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10583 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10584 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10585
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10586 // Compare floating, generate condition code.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10587 instruct cmpF_reg_reg_Ex(flagsReg crx, regF src1, regF src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10588 // FIXME: should we match 'If cmp (CmpF src1 src2))' ??
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10589 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10590 // The following code sequence occurs a lot in mpegaudio:
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10591 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10592 // block BXX:
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10593 // 0: instruct cmpFUnordered_reg_reg (cmpF_reg_reg-0):
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10594 // cmpFUrd CCR6, F11, F9
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10595 // 4: instruct cmov_bns_less (cmpF_reg_reg-1):
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10596 // cmov CCR6
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10597 // 8: instruct branchConSched:
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10598 // B_FARle CCR6, B56 P=0.500000 C=-1.000000
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10599 match(Set crx (CmpF src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10600 ins_cost(DEFAULT_COST+BRANCH_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10601
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10602 format %{ "CmpF $crx, $src1, $src2 \t// postalloc expanded" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10603 postalloc_expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10604 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10605 // replaces
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10606 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10607 // region src1 src2
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10608 // \ | |
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10609 // crx=cmpF_reg_reg
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10610 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10611 // with
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10612 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10613 // region src1 src2
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10614 // \ | |
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10615 // crx=cmpFUnordered_reg_reg
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10616 // |
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10617 // ^ region
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10618 // | \
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10619 // crx=cmov_bns_less
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10620 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10621
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10622 // Create new nodes.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10623 MachNode *m1 = new (C) cmpFUnordered_reg_regNode();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10624 MachNode *m2 = new (C) cmov_bns_lessNode();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10625
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10626 // inputs for new nodes
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10627 m1->add_req(n_region, n_src1, n_src2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10628 m2->add_req(n_region);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10629 m2->add_prec(m1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10630
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10631 // operands for new nodes
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10632 m1->_opnds[0] = op_crx;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10633 m1->_opnds[1] = op_src1;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10634 m1->_opnds[2] = op_src2;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10635 m2->_opnds[0] = op_crx;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10636
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10637 // registers for new nodes
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10638 ra_->set_pair(m1->_idx, ra_->get_reg_second(this), ra_->get_reg_first(this)); // crx
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10639 ra_->set_pair(m2->_idx, ra_->get_reg_second(this), ra_->get_reg_first(this)); // crx
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10640
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10641 // Insert new nodes.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10642 nodes->push(m1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10643 nodes->push(m2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10644 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10645 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10646
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10647 // Compare float, generate -1,0,1
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10648 instruct cmpF3_reg_reg_ExEx(iRegIdst dst, regF src1, regF src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10649 match(Set dst (CmpF3 src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10650 ins_cost(DEFAULT_COST*5+BRANCH_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10651
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10652 expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10653 flagsReg tmp1;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10654 cmpFUnordered_reg_reg(tmp1, src1, src2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10655 cmovI_conIvalueMinus1_conIvalue0_conIvalue1_Ex(dst, tmp1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10656 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10657 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10658
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10659 instruct cmpDUnordered_reg_reg(flagsReg crx, regD src1, regD src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10660 // no match-rule, false predicate
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10661 effect(DEF crx, USE src1, USE src2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10662 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10663
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10664 format %{ "cmpFUrd $crx, $src1, $src2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10665 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10666 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10667 // TODO: PPC port $archOpcode(ppc64Opcode_fcmpu);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10668 __ fcmpu($crx$$CondRegister, $src1$$FloatRegister, $src2$$FloatRegister);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10669 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10670 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10671 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10672
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10673 instruct cmpD_reg_reg_Ex(flagsReg crx, regD src1, regD src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10674 match(Set crx (CmpD src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10675 ins_cost(DEFAULT_COST+BRANCH_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10676
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10677 format %{ "CmpD $crx, $src1, $src2 \t// postalloc expanded" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10678 postalloc_expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10679 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10680 // replaces
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10681 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10682 // region src1 src2
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10683 // \ | |
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10684 // crx=cmpD_reg_reg
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10685 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10686 // with
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10687 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10688 // region src1 src2
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10689 // \ | |
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10690 // crx=cmpDUnordered_reg_reg
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10691 // |
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10692 // ^ region
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10693 // | \
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10694 // crx=cmov_bns_less
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10695 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10696
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10697 // create new nodes
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10698 MachNode *m1 = new (C) cmpDUnordered_reg_regNode();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10699 MachNode *m2 = new (C) cmov_bns_lessNode();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10700
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10701 // inputs for new nodes
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10702 m1->add_req(n_region, n_src1, n_src2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10703 m2->add_req(n_region);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10704 m2->add_prec(m1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10705
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10706 // operands for new nodes
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10707 m1->_opnds[0] = op_crx;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10708 m1->_opnds[1] = op_src1;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10709 m1->_opnds[2] = op_src2;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10710 m2->_opnds[0] = op_crx;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10711
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10712 // registers for new nodes
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10713 ra_->set_pair(m1->_idx, ra_->get_reg_second(this), ra_->get_reg_first(this)); // crx
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10714 ra_->set_pair(m2->_idx, ra_->get_reg_second(this), ra_->get_reg_first(this)); // crx
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10715
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10716 // Insert new nodes.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10717 nodes->push(m1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10718 nodes->push(m2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10719 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10720 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10721
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10722 // Compare double, generate -1,0,1
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10723 instruct cmpD3_reg_reg_ExEx(iRegIdst dst, regD src1, regD src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10724 match(Set dst (CmpD3 src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10725 ins_cost(DEFAULT_COST*5+BRANCH_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10726
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10727 expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10728 flagsReg tmp1;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10729 cmpDUnordered_reg_reg(tmp1, src1, src2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10730 cmovI_conIvalueMinus1_conIvalue0_conIvalue1_Ex(dst, tmp1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10731 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10732 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10733
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10734 //----------Branches---------------------------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10735 // Jump
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10736
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10737 // Direct Branch.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10738 instruct branch(label labl) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10739 match(Goto);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10740 effect(USE labl);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10741 ins_cost(BRANCH_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10742
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10743 format %{ "B $labl" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10744 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10745 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10746 // TODO: PPC port $archOpcode(ppc64Opcode_b);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10747 Label d; // dummy
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10748 __ bind(d);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10749 Label* p = $labl$$label;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10750 // `p' is `NULL' when this encoding class is used only to
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10751 // determine the size of the encoded instruction.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10752 Label& l = (NULL == p)? d : *(p);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10753 __ b(l);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10754 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10755 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10756 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10757
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10758 // Conditional Near Branch
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10759 instruct branchCon(cmpOp cmp, flagsReg crx, label lbl) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10760 // Same match rule as `branchConFar'.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10761 match(If cmp crx);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10762 effect(USE lbl);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10763 ins_cost(BRANCH_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10764
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10765 // If set to 1 this indicates that the current instruction is a
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10766 // short variant of a long branch. This avoids using this
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10767 // instruction in first-pass matching. It will then only be used in
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10768 // the `Shorten_branches' pass.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10769 ins_short_branch(1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10770
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10771 format %{ "B$cmp $crx, $lbl" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10772 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10773 ins_encode( enc_bc(crx, cmp, lbl) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10774 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10775 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10776
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10777 // This is for cases when the ppc64 `bc' instruction does not
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10778 // reach far enough. So we emit a far branch here, which is more
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10779 // expensive.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10780 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10781 // Conditional Far Branch
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10782 instruct branchConFar(cmpOp cmp, flagsReg crx, label lbl) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10783 // Same match rule as `branchCon'.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10784 match(If cmp crx);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10785 effect(USE crx, USE lbl);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10786 predicate(!false /* TODO: PPC port HB_Schedule*/);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10787 // Higher cost than `branchCon'.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10788 ins_cost(5*BRANCH_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10789
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10790 // This is not a short variant of a branch, but the long variant.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10791 ins_short_branch(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10792
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10793 format %{ "B_FAR$cmp $crx, $lbl" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10794 size(8);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10795 ins_encode( enc_bc_far(crx, cmp, lbl) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10796 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10797 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10798
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10799 // Conditional Branch used with Power6 scheduler (can be far or short).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10800 instruct branchConSched(cmpOp cmp, flagsReg crx, label lbl) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10801 // Same match rule as `branchCon'.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10802 match(If cmp crx);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10803 effect(USE crx, USE lbl);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10804 predicate(false /* TODO: PPC port HB_Schedule*/);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10805 // Higher cost than `branchCon'.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10806 ins_cost(5*BRANCH_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10807
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10808 // Actually size doesn't depend on alignment but on shortening.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10809 ins_variable_size_depending_on_alignment(true);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10810 // long variant.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10811 ins_short_branch(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10812
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10813 format %{ "B_FAR$cmp $crx, $lbl" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10814 size(8); // worst case
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10815 ins_encode( enc_bc_short_far(crx, cmp, lbl) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10816 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10817 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10818
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10819 instruct branchLoopEnd(cmpOp cmp, flagsReg crx, label labl) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10820 match(CountedLoopEnd cmp crx);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10821 effect(USE labl);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10822 ins_cost(BRANCH_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10823
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10824 // short variant.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10825 ins_short_branch(1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10826
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10827 format %{ "B$cmp $crx, $labl \t// counted loop end" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10828 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10829 ins_encode( enc_bc(crx, cmp, labl) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10830 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10831 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10832
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10833 instruct branchLoopEndFar(cmpOp cmp, flagsReg crx, label labl) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10834 match(CountedLoopEnd cmp crx);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10835 effect(USE labl);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10836 predicate(!false /* TODO: PPC port HB_Schedule */);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10837 ins_cost(BRANCH_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10838
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10839 // Long variant.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10840 ins_short_branch(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10841
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10842 format %{ "B_FAR$cmp $crx, $labl \t// counted loop end" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10843 size(8);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10844 ins_encode( enc_bc_far(crx, cmp, labl) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10845 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10846 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10847
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10848 // Conditional Branch used with Power6 scheduler (can be far or short).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10849 instruct branchLoopEndSched(cmpOp cmp, flagsReg crx, label labl) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10850 match(CountedLoopEnd cmp crx);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10851 effect(USE labl);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10852 predicate(false /* TODO: PPC port HB_Schedule */);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10853 // Higher cost than `branchCon'.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10854 ins_cost(5*BRANCH_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10855
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10856 // Actually size doesn't depend on alignment but on shortening.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10857 ins_variable_size_depending_on_alignment(true);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10858 // Long variant.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10859 ins_short_branch(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10860
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10861 format %{ "B_FAR$cmp $crx, $labl \t// counted loop end" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10862 size(8); // worst case
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10863 ins_encode( enc_bc_short_far(crx, cmp, labl) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10864 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10865 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10866
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10867 // ============================================================================
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10868 // Java runtime operations, intrinsics and other complex operations.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10869
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10870 // The 2nd slow-half of a subtype check. Scan the subklass's 2ndary superklass
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10871 // array for an instance of the superklass. Set a hidden internal cache on a
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10872 // hit (cache is checked with exposed code in gen_subtype_check()). Return
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10873 // not zero for a miss or zero for a hit. The encoding ALSO sets flags.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10874 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10875 // GL TODO: Improve this.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10876 // - result should not be a TEMP
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10877 // - Add match rule as on sparc avoiding additional Cmp.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10878 instruct partialSubtypeCheck(iRegPdst result, iRegP_N2P subklass, iRegP_N2P superklass,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10879 iRegPdst tmp_klass, iRegPdst tmp_arrayptr) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10880 match(Set result (PartialSubtypeCheck subklass superklass));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10881 effect(TEMP result, TEMP tmp_klass, TEMP tmp_arrayptr);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10882 ins_cost(DEFAULT_COST*10);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10883
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10884 format %{ "PartialSubtypeCheck $result = ($subklass instanceOf $superklass) tmp: $tmp_klass, $tmp_arrayptr" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10885 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10886 // TODO: PPC port $archOpcode(ppc64Opcode_compound);
17917
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
10887 __ check_klass_subtype_slow_path($subklass$$Register, $superklass$$Register, $tmp_arrayptr$$Register,
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10888 $tmp_klass$$Register, NULL, $result$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10889 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10890 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10891 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10892
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10893 // inlined locking and unlocking
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10894
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10895 instruct cmpFastLock(flagsReg crx, iRegPdst oop, iRegPdst box, iRegPdst tmp1, iRegPdst tmp2, iRegPdst tmp3) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10896 match(Set crx (FastLock oop box));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10897 effect(TEMP tmp1, TEMP tmp2, TEMP tmp3);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10898 // TODO PPC port predicate(!UseNewFastLockPPC64 || UseBiasedLocking);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10899
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10900 format %{ "FASTLOCK $oop, $box, $tmp1, $tmp2, $tmp3" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10901 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10902 // TODO: PPC port $archOpcode(ppc64Opcode_compound);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10903 __ compiler_fast_lock_object($crx$$CondRegister, $oop$$Register, $box$$Register,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10904 $tmp3$$Register, $tmp1$$Register, $tmp2$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10905 // If locking was successfull, crx should indicate 'EQ'.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10906 // The compiler generates a branch to the runtime call to
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10907 // _complete_monitor_locking_Java for the case where crx is 'NE'.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10908 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10909 ins_pipe(pipe_class_compare);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10910 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10911
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10912 instruct cmpFastUnlock(flagsReg crx, iRegPdst oop, iRegPdst box, iRegPdst tmp1, iRegPdst tmp2, iRegPdst tmp3) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10913 match(Set crx (FastUnlock oop box));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10914 effect(TEMP tmp1, TEMP tmp2, TEMP tmp3);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10915
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10916 format %{ "FASTUNLOCK $oop, $box, $tmp1, $tmp2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10917 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10918 // TODO: PPC port $archOpcode(ppc64Opcode_compound);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10919 __ compiler_fast_unlock_object($crx$$CondRegister, $oop$$Register, $box$$Register,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10920 $tmp3$$Register, $tmp1$$Register, $tmp2$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10921 // If unlocking was successfull, crx should indicate 'EQ'.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10922 // The compiler generates a branch to the runtime call to
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10923 // _complete_monitor_unlocking_Java for the case where crx is 'NE'.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10924 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10925 ins_pipe(pipe_class_compare);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10926 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10927
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10928 // Align address.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10929 instruct align_addr(iRegPdst dst, iRegPsrc src, immLnegpow2 mask) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10930 match(Set dst (CastX2P (AndL (CastP2X src) mask)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10931
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10932 format %{ "ANDDI $dst, $src, $mask \t// next aligned address" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10933 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10934 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10935 // TODO: PPC port $archOpcode(ppc64Opcode_rldicr);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10936 __ clrrdi($dst$$Register, $src$$Register, log2_long((jlong)-$mask$$constant));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10937 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10938 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10939 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10940
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10941 // Array size computation.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10942 instruct array_size(iRegLdst dst, iRegPsrc end, iRegPsrc start) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10943 match(Set dst (SubL (CastP2X end) (CastP2X start)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10944
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10945 format %{ "SUB $dst, $end, $start \t// array size in bytes" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10946 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10947 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10948 // TODO: PPC port $archOpcode(ppc64Opcode_subf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10949 __ subf($dst$$Register, $start$$Register, $end$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10950 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10951 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10952 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10953
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10954 // Clear-array with dynamic array-size.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10955 instruct inlineCallClearArray(rarg1RegL cnt, rarg2RegP base, Universe dummy, regCTR ctr) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10956 match(Set dummy (ClearArray cnt base));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10957 effect(USE_KILL cnt, USE_KILL base, KILL ctr);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10958 ins_cost(MEMORY_REF_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10959
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10960 ins_alignment(8); // 'compute_padding()' gets called, up to this number-1 nops will get inserted.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10961
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10962 format %{ "ClearArray $cnt, $base" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10963 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10964 // TODO: PPC port $archOpcode(ppc64Opcode_compound);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10965 __ clear_memory_doubleword($base$$Register, $cnt$$Register); // kills cnt, base, R0
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10966 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10967 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10968 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10969
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10970 // String_IndexOf for needle of length 1.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10971 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10972 // Match needle into immediate operands: no loadConP node needed. Saves one
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10973 // register and two instructions over string_indexOf_imm1Node.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10974 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10975 // Assumes register result differs from all input registers.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10976 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10977 // Preserves registers haystack, haycnt
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10978 // Kills registers tmp1, tmp2
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10979 // Defines registers result
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10980 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10981 // Use dst register classes if register gets killed, as it is the case for tmp registers!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10982 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10983 // Unfortunately this does not match too often. In many situations the AddP is used
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10984 // by several nodes, even several StrIndexOf nodes, breaking the match tree.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10985 instruct string_indexOf_imm1_char(iRegIdst result, iRegPsrc haystack, iRegIsrc haycnt,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10986 immP needleImm, immL offsetImm, immI_1 needlecntImm,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10987 iRegIdst tmp1, iRegIdst tmp2,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10988 flagsRegCR0 cr0, flagsRegCR1 cr1) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10989 predicate(SpecialStringIndexOf); // type check implicit by parameter type, See Matcher::match_rule_supported
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10990 match(Set result (StrIndexOf (Binary haystack haycnt) (Binary (AddP needleImm offsetImm) needlecntImm)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10991
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10992 effect(TEMP result, TEMP tmp1, TEMP tmp2, KILL cr0, KILL cr1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10993
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10994 ins_cost(150);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10995 format %{ "String IndexOf CSCL1 $haystack[0..$haycnt], $needleImm+$offsetImm[0..$needlecntImm]"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10996 "-> $result \t// KILL $haycnt, $tmp1, $tmp2, $cr0, $cr1" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10997
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10998 ins_alignment(8); // 'compute_padding()' gets called, up to this number-1 nops will get inserted
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
10999 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11000 // TODO: PPC port $archOpcode(ppc64Opcode_compound);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11001 immPOper *needleOper = (immPOper *)$needleImm;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11002 const TypeOopPtr *t = needleOper->type()->isa_oopptr();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11003 ciTypeArray* needle_values = t->const_oop()->as_type_array(); // Pointer to live char *
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11004
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11005 __ string_indexof_1($result$$Register,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11006 $haystack$$Register, $haycnt$$Register,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11007 R0, needle_values->char_at(0),
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11008 $tmp1$$Register, $tmp2$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11009 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11010 ins_pipe(pipe_class_compare);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11011 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11012
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11013 // String_IndexOf for needle of length 1.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11014 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11015 // Special case requires less registers and emits less instructions.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11016 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11017 // Assumes register result differs from all input registers.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11018 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11019 // Preserves registers haystack, haycnt
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11020 // Kills registers tmp1, tmp2, needle
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11021 // Defines registers result
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11022 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11023 // Use dst register classes if register gets killed, as it is the case for tmp registers!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11024 instruct string_indexOf_imm1(iRegIdst result, iRegPsrc haystack, iRegIsrc haycnt,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11025 rscratch2RegP needle, immI_1 needlecntImm,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11026 iRegIdst tmp1, iRegIdst tmp2,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11027 flagsRegCR0 cr0, flagsRegCR1 cr1) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11028 match(Set result (StrIndexOf (Binary haystack haycnt) (Binary needle needlecntImm)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11029 effect(USE_KILL needle, /* TDEF needle, */ TEMP result,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11030 TEMP tmp1, TEMP tmp2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11031 // Required for EA: check if it is still a type_array.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11032 predicate(SpecialStringIndexOf && n->in(3)->in(1)->bottom_type()->is_aryptr()->const_oop() &&
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11033 n->in(3)->in(1)->bottom_type()->is_aryptr()->const_oop()->is_type_array());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11034 ins_cost(180);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11035
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11036 ins_alignment(8); // 'compute_padding()' gets called, up to this number-1 nops will get inserted.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11037
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11038 format %{ "String IndexOf SCL1 $haystack[0..$haycnt], $needle[0..$needlecntImm]"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11039 " -> $result \t// KILL $haycnt, $needle, $tmp1, $tmp2, $cr0, $cr1" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11040 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11041 // TODO: PPC port $archOpcode(ppc64Opcode_compound);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11042 Node *ndl = in(operand_index($needle)); // The node that defines needle.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11043 ciTypeArray* needle_values = ndl->bottom_type()->is_aryptr()->const_oop()->as_type_array();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11044 guarantee(needle_values, "sanity");
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11045 if (needle_values != NULL) {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11046 __ string_indexof_1($result$$Register,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11047 $haystack$$Register, $haycnt$$Register,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11048 R0, needle_values->char_at(0),
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11049 $tmp1$$Register, $tmp2$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11050 } else {
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11051 __ string_indexof_1($result$$Register,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11052 $haystack$$Register, $haycnt$$Register,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11053 $needle$$Register, 0,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11054 $tmp1$$Register, $tmp2$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11055 }
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11056 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11057 ins_pipe(pipe_class_compare);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11058 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11059
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11060 // String_IndexOf.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11061 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11062 // Length of needle as immediate. This saves instruction loading constant needle
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11063 // length.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11064 // @@@ TODO Specify rules for length < 8 or so, and roll out comparison of needle
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11065 // completely or do it in vector instruction. This should save registers for
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11066 // needlecnt and needle.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11067 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11068 // Assumes register result differs from all input registers.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11069 // Overwrites haycnt, needlecnt.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11070 // Use dst register classes if register gets killed, as it is the case for tmp registers!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11071 instruct string_indexOf_imm(iRegIdst result, iRegPsrc haystack, rscratch1RegI haycnt,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11072 iRegPsrc needle, uimmI15 needlecntImm,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11073 iRegIdst tmp1, iRegIdst tmp2, iRegIdst tmp3, iRegIdst tmp4, iRegIdst tmp5,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11074 flagsRegCR0 cr0, flagsRegCR1 cr1, flagsRegCR6 cr6) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11075 match(Set result (StrIndexOf (Binary haystack haycnt) (Binary needle needlecntImm)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11076 effect(USE_KILL haycnt, /* better: TDEF haycnt, */ TEMP result,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11077 TEMP tmp1, TEMP tmp2, TEMP tmp3, TEMP tmp4, TEMP tmp5, KILL cr0, KILL cr1, KILL cr6);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11078 // Required for EA: check if it is still a type_array.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11079 predicate(SpecialStringIndexOf && n->in(3)->in(1)->bottom_type()->is_aryptr()->const_oop() &&
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11080 n->in(3)->in(1)->bottom_type()->is_aryptr()->const_oop()->is_type_array());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11081 ins_cost(250);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11082
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11083 ins_alignment(8); // 'compute_padding()' gets called, up to this number-1 nops will get inserted.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11084
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11085 format %{ "String IndexOf SCL $haystack[0..$haycnt], $needle[0..$needlecntImm]"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11086 " -> $result \t// KILL $haycnt, $tmp1, $tmp2, $tmp3, $tmp4, $tmp5, $cr0, $cr1" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11087 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11088 // TODO: PPC port $archOpcode(ppc64Opcode_compound);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11089 Node *ndl = in(operand_index($needle)); // The node that defines needle.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11090 ciTypeArray* needle_values = ndl->bottom_type()->is_aryptr()->const_oop()->as_type_array();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11091
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11092 __ string_indexof($result$$Register,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11093 $haystack$$Register, $haycnt$$Register,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11094 $needle$$Register, needle_values, $tmp5$$Register, $needlecntImm$$constant,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11095 $tmp1$$Register, $tmp2$$Register, $tmp3$$Register, $tmp4$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11096 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11097 ins_pipe(pipe_class_compare);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11098 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11099
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11100 // StrIndexOf node.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11101 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11102 // Assumes register result differs from all input registers.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11103 // Overwrites haycnt, needlecnt.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11104 // Use dst register classes if register gets killed, as it is the case for tmp registers!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11105 instruct string_indexOf(iRegIdst result, iRegPsrc haystack, rscratch1RegI haycnt, iRegPsrc needle, rscratch2RegI needlecnt,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11106 iRegLdst tmp1, iRegLdst tmp2, iRegLdst tmp3, iRegLdst tmp4,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11107 flagsRegCR0 cr0, flagsRegCR1 cr1, flagsRegCR6 cr6) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11108 match(Set result (StrIndexOf (Binary haystack haycnt) (Binary needle needlecnt)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11109 effect(USE_KILL haycnt, USE_KILL needlecnt, /*better: TDEF haycnt, TDEF needlecnt,*/
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11110 TEMP result,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11111 TEMP tmp1, TEMP tmp2, TEMP tmp3, TEMP tmp4, KILL cr0, KILL cr1, KILL cr6);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11112 predicate(SpecialStringIndexOf); // See Matcher::match_rule_supported.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11113 ins_cost(300);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11114
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11115 ins_alignment(8); // 'compute_padding()' gets called, up to this number-1 nops will get inserted.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11116
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11117 format %{ "String IndexOf $haystack[0..$haycnt], $needle[0..$needlecnt]"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11118 " -> $result \t// KILL $haycnt, $needlecnt, $tmp1, $tmp2, $tmp3, $tmp4, $cr0, $cr1" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11119 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11120 // TODO: PPC port $archOpcode(ppc64Opcode_compound);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11121 __ string_indexof($result$$Register,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11122 $haystack$$Register, $haycnt$$Register,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11123 $needle$$Register, NULL, $needlecnt$$Register, 0, // needlecnt not constant.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11124 $tmp1$$Register, $tmp2$$Register, $tmp3$$Register, $tmp4$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11125 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11126 ins_pipe(pipe_class_compare);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11127 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11128
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11129 // String equals with immediate.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11130 instruct string_equals_imm(iRegPsrc str1, iRegPsrc str2, uimmI15 cntImm, iRegIdst result,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11131 iRegPdst tmp1, iRegPdst tmp2,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11132 flagsRegCR0 cr0, flagsRegCR6 cr6, regCTR ctr) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11133 match(Set result (StrEquals (Binary str1 str2) cntImm));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11134 effect(TEMP result, TEMP tmp1, TEMP tmp2,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11135 KILL cr0, KILL cr6, KILL ctr);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11136 predicate(SpecialStringEquals); // See Matcher::match_rule_supported.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11137 ins_cost(250);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11138
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11139 ins_alignment(8); // 'compute_padding()' gets called, up to this number-1 nops will get inserted.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11140
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11141 format %{ "String Equals SCL [0..$cntImm]($str1),[0..$cntImm]($str2)"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11142 " -> $result \t// KILL $cr0, $cr6, $ctr, TEMP $result, $tmp1, $tmp2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11143 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11144 // TODO: PPC port $archOpcode(ppc64Opcode_compound);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11145 __ char_arrays_equalsImm($str1$$Register, $str2$$Register, $cntImm$$constant,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11146 $result$$Register, $tmp1$$Register, $tmp2$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11147 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11148 ins_pipe(pipe_class_compare);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11149 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11150
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11151 // String equals.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11152 // Use dst register classes if register gets killed, as it is the case for TEMP operands!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11153 instruct string_equals(iRegPsrc str1, iRegPsrc str2, iRegIsrc cnt, iRegIdst result,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11154 iRegPdst tmp1, iRegPdst tmp2, iRegPdst tmp3, iRegPdst tmp4, iRegPdst tmp5,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11155 flagsRegCR0 cr0, flagsRegCR1 cr1, flagsRegCR6 cr6, regCTR ctr) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11156 match(Set result (StrEquals (Binary str1 str2) cnt));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11157 effect(TEMP result, TEMP tmp1, TEMP tmp2, TEMP tmp3, TEMP tmp4, TEMP tmp5,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11158 KILL cr0, KILL cr1, KILL cr6, KILL ctr);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11159 predicate(SpecialStringEquals); // See Matcher::match_rule_supported.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11160 ins_cost(300);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11161
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11162 ins_alignment(8); // 'compute_padding()' gets called, up to this number-1 nops will get inserted.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11163
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11164 format %{ "String Equals [0..$cnt]($str1),[0..$cnt]($str2) -> $result"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11165 " \t// KILL $cr0, $cr1, $cr6, $ctr, TEMP $result, $tmp1, $tmp2, $tmp3, $tmp4, $tmp5" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11166 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11167 // TODO: PPC port $archOpcode(ppc64Opcode_compound);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11168 __ char_arrays_equals($str1$$Register, $str2$$Register, $cnt$$Register, $result$$Register,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11169 $tmp1$$Register, $tmp2$$Register, $tmp3$$Register, $tmp4$$Register, $tmp5$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11170 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11171 ins_pipe(pipe_class_compare);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11172 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11173
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11174 // String compare.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11175 // Char[] pointers are passed in.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11176 // Use dst register classes if register gets killed, as it is the case for TEMP operands!
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11177 instruct string_compare(rarg1RegP str1, rarg2RegP str2, rarg3RegI cnt1, rarg4RegI cnt2, iRegIdst result,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11178 iRegPdst tmp, flagsRegCR0 cr0, regCTR ctr) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11179 match(Set result (StrComp (Binary str1 cnt1) (Binary str2 cnt2)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11180 effect(USE_KILL cnt1, USE_KILL cnt2, USE_KILL str1, USE_KILL str2, TEMP result, TEMP tmp, KILL cr0, KILL ctr);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11181 ins_cost(300);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11182
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11183 ins_alignment(8); // 'compute_padding()' gets called, up to this number-1 nops will get inserted.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11184
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11185 format %{ "String Compare $str1[0..$cnt1], $str2[0..$cnt2] -> $result"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11186 " \t// TEMP $tmp, $result KILLs $str1, $cnt1, $str2, $cnt2, $cr0, $ctr" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11187 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11188 // TODO: PPC port $archOpcode(ppc64Opcode_compound);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11189 __ string_compare($str1$$Register, $str2$$Register, $cnt1$$Register, $cnt2$$Register,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11190 $result$$Register, $tmp$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11191 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11192 ins_pipe(pipe_class_compare);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11193 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11194
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11195 //---------- Min/Max Instructions ---------------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11196
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11197 instruct minI_reg_reg_Ex(iRegIdst dst, iRegIsrc src1, iRegIsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11198 match(Set dst (MinI src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11199 ins_cost(DEFAULT_COST*6);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11200
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11201 expand %{
17917
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
11202 iRegLdst src1s;
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
11203 iRegLdst src2s;
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
11204 iRegLdst diff;
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
11205 iRegLdst sm;
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
11206 iRegLdst doz; // difference or zero
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
11207 convI2L_reg(src1s, src1); // Ensure proper sign extension.
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
11208 convI2L_reg(src2s, src2); // Ensure proper sign extension.
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
11209 subL_reg_reg(diff, src2s, src1s);
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11210 // Need to consider >=33 bit result, therefore we need signmaskL.
17917
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
11211 signmask64L_regL(sm, diff);
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
11212 andL_reg_reg(doz, diff, sm); // <=0
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
11213 addI_regL_regL(dst, doz, src1s);
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11214 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11215 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11216
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11217 instruct maxI_reg_reg_Ex(iRegIdst dst, iRegIsrc src1, iRegIsrc src2) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11218 match(Set dst (MaxI src1 src2));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11219 ins_cost(DEFAULT_COST*6);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11220
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11221 expand %{
17917
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
11222 iRegLdst src1s;
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
11223 iRegLdst src2s;
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
11224 iRegLdst diff;
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
11225 iRegLdst sm;
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
11226 iRegLdst doz; // difference or zero
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
11227 convI2L_reg(src1s, src1); // Ensure proper sign extension.
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
11228 convI2L_reg(src2s, src2); // Ensure proper sign extension.
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
11229 subL_reg_reg(diff, src2s, src1s);
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11230 // Need to consider >=33 bit result, therefore we need signmaskL.
17917
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
11231 signmask64L_regL(sm, diff);
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
11232 andcL_reg_reg(doz, diff, sm); // >=0
63c5920a038d 8042309: Some bugfixes for the ppc64 port.
goetz
parents: 17814
diff changeset
11233 addI_regL_regL(dst, doz, src1s);
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11234 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11235 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11236
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11237 //---------- Population Count Instructions ------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11238
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11239 // Popcnt for Power7.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11240 instruct popCountI(iRegIdst dst, iRegIsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11241 match(Set dst (PopCountI src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11242 predicate(UsePopCountInstruction && VM_Version::has_popcntw());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11243 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11244
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11245 format %{ "POPCNTW $dst, $src" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11246 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11247 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11248 // TODO: PPC port $archOpcode(ppc64Opcode_popcntb);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11249 __ popcntw($dst$$Register, $src$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11250 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11251 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11252 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11253
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11254 // Popcnt for Power7.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11255 instruct popCountL(iRegIdst dst, iRegLsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11256 predicate(UsePopCountInstruction && VM_Version::has_popcntw());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11257 match(Set dst (PopCountL src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11258 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11259
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11260 format %{ "POPCNTD $dst, $src" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11261 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11262 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11263 // TODO: PPC port $archOpcode(ppc64Opcode_popcntb);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11264 __ popcntd($dst$$Register, $src$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11265 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11266 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11267 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11268
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11269 instruct countLeadingZerosI(iRegIdst dst, iRegIsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11270 match(Set dst (CountLeadingZerosI src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11271 predicate(UseCountLeadingZerosInstructionsPPC64); // See Matcher::match_rule_supported.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11272 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11273
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11274 format %{ "CNTLZW $dst, $src" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11275 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11276 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11277 // TODO: PPC port $archOpcode(ppc64Opcode_cntlzw);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11278 __ cntlzw($dst$$Register, $src$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11279 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11280 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11281 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11282
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11283 instruct countLeadingZerosL(iRegIdst dst, iRegLsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11284 match(Set dst (CountLeadingZerosL src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11285 predicate(UseCountLeadingZerosInstructionsPPC64); // See Matcher::match_rule_supported.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11286 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11287
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11288 format %{ "CNTLZD $dst, $src" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11289 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11290 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11291 // TODO: PPC port $archOpcode(ppc64Opcode_cntlzd);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11292 __ cntlzd($dst$$Register, $src$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11293 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11294 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11295 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11296
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11297 instruct countLeadingZerosP(iRegIdst dst, iRegPsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11298 // no match-rule, false predicate
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11299 effect(DEF dst, USE src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11300 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11301
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11302 format %{ "CNTLZD $dst, $src" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11303 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11304 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11305 // TODO: PPC port $archOpcode(ppc64Opcode_cntlzd);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11306 __ cntlzd($dst$$Register, $src$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11307 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11308 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11309 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11310
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11311 instruct countTrailingZerosI_Ex(iRegIdst dst, iRegIsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11312 match(Set dst (CountTrailingZerosI src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11313 predicate(UseCountLeadingZerosInstructionsPPC64);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11314 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11315
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11316 expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11317 immI16 imm1 %{ (int)-1 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11318 immI16 imm2 %{ (int)32 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11319 immI_minus1 m1 %{ -1 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11320 iRegIdst tmpI1;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11321 iRegIdst tmpI2;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11322 iRegIdst tmpI3;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11323 addI_reg_imm16(tmpI1, src, imm1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11324 andcI_reg_reg(tmpI2, src, m1, tmpI1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11325 countLeadingZerosI(tmpI3, tmpI2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11326 subI_imm16_reg(dst, imm2, tmpI3);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11327 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11328 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11329
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11330 instruct countTrailingZerosL_Ex(iRegIdst dst, iRegLsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11331 match(Set dst (CountTrailingZerosL src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11332 predicate(UseCountLeadingZerosInstructionsPPC64);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11333 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11334
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11335 expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11336 immL16 imm1 %{ (long)-1 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11337 immI16 imm2 %{ (int)64 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11338 iRegLdst tmpL1;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11339 iRegLdst tmpL2;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11340 iRegIdst tmpL3;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11341 addL_reg_imm16(tmpL1, src, imm1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11342 andcL_reg_reg(tmpL2, tmpL1, src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11343 countLeadingZerosL(tmpL3, tmpL2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11344 subI_imm16_reg(dst, imm2, tmpL3);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11345 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11346 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11347
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11348 // Expand nodes for byte_reverse_int.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11349 instruct insrwi_a(iRegIdst dst, iRegIsrc src, immI16 pos, immI16 shift) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11350 effect(DEF dst, USE src, USE pos, USE shift);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11351 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11352
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11353 format %{ "INSRWI $dst, $src, $pos, $shift" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11354 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11355 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11356 // TODO: PPC port $archOpcode(ppc64Opcode_rlwimi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11357 __ insrwi($dst$$Register, $src$$Register, $shift$$constant, $pos$$constant);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11358 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11359 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11360 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11361
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11362 // As insrwi_a, but with USE_DEF.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11363 instruct insrwi(iRegIdst dst, iRegIsrc src, immI16 pos, immI16 shift) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11364 effect(USE_DEF dst, USE src, USE pos, USE shift);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11365 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11366
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11367 format %{ "INSRWI $dst, $src, $pos, $shift" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11368 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11369 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11370 // TODO: PPC port $archOpcode(ppc64Opcode_rlwimi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11371 __ insrwi($dst$$Register, $src$$Register, $shift$$constant, $pos$$constant);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11372 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11373 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11374 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11375
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11376 // Just slightly faster than java implementation.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11377 instruct bytes_reverse_int_Ex(iRegIdst dst, iRegIsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11378 match(Set dst (ReverseBytesI src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11379 predicate(UseCountLeadingZerosInstructionsPPC64);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11380 ins_cost(DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11381
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11382 expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11383 immI16 imm24 %{ (int) 24 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11384 immI16 imm16 %{ (int) 16 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11385 immI16 imm8 %{ (int) 8 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11386 immI16 imm4 %{ (int) 4 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11387 immI16 imm0 %{ (int) 0 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11388 iRegLdst tmpI1;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11389 iRegLdst tmpI2;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11390 iRegLdst tmpI3;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11391
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11392 urShiftI_reg_imm(tmpI1, src, imm24);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11393 insrwi_a(dst, tmpI1, imm24, imm8);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11394 urShiftI_reg_imm(tmpI2, src, imm16);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11395 insrwi(dst, tmpI2, imm8, imm16);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11396 urShiftI_reg_imm(tmpI3, src, imm8);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11397 insrwi(dst, tmpI3, imm8, imm8);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11398 insrwi(dst, src, imm0, imm8);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11399 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11400 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11401
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11402 //---------- Replicate Vector Instructions ------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11403
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11404 // Insrdi does replicate if src == dst.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11405 instruct repl32(iRegLdst dst) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11406 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11407 effect(USE_DEF dst);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11408
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11409 format %{ "INSRDI $dst, #0, $dst, #32 \t// replicate" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11410 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11411 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11412 // TODO: PPC port $archOpcode(ppc64Opcode_rldimi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11413 __ insrdi($dst$$Register, $dst$$Register, 32, 0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11414 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11415 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11416 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11417
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11418 // Insrdi does replicate if src == dst.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11419 instruct repl48(iRegLdst dst) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11420 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11421 effect(USE_DEF dst);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11422
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11423 format %{ "INSRDI $dst, #0, $dst, #48 \t// replicate" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11424 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11425 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11426 // TODO: PPC port $archOpcode(ppc64Opcode_rldimi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11427 __ insrdi($dst$$Register, $dst$$Register, 48, 0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11428 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11429 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11430 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11431
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11432 // Insrdi does replicate if src == dst.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11433 instruct repl56(iRegLdst dst) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11434 predicate(false);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11435 effect(USE_DEF dst);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11436
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11437 format %{ "INSRDI $dst, #0, $dst, #56 \t// replicate" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11438 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11439 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11440 // TODO: PPC port $archOpcode(ppc64Opcode_rldimi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11441 __ insrdi($dst$$Register, $dst$$Register, 56, 0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11442 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11443 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11444 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11446 instruct repl8B_reg_Ex(iRegLdst dst, iRegIsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11447 match(Set dst (ReplicateB src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11448 predicate(n->as_Vector()->length() == 8);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11449 expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11450 moveReg(dst, src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11451 repl56(dst);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11452 repl48(dst);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11453 repl32(dst);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11454 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11455 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11456
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11457 instruct repl8B_immI0(iRegLdst dst, immI_0 zero) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11458 match(Set dst (ReplicateB zero));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11459 predicate(n->as_Vector()->length() == 8);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11460 format %{ "LI $dst, #0 \t// replicate8B" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11461 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11462 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11463 // TODO: PPC port $archOpcode(ppc64Opcode_addi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11464 __ li($dst$$Register, (int)((short)($zero$$constant & 0xFFFF)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11465 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11466 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11467 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11468
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11469 instruct repl8B_immIminus1(iRegLdst dst, immI_minus1 src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11470 match(Set dst (ReplicateB src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11471 predicate(n->as_Vector()->length() == 8);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11472 format %{ "LI $dst, #-1 \t// replicate8B" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11473 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11474 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11475 // TODO: PPC port $archOpcode(ppc64Opcode_addi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11476 __ li($dst$$Register, (int)((short)($src$$constant & 0xFFFF)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11477 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11478 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11479 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11480
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11481 instruct repl4S_reg_Ex(iRegLdst dst, iRegIsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11482 match(Set dst (ReplicateS src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11483 predicate(n->as_Vector()->length() == 4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11484 expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11485 moveReg(dst, src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11486 repl48(dst);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11487 repl32(dst);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11488 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11489 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11490
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11491 instruct repl4S_immI0(iRegLdst dst, immI_0 zero) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11492 match(Set dst (ReplicateS zero));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11493 predicate(n->as_Vector()->length() == 4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11494 format %{ "LI $dst, #0 \t// replicate4C" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11495 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11496 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11497 // TODO: PPC port $archOpcode(ppc64Opcode_addi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11498 __ li($dst$$Register, (int)((short)($zero$$constant & 0xFFFF)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11499 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11500 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11501 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11502
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11503 instruct repl4S_immIminus1(iRegLdst dst, immI_minus1 src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11504 match(Set dst (ReplicateS src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11505 predicate(n->as_Vector()->length() == 4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11506 format %{ "LI $dst, -1 \t// replicate4C" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11507 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11508 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11509 // TODO: PPC port $archOpcode(ppc64Opcode_addi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11510 __ li($dst$$Register, (int)((short)($src$$constant & 0xFFFF)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11511 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11512 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11513 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11514
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11515 instruct repl2I_reg_Ex(iRegLdst dst, iRegIsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11516 match(Set dst (ReplicateI src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11517 predicate(n->as_Vector()->length() == 2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11518 ins_cost(2 * DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11519 expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11520 moveReg(dst, src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11521 repl32(dst);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11522 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11523 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11524
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11525 instruct repl2I_immI0(iRegLdst dst, immI_0 zero) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11526 match(Set dst (ReplicateI zero));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11527 predicate(n->as_Vector()->length() == 2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11528 format %{ "LI $dst, #0 \t// replicate4C" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11529 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11530 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11531 // TODO: PPC port $archOpcode(ppc64Opcode_addi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11532 __ li($dst$$Register, (int)((short)($zero$$constant & 0xFFFF)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11533 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11534 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11535 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11536
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11537 instruct repl2I_immIminus1(iRegLdst dst, immI_minus1 src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11538 match(Set dst (ReplicateI src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11539 predicate(n->as_Vector()->length() == 2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11540 format %{ "LI $dst, -1 \t// replicate4C" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11541 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11542 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11543 // TODO: PPC port $archOpcode(ppc64Opcode_addi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11544 __ li($dst$$Register, (int)((short)($src$$constant & 0xFFFF)));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11545 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11546 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11547 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11548
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11549 // Move float to int register via stack, replicate.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11550 instruct repl2F_reg_Ex(iRegLdst dst, regF src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11551 match(Set dst (ReplicateF src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11552 predicate(n->as_Vector()->length() == 2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11553 ins_cost(2 * MEMORY_REF_COST + DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11554 expand %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11555 stackSlotL tmpS;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11556 iRegIdst tmpI;
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11557 moveF2I_reg_stack(tmpS, src); // Move float to stack.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11558 moveF2I_stack_reg(tmpI, tmpS); // Move stack to int reg.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11559 moveReg(dst, tmpI); // Move int to long reg.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11560 repl32(dst); // Replicate bitpattern.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11561 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11562 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11563
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11564 // Replicate scalar constant to packed float values in Double register
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11565 instruct repl2F_immF_Ex(iRegLdst dst, immF src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11566 match(Set dst (ReplicateF src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11567 predicate(n->as_Vector()->length() == 2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11568 ins_cost(5 * DEFAULT_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11569
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11570 format %{ "LD $dst, offset, $constanttablebase\t// load replicated float $src $src from table, postalloc expanded" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11571 postalloc_expand( postalloc_expand_load_replF_constant(dst, src, constanttablebase) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11572 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11573
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11574 // Replicate scalar zero constant to packed float values in Double register
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11575 instruct repl2F_immF0(iRegLdst dst, immF_0 zero) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11576 match(Set dst (ReplicateF zero));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11577 predicate(n->as_Vector()->length() == 2);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11578
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11579 format %{ "LI $dst, #0 \t// replicate2F" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11580 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11581 // TODO: PPC port $archOpcode(ppc64Opcode_addi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11582 __ li($dst$$Register, 0x0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11583 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11584 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11585 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11586
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11587 // ============================================================================
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11588 // Safepoint Instruction
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11589
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11590 instruct safePoint_poll(iRegPdst poll) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11591 match(SafePoint poll);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11592 predicate(LoadPollAddressFromThread);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11593
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11594 // It caused problems to add the effect that r0 is killed, but this
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11595 // effect no longer needs to be mentioned, since r0 is not contained
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11596 // in a reg_class.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11597
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11598 format %{ "LD R0, #0, $poll \t// Safepoint poll for GC" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11599 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11600 ins_encode( enc_poll(0x0, poll) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11601 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11602 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11603
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11604 // Safepoint without per-thread support. Load address of page to poll
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11605 // as constant.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11606 // Rscratch2RegP is R12.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11607 // LoadConPollAddr node is added in pd_post_matching_hook(). It must be
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11608 // a seperate node so that the oop map is at the right location.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11609 instruct safePoint_poll_conPollAddr(rscratch2RegP poll) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11610 match(SafePoint poll);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11611 predicate(!LoadPollAddressFromThread);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11612
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11613 // It caused problems to add the effect that r0 is killed, but this
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11614 // effect no longer needs to be mentioned, since r0 is not contained
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11615 // in a reg_class.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11616
17807
71a71b0bc844 8037915: PPC64/AIX: Several smaller fixes
goetz
parents: 17803
diff changeset
11617 format %{ "LD R0, #0, R12 \t// Safepoint poll for GC" %}
14445
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11618 ins_encode( enc_poll(0x0, poll) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11619 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11620 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11621
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11622 // ============================================================================
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11623 // Call Instructions
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11624
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11625 // Call Java Static Instruction
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11626
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11627 // Schedulable version of call static node.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11628 instruct CallStaticJavaDirect(method meth) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11629 match(CallStaticJava);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11630 effect(USE meth);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11631 predicate(!((CallStaticJavaNode*)n)->is_method_handle_invoke());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11632 ins_cost(CALL_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11633
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11634 ins_num_consts(3 /* up to 3 patchable constants: inline cache, 2 call targets. */);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11635
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11636 format %{ "CALL,static $meth \t// ==> " %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11637 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11638 ins_encode( enc_java_static_call(meth) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11639 ins_pipe(pipe_class_call);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11640 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11641
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11642 // Schedulable version of call static node.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11643 instruct CallStaticJavaDirectHandle(method meth) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11644 match(CallStaticJava);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11645 effect(USE meth);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11646 predicate(((CallStaticJavaNode*)n)->is_method_handle_invoke());
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11647 ins_cost(CALL_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11648
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11649 ins_num_consts(3 /* up to 3 patchable constants: inline cache, 2 call targets. */);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11650
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11651 format %{ "CALL,static $meth \t// ==> " %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11652 ins_encode( enc_java_handle_call(meth) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11653 ins_pipe(pipe_class_call);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11654 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11655
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11656 // Call Java Dynamic Instruction
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11657
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11658 // Used by postalloc expand of CallDynamicJavaDirectSchedEx (actual call).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11659 // Loading of IC was postalloc expanded. The nodes loading the IC are reachable
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11660 // via fields ins_field_load_ic_hi_node and ins_field_load_ic_node.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11661 // The call destination must still be placed in the constant pool.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11662 instruct CallDynamicJavaDirectSched(method meth) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11663 match(CallDynamicJava); // To get all the data fields we need ...
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11664 effect(USE meth);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11665 predicate(false); // ... but never match.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11666
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11667 ins_field_load_ic_hi_node(loadConL_hiNode*);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11668 ins_field_load_ic_node(loadConLNode*);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11669 ins_num_consts(1 /* 1 patchable constant: call destination */);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11670
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11671 format %{ "BL \t// dynamic $meth ==> " %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11672 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11673 ins_encode( enc_java_dynamic_call_sched(meth) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11674 ins_pipe(pipe_class_call);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11675 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11676
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11677 // Schedulable (i.e. postalloc expanded) version of call dynamic java.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11678 // We use postalloc expanded calls if we use inline caches
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11679 // and do not update method data.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11680 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11681 // This instruction has two constants: inline cache (IC) and call destination.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11682 // Loading the inline cache will be postalloc expanded, thus leaving a call with
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11683 // one constant.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11684 instruct CallDynamicJavaDirectSched_Ex(method meth) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11685 match(CallDynamicJava);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11686 effect(USE meth);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11687 predicate(UseInlineCaches);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11688 ins_cost(CALL_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11689
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11690 ins_num_consts(2 /* 2 patchable constants: inline cache, call destination. */);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11691
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11692 format %{ "CALL,dynamic $meth \t// postalloc expanded" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11693 postalloc_expand( postalloc_expand_java_dynamic_call_sched(meth, constanttablebase) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11694 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11695
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11696 // Compound version of call dynamic java
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11697 // We use postalloc expanded calls if we use inline caches
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11698 // and do not update method data.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11699 instruct CallDynamicJavaDirect(method meth) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11700 match(CallDynamicJava);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11701 effect(USE meth);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11702 predicate(!UseInlineCaches);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11703 ins_cost(CALL_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11704
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11705 // Enc_java_to_runtime_call needs up to 4 constants (method data oop).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11706 ins_num_consts(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11707
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11708 format %{ "CALL,dynamic $meth \t// ==> " %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11709 ins_encode( enc_java_dynamic_call(meth, constanttablebase) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11710 ins_pipe(pipe_class_call);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11711 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11712
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11713 // Call Runtime Instruction
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11714
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11715 instruct CallRuntimeDirect(method meth) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11716 match(CallRuntime);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11717 effect(USE meth);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11718 ins_cost(CALL_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11719
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11720 // Enc_java_to_runtime_call needs up to 3 constants: call target,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11721 // env for callee, C-toc.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11722 ins_num_consts(3);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11723
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11724 format %{ "CALL,runtime" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11725 ins_encode( enc_java_to_runtime_call(meth) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11726 ins_pipe(pipe_class_call);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11727 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11728
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11729 // Call Leaf
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11730
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11731 // Used by postalloc expand of CallLeafDirect_Ex (mtctr).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11732 instruct CallLeafDirect_mtctr(iRegLdst dst, iRegLsrc src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11733 effect(DEF dst, USE src);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11734
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11735 ins_num_consts(1);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11736
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11737 format %{ "MTCTR $src" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11738 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11739 ins_encode( enc_leaf_call_mtctr(src) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11740 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11741 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11742
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11743 // Used by postalloc expand of CallLeafDirect_Ex (actual call).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11744 instruct CallLeafDirect(method meth) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11745 match(CallLeaf); // To get the data all the data fields we need ...
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11746 effect(USE meth);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11747 predicate(false); // but never match.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11748
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11749 format %{ "BCTRL \t// leaf call $meth ==> " %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11750 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11751 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11752 // TODO: PPC port $archOpcode(ppc64Opcode_bctrl);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11753 __ bctrl();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11754 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11755 ins_pipe(pipe_class_call);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11756 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11757
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11758 // postalloc expand of CallLeafDirect.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11759 // Load adress to call from TOC, then bl to it.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11760 instruct CallLeafDirect_Ex(method meth) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11761 match(CallLeaf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11762 effect(USE meth);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11763 ins_cost(CALL_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11764
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11765 // Postalloc_expand_java_to_runtime_call needs up to 3 constants: call target,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11766 // env for callee, C-toc.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11767 ins_num_consts(3);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11768
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11769 format %{ "CALL,runtime leaf $meth \t// postalloc expanded" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11770 postalloc_expand( postalloc_expand_java_to_runtime_call(meth, constanttablebase) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11771 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11772
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11773 // Call runtime without safepoint - same as CallLeaf.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11774 // postalloc expand of CallLeafNoFPDirect.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11775 // Load adress to call from TOC, then bl to it.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11776 instruct CallLeafNoFPDirect_Ex(method meth) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11777 match(CallLeafNoFP);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11778 effect(USE meth);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11779 ins_cost(CALL_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11780
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11781 // Enc_java_to_runtime_call needs up to 3 constants: call target,
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11782 // env for callee, C-toc.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11783 ins_num_consts(3);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11784
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11785 format %{ "CALL,runtime leaf nofp $meth \t// postalloc expanded" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11786 postalloc_expand( postalloc_expand_java_to_runtime_call(meth, constanttablebase) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11787 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11788
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11789 // Tail Call; Jump from runtime stub to Java code.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11790 // Also known as an 'interprocedural jump'.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11791 // Target of jump will eventually return to caller.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11792 // TailJump below removes the return address.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11793 instruct TailCalljmpInd(iRegPdstNoScratch jump_target, inline_cache_regP method_oop) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11794 match(TailCall jump_target method_oop);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11795 ins_cost(CALL_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11796
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11797 format %{ "MTCTR $jump_target \t// $method_oop holds method oop\n\t"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11798 "BCTR \t// tail call" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11799 size(8);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11800 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11801 // TODO: PPC port $archOpcode(ppc64Opcode_compound);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11802 __ mtctr($jump_target$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11803 __ bctr();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11804 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11805 ins_pipe(pipe_class_call);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11806 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11807
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11808 // Return Instruction
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11809 instruct Ret() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11810 match(Return);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11811 format %{ "BLR \t// branch to link register" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11812 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11813 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11814 // TODO: PPC port $archOpcode(ppc64Opcode_blr);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11815 // LR is restored in MachEpilogNode. Just do the RET here.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11816 __ blr();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11817 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11818 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11819 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11820
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11821 // Tail Jump; remove the return address; jump to target.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11822 // TailCall above leaves the return address around.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11823 // TailJump is used in only one place, the rethrow_Java stub (fancy_jump=2).
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11824 // ex_oop (Exception Oop) is needed in %o0 at the jump. As there would be a
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11825 // "restore" before this instruction (in Epilogue), we need to materialize it
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11826 // in %i0.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11827 instruct tailjmpInd(iRegPdstNoScratch jump_target, rarg1RegP ex_oop) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11828 match(TailJump jump_target ex_oop);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11829 ins_cost(CALL_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11830
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11831 format %{ "LD R4_ARG2 = LR\n\t"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11832 "MTCTR $jump_target\n\t"
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11833 "BCTR \t// TailJump, exception oop: $ex_oop" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11834 size(12);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11835 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11836 // TODO: PPC port $archOpcode(ppc64Opcode_compound);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11837 __ ld(R4_ARG2/* issuing pc */, _abi(lr), R1_SP);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11838 __ mtctr($jump_target$$Register);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11839 __ bctr();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11840 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11841 ins_pipe(pipe_class_call);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11842 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11843
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11844 // Create exception oop: created by stack-crawling runtime code.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11845 // Created exception is now available to this handler, and is setup
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11846 // just prior to jumping to this handler. No code emitted.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11847 instruct CreateException(rarg1RegP ex_oop) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11848 match(Set ex_oop (CreateEx));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11849 ins_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11850
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11851 format %{ " -- \t// exception oop; no code emitted" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11852 size(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11853 ins_encode( /*empty*/ );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11854 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11855 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11856
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11857 // Rethrow exception: The exception oop will come in the first
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11858 // argument position. Then JUMP (not call) to the rethrow stub code.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11859 instruct RethrowException() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11860 match(Rethrow);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11861 ins_cost(CALL_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11862
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11863 format %{ "Jmp rethrow_stub" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11864 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11865 // TODO: PPC port $archOpcode(ppc64Opcode_compound);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11866 cbuf.set_insts_mark();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11867 __ b64_patchable((address)OptoRuntime::rethrow_stub(), relocInfo::runtime_call_type);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11868 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11869 ins_pipe(pipe_class_call);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11870 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11871
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11872 // Die now.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11873 instruct ShouldNotReachHere() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11874 match(Halt);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11875 ins_cost(CALL_COST);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11876
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11877 format %{ "ShouldNotReachHere" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11878 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11879 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11880 // TODO: PPC port $archOpcode(ppc64Opcode_tdi);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11881 __ trap_should_not_reach_here();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11882 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11883 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11884 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11885
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11886 // This name is KNOWN by the ADLC and cannot be changed. The ADLC
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11887 // forces a 'TypeRawPtr::BOTTOM' output type for this guy.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11888 // Get a DEF on threadRegP, no costs, no encoding, use
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11889 // 'ins_should_rematerialize(true)' to avoid spilling.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11890 instruct tlsLoadP(threadRegP dst) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11891 match(Set dst (ThreadLocal));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11892 ins_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11893
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11894 ins_should_rematerialize(true);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11895
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11896 format %{ " -- \t// $dst=Thread::current(), empty" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11897 size(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11898 ins_encode( /*empty*/ );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11899 ins_pipe(pipe_class_empty);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11900 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11901
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11902 //---Some PPC specific nodes---------------------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11903
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11904 // Stop a group.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11905 instruct endGroup() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11906 ins_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11907
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11908 ins_is_nop(true);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11909
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11910 format %{ "End Bundle (ori r1, r1, 0)" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11911 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11912 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11913 // TODO: PPC port $archOpcode(ppc64Opcode_endgroup);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11914 __ endgroup();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11915 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11916 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11917 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11918
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11919 // Nop instructions
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11920
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11921 instruct fxNop() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11922 ins_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11923
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11924 ins_is_nop(true);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11925
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11926 format %{ "fxNop" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11927 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11928 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11929 // TODO: PPC port $archOpcode(ppc64Opcode_fmr);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11930 __ nop();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11931 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11932 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11933 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11934
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11935 instruct fpNop0() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11936 ins_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11937
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11938 ins_is_nop(true);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11939
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11940 format %{ "fpNop0" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11941 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11942 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11943 // TODO: PPC port $archOpcode(ppc64Opcode_fmr);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11944 __ fpnop0();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11945 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11946 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11947 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11948
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11949 instruct fpNop1() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11950 ins_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11951
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11952 ins_is_nop(true);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11953
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11954 format %{ "fpNop1" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11955 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11956 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11957 // TODO: PPC port $archOpcode(ppc64Opcode_fmr);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11958 __ fpnop1();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11959 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11960 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11961 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11962
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11963 instruct brNop0() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11964 ins_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11965 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11966 format %{ "brNop0" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11967 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11968 // TODO: PPC port $archOpcode(ppc64Opcode_mcrf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11969 __ brnop0();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11970 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11971 ins_is_nop(true);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11972 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11973 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11974
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11975 instruct brNop1() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11976 ins_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11977
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11978 ins_is_nop(true);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11979
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11980 format %{ "brNop1" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11981 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11982 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11983 // TODO: PPC port $archOpcode(ppc64Opcode_mcrf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11984 __ brnop1();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11985 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11986 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11987 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11988
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11989 instruct brNop2() %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11990 ins_cost(0);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11991
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11992 ins_is_nop(true);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11993
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11994 format %{ "brNop2" %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11995 size(4);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11996 ins_encode %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11997 // TODO: PPC port $archOpcode(ppc64Opcode_mcrf);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11998 __ brnop2();
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
11999 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12000 ins_pipe(pipe_class_default);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12001 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12002
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12003 //----------PEEPHOLE RULES-----------------------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12004 // These must follow all instruction definitions as they use the names
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12005 // defined in the instructions definitions.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12006 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12007 // peepmatch ( root_instr_name [preceeding_instruction]* );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12008 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12009 // peepconstraint %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12010 // (instruction_number.operand_name relational_op instruction_number.operand_name
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12011 // [, ...] );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12012 // // instruction numbers are zero-based using left to right order in peepmatch
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12013 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12014 // peepreplace ( instr_name ( [instruction_number.operand_name]* ) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12015 // // provide an instruction_number.operand_name for each operand that appears
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12016 // // in the replacement instruction's match rule
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12017 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12018 // ---------VM FLAGS---------------------------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12019 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12020 // All peephole optimizations can be turned off using -XX:-OptoPeephole
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12021 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12022 // Each peephole rule is given an identifying number starting with zero and
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12023 // increasing by one in the order seen by the parser. An individual peephole
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12024 // can be enabled, and all others disabled, by using -XX:OptoPeepholeAt=#
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12025 // on the command-line.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12026 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12027 // ---------CURRENT LIMITATIONS----------------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12028 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12029 // Only match adjacent instructions in same basic block
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12030 // Only equality constraints
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12031 // Only constraints between operands, not (0.dest_reg == EAX_enc)
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12032 // Only one replacement instruction
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12033 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12034 // ---------EXAMPLE----------------------------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12035 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12036 // // pertinent parts of existing instructions in architecture description
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12037 // instruct movI(eRegI dst, eRegI src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12038 // match(Set dst (CopyI src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12039 // %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12040 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12041 // instruct incI_eReg(eRegI dst, immI1 src, eFlagsReg cr) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12042 // match(Set dst (AddI dst src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12043 // effect(KILL cr);
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12044 // %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12045 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12046 // // Change (inc mov) to lea
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12047 // peephole %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12048 // // increment preceeded by register-register move
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12049 // peepmatch ( incI_eReg movI );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12050 // // require that the destination register of the increment
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12051 // // match the destination register of the move
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12052 // peepconstraint ( 0.dst == 1.dst );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12053 // // construct a replacement instruction that sets
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12054 // // the destination to ( move's source register + one )
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12055 // peepreplace ( leaI_eReg_immI( 0.dst 1.src 0.src ) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12056 // %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12057 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12058 // Implementation no longer uses movX instructions since
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12059 // machine-independent system no longer uses CopyX nodes.
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12060 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12061 // peephole %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12062 // peepmatch ( incI_eReg movI );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12063 // peepconstraint ( 0.dst == 1.dst );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12064 // peepreplace ( leaI_eReg_immI( 0.dst 1.src 0.src ) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12065 // %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12066 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12067 // peephole %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12068 // peepmatch ( decI_eReg movI );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12069 // peepconstraint ( 0.dst == 1.dst );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12070 // peepreplace ( leaI_eReg_immI( 0.dst 1.src 0.src ) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12071 // %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12072 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12073 // peephole %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12074 // peepmatch ( addI_eReg_imm movI );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12075 // peepconstraint ( 0.dst == 1.dst );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12076 // peepreplace ( leaI_eReg_immI( 0.dst 1.src 0.src ) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12077 // %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12078 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12079 // peephole %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12080 // peepmatch ( addP_eReg_imm movP );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12081 // peepconstraint ( 0.dst == 1.dst );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12082 // peepreplace ( leaP_eReg_immI( 0.dst 1.src 0.src ) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12083 // %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12084
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12085 // // Change load of spilled value to only a spill
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12086 // instruct storeI(memory mem, eRegI src) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12087 // match(Set mem (StoreI mem src));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12088 // %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12089 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12090 // instruct loadI(eRegI dst, memory mem) %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12091 // match(Set dst (LoadI mem));
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12092 // %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12093 //
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12094 peephole %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12095 peepmatch ( loadI storeI );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12096 peepconstraint ( 1.src == 0.dst, 1.mem == 0.mem );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12097 peepreplace ( storeI( 1.mem 1.mem 1.src ) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12098 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12099
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12100 peephole %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12101 peepmatch ( loadL storeL );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12102 peepconstraint ( 1.src == 0.dst, 1.mem == 0.mem );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12103 peepreplace ( storeL( 1.mem 1.mem 1.src ) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12104 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12105
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12106 peephole %{
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12107 peepmatch ( loadP storeP );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12108 peepconstraint ( 1.src == 0.dst, 1.dst == 0.mem );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12109 peepreplace ( storeP( 1.dst 1.dst 1.src ) );
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12110 %}
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12111
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12112 //----------SMARTSPILL RULES---------------------------------------------------
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12113 // These must follow all instruction definitions as they use the names
67fa91961822 8029940: PPC64 (part 122): C2 compiler port
goetz
parents:
diff changeset
12114 // defined in the instructions definitions.