annotate src/cpu/x86/vm/assembler_x86.hpp @ 624:337400e7a5dd

6797305: Add LoadUB and LoadUI opcode class Summary: Add a LoadUB (unsigned byte) and LoadUI (unsigned int) opcode class so we have these load optimizations in the first place and do not need to handle them in the matcher. Reviewed-by: never, kvn
author twisti
date Mon, 09 Mar 2009 03:17:11 -0700
parents 9adddb8c0fc8
children 660978a2a31a
Ignore whitespace changes - Everywhere: Within whitespace: At end of lines:
rev   line source
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1 /*
624
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 623
diff changeset
2 * Copyright 1997-2009 Sun Microsystems, Inc. All Rights Reserved.
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3 * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
a61af66fc99e Initial load
duke
parents:
diff changeset
4 *
a61af66fc99e Initial load
duke
parents:
diff changeset
5 * This code is free software; you can redistribute it and/or modify it
a61af66fc99e Initial load
duke
parents:
diff changeset
6 * under the terms of the GNU General Public License version 2 only, as
a61af66fc99e Initial load
duke
parents:
diff changeset
7 * published by the Free Software Foundation.
a61af66fc99e Initial load
duke
parents:
diff changeset
8 *
a61af66fc99e Initial load
duke
parents:
diff changeset
9 * This code is distributed in the hope that it will be useful, but WITHOUT
a61af66fc99e Initial load
duke
parents:
diff changeset
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
a61af66fc99e Initial load
duke
parents:
diff changeset
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
a61af66fc99e Initial load
duke
parents:
diff changeset
12 * version 2 for more details (a copy is included in the LICENSE file that
a61af66fc99e Initial load
duke
parents:
diff changeset
13 * accompanied this code).
a61af66fc99e Initial load
duke
parents:
diff changeset
14 *
a61af66fc99e Initial load
duke
parents:
diff changeset
15 * You should have received a copy of the GNU General Public License version
a61af66fc99e Initial load
duke
parents:
diff changeset
16 * 2 along with this work; if not, write to the Free Software Foundation,
a61af66fc99e Initial load
duke
parents:
diff changeset
17 * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
a61af66fc99e Initial load
duke
parents:
diff changeset
18 *
a61af66fc99e Initial load
duke
parents:
diff changeset
19 * Please contact Sun Microsystems, Inc., 4150 Network Circle, Santa Clara,
a61af66fc99e Initial load
duke
parents:
diff changeset
20 * CA 95054 USA or visit www.sun.com if you need additional information or
a61af66fc99e Initial load
duke
parents:
diff changeset
21 * have any questions.
a61af66fc99e Initial load
duke
parents:
diff changeset
22 *
a61af66fc99e Initial load
duke
parents:
diff changeset
23 */
a61af66fc99e Initial load
duke
parents:
diff changeset
24
a61af66fc99e Initial load
duke
parents:
diff changeset
25 class BiasedLockingCounters;
a61af66fc99e Initial load
duke
parents:
diff changeset
26
a61af66fc99e Initial load
duke
parents:
diff changeset
27 // Contains all the definitions needed for x86 assembly code generation.
a61af66fc99e Initial load
duke
parents:
diff changeset
28
a61af66fc99e Initial load
duke
parents:
diff changeset
29 // Calling convention
a61af66fc99e Initial load
duke
parents:
diff changeset
30 class Argument VALUE_OBJ_CLASS_SPEC {
a61af66fc99e Initial load
duke
parents:
diff changeset
31 public:
a61af66fc99e Initial load
duke
parents:
diff changeset
32 enum {
a61af66fc99e Initial load
duke
parents:
diff changeset
33 #ifdef _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
34 #ifdef _WIN64
a61af66fc99e Initial load
duke
parents:
diff changeset
35 n_int_register_parameters_c = 4, // rcx, rdx, r8, r9 (c_rarg0, c_rarg1, ...)
a61af66fc99e Initial load
duke
parents:
diff changeset
36 n_float_register_parameters_c = 4, // xmm0 - xmm3 (c_farg0, c_farg1, ... )
a61af66fc99e Initial load
duke
parents:
diff changeset
37 #else
a61af66fc99e Initial load
duke
parents:
diff changeset
38 n_int_register_parameters_c = 6, // rdi, rsi, rdx, rcx, r8, r9 (c_rarg0, c_rarg1, ...)
a61af66fc99e Initial load
duke
parents:
diff changeset
39 n_float_register_parameters_c = 8, // xmm0 - xmm7 (c_farg0, c_farg1, ... )
a61af66fc99e Initial load
duke
parents:
diff changeset
40 #endif // _WIN64
a61af66fc99e Initial load
duke
parents:
diff changeset
41 n_int_register_parameters_j = 6, // j_rarg0, j_rarg1, ...
a61af66fc99e Initial load
duke
parents:
diff changeset
42 n_float_register_parameters_j = 8 // j_farg0, j_farg1, ...
a61af66fc99e Initial load
duke
parents:
diff changeset
43 #else
a61af66fc99e Initial load
duke
parents:
diff changeset
44 n_register_parameters = 0 // 0 registers used to pass arguments
a61af66fc99e Initial load
duke
parents:
diff changeset
45 #endif // _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
46 };
a61af66fc99e Initial load
duke
parents:
diff changeset
47 };
a61af66fc99e Initial load
duke
parents:
diff changeset
48
a61af66fc99e Initial load
duke
parents:
diff changeset
49
a61af66fc99e Initial load
duke
parents:
diff changeset
50 #ifdef _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
51 // Symbolically name the register arguments used by the c calling convention.
a61af66fc99e Initial load
duke
parents:
diff changeset
52 // Windows is different from linux/solaris. So much for standards...
a61af66fc99e Initial load
duke
parents:
diff changeset
53
a61af66fc99e Initial load
duke
parents:
diff changeset
54 #ifdef _WIN64
a61af66fc99e Initial load
duke
parents:
diff changeset
55
a61af66fc99e Initial load
duke
parents:
diff changeset
56 REGISTER_DECLARATION(Register, c_rarg0, rcx);
a61af66fc99e Initial load
duke
parents:
diff changeset
57 REGISTER_DECLARATION(Register, c_rarg1, rdx);
a61af66fc99e Initial load
duke
parents:
diff changeset
58 REGISTER_DECLARATION(Register, c_rarg2, r8);
a61af66fc99e Initial load
duke
parents:
diff changeset
59 REGISTER_DECLARATION(Register, c_rarg3, r9);
a61af66fc99e Initial load
duke
parents:
diff changeset
60
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
61 REGISTER_DECLARATION(XMMRegister, c_farg0, xmm0);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
62 REGISTER_DECLARATION(XMMRegister, c_farg1, xmm1);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
63 REGISTER_DECLARATION(XMMRegister, c_farg2, xmm2);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
64 REGISTER_DECLARATION(XMMRegister, c_farg3, xmm3);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
65
a61af66fc99e Initial load
duke
parents:
diff changeset
66 #else
a61af66fc99e Initial load
duke
parents:
diff changeset
67
a61af66fc99e Initial load
duke
parents:
diff changeset
68 REGISTER_DECLARATION(Register, c_rarg0, rdi);
a61af66fc99e Initial load
duke
parents:
diff changeset
69 REGISTER_DECLARATION(Register, c_rarg1, rsi);
a61af66fc99e Initial load
duke
parents:
diff changeset
70 REGISTER_DECLARATION(Register, c_rarg2, rdx);
a61af66fc99e Initial load
duke
parents:
diff changeset
71 REGISTER_DECLARATION(Register, c_rarg3, rcx);
a61af66fc99e Initial load
duke
parents:
diff changeset
72 REGISTER_DECLARATION(Register, c_rarg4, r8);
a61af66fc99e Initial load
duke
parents:
diff changeset
73 REGISTER_DECLARATION(Register, c_rarg5, r9);
a61af66fc99e Initial load
duke
parents:
diff changeset
74
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
75 REGISTER_DECLARATION(XMMRegister, c_farg0, xmm0);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
76 REGISTER_DECLARATION(XMMRegister, c_farg1, xmm1);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
77 REGISTER_DECLARATION(XMMRegister, c_farg2, xmm2);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
78 REGISTER_DECLARATION(XMMRegister, c_farg3, xmm3);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
79 REGISTER_DECLARATION(XMMRegister, c_farg4, xmm4);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
80 REGISTER_DECLARATION(XMMRegister, c_farg5, xmm5);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
81 REGISTER_DECLARATION(XMMRegister, c_farg6, xmm6);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
82 REGISTER_DECLARATION(XMMRegister, c_farg7, xmm7);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
83
a61af66fc99e Initial load
duke
parents:
diff changeset
84 #endif // _WIN64
a61af66fc99e Initial load
duke
parents:
diff changeset
85
a61af66fc99e Initial load
duke
parents:
diff changeset
86 // Symbolically name the register arguments used by the Java calling convention.
a61af66fc99e Initial load
duke
parents:
diff changeset
87 // We have control over the convention for java so we can do what we please.
a61af66fc99e Initial load
duke
parents:
diff changeset
88 // What pleases us is to offset the java calling convention so that when
a61af66fc99e Initial load
duke
parents:
diff changeset
89 // we call a suitable jni method the arguments are lined up and we don't
a61af66fc99e Initial load
duke
parents:
diff changeset
90 // have to do little shuffling. A suitable jni method is non-static and a
a61af66fc99e Initial load
duke
parents:
diff changeset
91 // small number of arguments (two fewer args on windows)
a61af66fc99e Initial load
duke
parents:
diff changeset
92 //
a61af66fc99e Initial load
duke
parents:
diff changeset
93 // |-------------------------------------------------------|
a61af66fc99e Initial load
duke
parents:
diff changeset
94 // | c_rarg0 c_rarg1 c_rarg2 c_rarg3 c_rarg4 c_rarg5 |
a61af66fc99e Initial load
duke
parents:
diff changeset
95 // |-------------------------------------------------------|
a61af66fc99e Initial load
duke
parents:
diff changeset
96 // | rcx rdx r8 r9 rdi* rsi* | windows (* not a c_rarg)
a61af66fc99e Initial load
duke
parents:
diff changeset
97 // | rdi rsi rdx rcx r8 r9 | solaris/linux
a61af66fc99e Initial load
duke
parents:
diff changeset
98 // |-------------------------------------------------------|
a61af66fc99e Initial load
duke
parents:
diff changeset
99 // | j_rarg5 j_rarg0 j_rarg1 j_rarg2 j_rarg3 j_rarg4 |
a61af66fc99e Initial load
duke
parents:
diff changeset
100 // |-------------------------------------------------------|
a61af66fc99e Initial load
duke
parents:
diff changeset
101
a61af66fc99e Initial load
duke
parents:
diff changeset
102 REGISTER_DECLARATION(Register, j_rarg0, c_rarg1);
a61af66fc99e Initial load
duke
parents:
diff changeset
103 REGISTER_DECLARATION(Register, j_rarg1, c_rarg2);
a61af66fc99e Initial load
duke
parents:
diff changeset
104 REGISTER_DECLARATION(Register, j_rarg2, c_rarg3);
a61af66fc99e Initial load
duke
parents:
diff changeset
105 // Windows runs out of register args here
a61af66fc99e Initial load
duke
parents:
diff changeset
106 #ifdef _WIN64
a61af66fc99e Initial load
duke
parents:
diff changeset
107 REGISTER_DECLARATION(Register, j_rarg3, rdi);
a61af66fc99e Initial load
duke
parents:
diff changeset
108 REGISTER_DECLARATION(Register, j_rarg4, rsi);
a61af66fc99e Initial load
duke
parents:
diff changeset
109 #else
a61af66fc99e Initial load
duke
parents:
diff changeset
110 REGISTER_DECLARATION(Register, j_rarg3, c_rarg4);
a61af66fc99e Initial load
duke
parents:
diff changeset
111 REGISTER_DECLARATION(Register, j_rarg4, c_rarg5);
a61af66fc99e Initial load
duke
parents:
diff changeset
112 #endif /* _WIN64 */
a61af66fc99e Initial load
duke
parents:
diff changeset
113 REGISTER_DECLARATION(Register, j_rarg5, c_rarg0);
a61af66fc99e Initial load
duke
parents:
diff changeset
114
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
115 REGISTER_DECLARATION(XMMRegister, j_farg0, xmm0);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
116 REGISTER_DECLARATION(XMMRegister, j_farg1, xmm1);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
117 REGISTER_DECLARATION(XMMRegister, j_farg2, xmm2);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
118 REGISTER_DECLARATION(XMMRegister, j_farg3, xmm3);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
119 REGISTER_DECLARATION(XMMRegister, j_farg4, xmm4);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
120 REGISTER_DECLARATION(XMMRegister, j_farg5, xmm5);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
121 REGISTER_DECLARATION(XMMRegister, j_farg6, xmm6);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
122 REGISTER_DECLARATION(XMMRegister, j_farg7, xmm7);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
123
a61af66fc99e Initial load
duke
parents:
diff changeset
124 REGISTER_DECLARATION(Register, rscratch1, r10); // volatile
a61af66fc99e Initial load
duke
parents:
diff changeset
125 REGISTER_DECLARATION(Register, rscratch2, r11); // volatile
a61af66fc99e Initial load
duke
parents:
diff changeset
126
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
127 REGISTER_DECLARATION(Register, r12_heapbase, r12); // callee-saved
0
a61af66fc99e Initial load
duke
parents:
diff changeset
128 REGISTER_DECLARATION(Register, r15_thread, r15); // callee-saved
a61af66fc99e Initial load
duke
parents:
diff changeset
129
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
130 #else
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
131 // rscratch1 will apear in 32bit code that is dead but of course must compile
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
132 // Using noreg ensures if the dead code is incorrectly live and executed it
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
133 // will cause an assertion failure
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
134 #define rscratch1 noreg
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
135
0
a61af66fc99e Initial load
duke
parents:
diff changeset
136 #endif // _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
137
a61af66fc99e Initial load
duke
parents:
diff changeset
138 // Address is an abstraction used to represent a memory location
a61af66fc99e Initial load
duke
parents:
diff changeset
139 // using any of the amd64 addressing modes with one object.
a61af66fc99e Initial load
duke
parents:
diff changeset
140 //
a61af66fc99e Initial load
duke
parents:
diff changeset
141 // Note: A register location is represented via a Register, not
a61af66fc99e Initial load
duke
parents:
diff changeset
142 // via an address for efficiency & simplicity reasons.
a61af66fc99e Initial load
duke
parents:
diff changeset
143
a61af66fc99e Initial load
duke
parents:
diff changeset
144 class ArrayAddress;
a61af66fc99e Initial load
duke
parents:
diff changeset
145
a61af66fc99e Initial load
duke
parents:
diff changeset
146 class Address VALUE_OBJ_CLASS_SPEC {
a61af66fc99e Initial load
duke
parents:
diff changeset
147 public:
a61af66fc99e Initial load
duke
parents:
diff changeset
148 enum ScaleFactor {
a61af66fc99e Initial load
duke
parents:
diff changeset
149 no_scale = -1,
a61af66fc99e Initial load
duke
parents:
diff changeset
150 times_1 = 0,
a61af66fc99e Initial load
duke
parents:
diff changeset
151 times_2 = 1,
a61af66fc99e Initial load
duke
parents:
diff changeset
152 times_4 = 2,
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
153 times_8 = 3,
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
154 times_ptr = LP64_ONLY(times_8) NOT_LP64(times_4)
0
a61af66fc99e Initial load
duke
parents:
diff changeset
155 };
622
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
156 static ScaleFactor times(int size) {
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
157 assert(size >= 1 && size <= 8 && is_power_of_2(size), "bad scale size");
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
158 if (size == 8) return times_8;
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
159 if (size == 4) return times_4;
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
160 if (size == 2) return times_2;
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
161 return times_1;
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
162 }
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
163 static int scale_size(ScaleFactor scale) {
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
164 assert(scale != no_scale, "");
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
165 assert(((1 << (int)times_1) == 1 &&
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
166 (1 << (int)times_2) == 2 &&
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
167 (1 << (int)times_4) == 4 &&
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
168 (1 << (int)times_8) == 8), "");
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
169 return (1 << (int)scale);
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
170 }
0
a61af66fc99e Initial load
duke
parents:
diff changeset
171
a61af66fc99e Initial load
duke
parents:
diff changeset
172 private:
a61af66fc99e Initial load
duke
parents:
diff changeset
173 Register _base;
a61af66fc99e Initial load
duke
parents:
diff changeset
174 Register _index;
a61af66fc99e Initial load
duke
parents:
diff changeset
175 ScaleFactor _scale;
a61af66fc99e Initial load
duke
parents:
diff changeset
176 int _disp;
a61af66fc99e Initial load
duke
parents:
diff changeset
177 RelocationHolder _rspec;
a61af66fc99e Initial load
duke
parents:
diff changeset
178
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
179 // Easily misused constructors make them private
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
180 // %%% can we make these go away?
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
181 NOT_LP64(Address(address loc, RelocationHolder spec);)
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
182 Address(int disp, address loc, relocInfo::relocType rtype);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
183 Address(int disp, address loc, RelocationHolder spec);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
184
a61af66fc99e Initial load
duke
parents:
diff changeset
185 public:
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
186
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
187 int disp() { return _disp; }
0
a61af66fc99e Initial load
duke
parents:
diff changeset
188 // creation
a61af66fc99e Initial load
duke
parents:
diff changeset
189 Address()
a61af66fc99e Initial load
duke
parents:
diff changeset
190 : _base(noreg),
a61af66fc99e Initial load
duke
parents:
diff changeset
191 _index(noreg),
a61af66fc99e Initial load
duke
parents:
diff changeset
192 _scale(no_scale),
a61af66fc99e Initial load
duke
parents:
diff changeset
193 _disp(0) {
a61af66fc99e Initial load
duke
parents:
diff changeset
194 }
a61af66fc99e Initial load
duke
parents:
diff changeset
195
a61af66fc99e Initial load
duke
parents:
diff changeset
196 // No default displacement otherwise Register can be implicitly
a61af66fc99e Initial load
duke
parents:
diff changeset
197 // converted to 0(Register) which is quite a different animal.
a61af66fc99e Initial load
duke
parents:
diff changeset
198
a61af66fc99e Initial load
duke
parents:
diff changeset
199 Address(Register base, int disp)
a61af66fc99e Initial load
duke
parents:
diff changeset
200 : _base(base),
a61af66fc99e Initial load
duke
parents:
diff changeset
201 _index(noreg),
a61af66fc99e Initial load
duke
parents:
diff changeset
202 _scale(no_scale),
a61af66fc99e Initial load
duke
parents:
diff changeset
203 _disp(disp) {
a61af66fc99e Initial load
duke
parents:
diff changeset
204 }
a61af66fc99e Initial load
duke
parents:
diff changeset
205
a61af66fc99e Initial load
duke
parents:
diff changeset
206 Address(Register base, Register index, ScaleFactor scale, int disp = 0)
a61af66fc99e Initial load
duke
parents:
diff changeset
207 : _base (base),
a61af66fc99e Initial load
duke
parents:
diff changeset
208 _index(index),
a61af66fc99e Initial load
duke
parents:
diff changeset
209 _scale(scale),
a61af66fc99e Initial load
duke
parents:
diff changeset
210 _disp (disp) {
a61af66fc99e Initial load
duke
parents:
diff changeset
211 assert(!index->is_valid() == (scale == Address::no_scale),
a61af66fc99e Initial load
duke
parents:
diff changeset
212 "inconsistent address");
a61af66fc99e Initial load
duke
parents:
diff changeset
213 }
a61af66fc99e Initial load
duke
parents:
diff changeset
214
622
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
215 Address(Register base, RegisterConstant index, ScaleFactor scale = times_1, int disp = 0)
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
216 : _base (base),
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
217 _index(index.register_or_noreg()),
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
218 _scale(scale),
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
219 _disp (disp + (index.constant_or_zero() * scale_size(scale))) {
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
220 if (!index.is_register()) scale = Address::no_scale;
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
221 assert(!_index->is_valid() == (scale == Address::no_scale),
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
222 "inconsistent address");
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
223 }
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
224
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
225 Address plus_disp(int disp) const {
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
226 Address a = (*this);
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
227 a._disp += disp;
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
228 return a;
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
229 }
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
230
0
a61af66fc99e Initial load
duke
parents:
diff changeset
231 // The following two overloads are used in connection with the
a61af66fc99e Initial load
duke
parents:
diff changeset
232 // ByteSize type (see sizes.hpp). They simplify the use of
a61af66fc99e Initial load
duke
parents:
diff changeset
233 // ByteSize'd arguments in assembly code. Note that their equivalent
a61af66fc99e Initial load
duke
parents:
diff changeset
234 // for the optimized build are the member functions with int disp
a61af66fc99e Initial load
duke
parents:
diff changeset
235 // argument since ByteSize is mapped to an int type in that case.
a61af66fc99e Initial load
duke
parents:
diff changeset
236 //
a61af66fc99e Initial load
duke
parents:
diff changeset
237 // Note: DO NOT introduce similar overloaded functions for WordSize
a61af66fc99e Initial load
duke
parents:
diff changeset
238 // arguments as in the optimized mode, both ByteSize and WordSize
a61af66fc99e Initial load
duke
parents:
diff changeset
239 // are mapped to the same type and thus the compiler cannot make a
a61af66fc99e Initial load
duke
parents:
diff changeset
240 // distinction anymore (=> compiler errors).
a61af66fc99e Initial load
duke
parents:
diff changeset
241
a61af66fc99e Initial load
duke
parents:
diff changeset
242 #ifdef ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
243 Address(Register base, ByteSize disp)
a61af66fc99e Initial load
duke
parents:
diff changeset
244 : _base(base),
a61af66fc99e Initial load
duke
parents:
diff changeset
245 _index(noreg),
a61af66fc99e Initial load
duke
parents:
diff changeset
246 _scale(no_scale),
a61af66fc99e Initial load
duke
parents:
diff changeset
247 _disp(in_bytes(disp)) {
a61af66fc99e Initial load
duke
parents:
diff changeset
248 }
a61af66fc99e Initial load
duke
parents:
diff changeset
249
a61af66fc99e Initial load
duke
parents:
diff changeset
250 Address(Register base, Register index, ScaleFactor scale, ByteSize disp)
a61af66fc99e Initial load
duke
parents:
diff changeset
251 : _base(base),
a61af66fc99e Initial load
duke
parents:
diff changeset
252 _index(index),
a61af66fc99e Initial load
duke
parents:
diff changeset
253 _scale(scale),
a61af66fc99e Initial load
duke
parents:
diff changeset
254 _disp(in_bytes(disp)) {
a61af66fc99e Initial load
duke
parents:
diff changeset
255 assert(!index->is_valid() == (scale == Address::no_scale),
a61af66fc99e Initial load
duke
parents:
diff changeset
256 "inconsistent address");
a61af66fc99e Initial load
duke
parents:
diff changeset
257 }
622
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
258
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
259 Address(Register base, RegisterConstant index, ScaleFactor scale, ByteSize disp)
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
260 : _base (base),
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
261 _index(index.register_or_noreg()),
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
262 _scale(scale),
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
263 _disp (in_bytes(disp) + (index.constant_or_zero() * scale_size(scale))) {
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
264 if (!index.is_register()) scale = Address::no_scale;
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
265 assert(!_index->is_valid() == (scale == Address::no_scale),
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
266 "inconsistent address");
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
267 }
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
268
0
a61af66fc99e Initial load
duke
parents:
diff changeset
269 #endif // ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
270
a61af66fc99e Initial load
duke
parents:
diff changeset
271 // accessors
342
37f87013dfd8 6711316: Open source the Garbage-First garbage collector
ysr
parents: 71
diff changeset
272 bool uses(Register reg) const { return _base == reg || _index == reg; }
37f87013dfd8 6711316: Open source the Garbage-First garbage collector
ysr
parents: 71
diff changeset
273 Register base() const { return _base; }
37f87013dfd8 6711316: Open source the Garbage-First garbage collector
ysr
parents: 71
diff changeset
274 Register index() const { return _index; }
37f87013dfd8 6711316: Open source the Garbage-First garbage collector
ysr
parents: 71
diff changeset
275 ScaleFactor scale() const { return _scale; }
37f87013dfd8 6711316: Open source the Garbage-First garbage collector
ysr
parents: 71
diff changeset
276 int disp() const { return _disp; }
0
a61af66fc99e Initial load
duke
parents:
diff changeset
277
a61af66fc99e Initial load
duke
parents:
diff changeset
278 // Convert the raw encoding form into the form expected by the constructor for
a61af66fc99e Initial load
duke
parents:
diff changeset
279 // Address. An index of 4 (rsp) corresponds to having no index, so convert
a61af66fc99e Initial load
duke
parents:
diff changeset
280 // that to noreg for the Address constructor.
624
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 623
diff changeset
281 static Address make_raw(int base, int index, int scale, int disp, bool disp_is_oop);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
282
a61af66fc99e Initial load
duke
parents:
diff changeset
283 static Address make_array(ArrayAddress);
a61af66fc99e Initial load
duke
parents:
diff changeset
284
a61af66fc99e Initial load
duke
parents:
diff changeset
285 private:
a61af66fc99e Initial load
duke
parents:
diff changeset
286 bool base_needs_rex() const {
a61af66fc99e Initial load
duke
parents:
diff changeset
287 return _base != noreg && _base->encoding() >= 8;
a61af66fc99e Initial load
duke
parents:
diff changeset
288 }
a61af66fc99e Initial load
duke
parents:
diff changeset
289
a61af66fc99e Initial load
duke
parents:
diff changeset
290 bool index_needs_rex() const {
a61af66fc99e Initial load
duke
parents:
diff changeset
291 return _index != noreg &&_index->encoding() >= 8;
a61af66fc99e Initial load
duke
parents:
diff changeset
292 }
a61af66fc99e Initial load
duke
parents:
diff changeset
293
a61af66fc99e Initial load
duke
parents:
diff changeset
294 relocInfo::relocType reloc() const { return _rspec.type(); }
a61af66fc99e Initial load
duke
parents:
diff changeset
295
a61af66fc99e Initial load
duke
parents:
diff changeset
296 friend class Assembler;
a61af66fc99e Initial load
duke
parents:
diff changeset
297 friend class MacroAssembler;
a61af66fc99e Initial load
duke
parents:
diff changeset
298 friend class LIR_Assembler; // base/index/scale/disp
a61af66fc99e Initial load
duke
parents:
diff changeset
299 };
a61af66fc99e Initial load
duke
parents:
diff changeset
300
a61af66fc99e Initial load
duke
parents:
diff changeset
301 //
a61af66fc99e Initial load
duke
parents:
diff changeset
302 // AddressLiteral has been split out from Address because operands of this type
a61af66fc99e Initial load
duke
parents:
diff changeset
303 // need to be treated specially on 32bit vs. 64bit platforms. By splitting it out
a61af66fc99e Initial load
duke
parents:
diff changeset
304 // the few instructions that need to deal with address literals are unique and the
a61af66fc99e Initial load
duke
parents:
diff changeset
305 // MacroAssembler does not have to implement every instruction in the Assembler
a61af66fc99e Initial load
duke
parents:
diff changeset
306 // in order to search for address literals that may need special handling depending
a61af66fc99e Initial load
duke
parents:
diff changeset
307 // on the instruction and the platform. As small step on the way to merging i486/amd64
a61af66fc99e Initial load
duke
parents:
diff changeset
308 // directories.
a61af66fc99e Initial load
duke
parents:
diff changeset
309 //
a61af66fc99e Initial load
duke
parents:
diff changeset
310 class AddressLiteral VALUE_OBJ_CLASS_SPEC {
a61af66fc99e Initial load
duke
parents:
diff changeset
311 friend class ArrayAddress;
a61af66fc99e Initial load
duke
parents:
diff changeset
312 RelocationHolder _rspec;
a61af66fc99e Initial load
duke
parents:
diff changeset
313 // Typically we use AddressLiterals we want to use their rval
a61af66fc99e Initial load
duke
parents:
diff changeset
314 // However in some situations we want the lval (effect address) of the item.
a61af66fc99e Initial load
duke
parents:
diff changeset
315 // We provide a special factory for making those lvals.
a61af66fc99e Initial load
duke
parents:
diff changeset
316 bool _is_lval;
a61af66fc99e Initial load
duke
parents:
diff changeset
317
a61af66fc99e Initial load
duke
parents:
diff changeset
318 // If the target is far we'll need to load the ea of this to
a61af66fc99e Initial load
duke
parents:
diff changeset
319 // a register to reach it. Otherwise if near we can do rip
a61af66fc99e Initial load
duke
parents:
diff changeset
320 // relative addressing.
a61af66fc99e Initial load
duke
parents:
diff changeset
321
a61af66fc99e Initial load
duke
parents:
diff changeset
322 address _target;
a61af66fc99e Initial load
duke
parents:
diff changeset
323
a61af66fc99e Initial load
duke
parents:
diff changeset
324 protected:
a61af66fc99e Initial load
duke
parents:
diff changeset
325 // creation
a61af66fc99e Initial load
duke
parents:
diff changeset
326 AddressLiteral()
a61af66fc99e Initial load
duke
parents:
diff changeset
327 : _is_lval(false),
a61af66fc99e Initial load
duke
parents:
diff changeset
328 _target(NULL)
a61af66fc99e Initial load
duke
parents:
diff changeset
329 {}
a61af66fc99e Initial load
duke
parents:
diff changeset
330
a61af66fc99e Initial load
duke
parents:
diff changeset
331 public:
a61af66fc99e Initial load
duke
parents:
diff changeset
332
a61af66fc99e Initial load
duke
parents:
diff changeset
333
a61af66fc99e Initial load
duke
parents:
diff changeset
334 AddressLiteral(address target, relocInfo::relocType rtype);
a61af66fc99e Initial load
duke
parents:
diff changeset
335
a61af66fc99e Initial load
duke
parents:
diff changeset
336 AddressLiteral(address target, RelocationHolder const& rspec)
a61af66fc99e Initial load
duke
parents:
diff changeset
337 : _rspec(rspec),
a61af66fc99e Initial load
duke
parents:
diff changeset
338 _is_lval(false),
a61af66fc99e Initial load
duke
parents:
diff changeset
339 _target(target)
a61af66fc99e Initial load
duke
parents:
diff changeset
340 {}
a61af66fc99e Initial load
duke
parents:
diff changeset
341
a61af66fc99e Initial load
duke
parents:
diff changeset
342 AddressLiteral addr() {
a61af66fc99e Initial load
duke
parents:
diff changeset
343 AddressLiteral ret = *this;
a61af66fc99e Initial load
duke
parents:
diff changeset
344 ret._is_lval = true;
a61af66fc99e Initial load
duke
parents:
diff changeset
345 return ret;
a61af66fc99e Initial load
duke
parents:
diff changeset
346 }
a61af66fc99e Initial load
duke
parents:
diff changeset
347
a61af66fc99e Initial load
duke
parents:
diff changeset
348
a61af66fc99e Initial load
duke
parents:
diff changeset
349 private:
a61af66fc99e Initial load
duke
parents:
diff changeset
350
a61af66fc99e Initial load
duke
parents:
diff changeset
351 address target() { return _target; }
a61af66fc99e Initial load
duke
parents:
diff changeset
352 bool is_lval() { return _is_lval; }
a61af66fc99e Initial load
duke
parents:
diff changeset
353
a61af66fc99e Initial load
duke
parents:
diff changeset
354 relocInfo::relocType reloc() const { return _rspec.type(); }
a61af66fc99e Initial load
duke
parents:
diff changeset
355 const RelocationHolder& rspec() const { return _rspec; }
a61af66fc99e Initial load
duke
parents:
diff changeset
356
a61af66fc99e Initial load
duke
parents:
diff changeset
357 friend class Assembler;
a61af66fc99e Initial load
duke
parents:
diff changeset
358 friend class MacroAssembler;
a61af66fc99e Initial load
duke
parents:
diff changeset
359 friend class Address;
a61af66fc99e Initial load
duke
parents:
diff changeset
360 friend class LIR_Assembler;
a61af66fc99e Initial load
duke
parents:
diff changeset
361 };
a61af66fc99e Initial load
duke
parents:
diff changeset
362
a61af66fc99e Initial load
duke
parents:
diff changeset
363 // Convience classes
a61af66fc99e Initial load
duke
parents:
diff changeset
364 class RuntimeAddress: public AddressLiteral {
a61af66fc99e Initial load
duke
parents:
diff changeset
365
a61af66fc99e Initial load
duke
parents:
diff changeset
366 public:
a61af66fc99e Initial load
duke
parents:
diff changeset
367
a61af66fc99e Initial load
duke
parents:
diff changeset
368 RuntimeAddress(address target) : AddressLiteral(target, relocInfo::runtime_call_type) {}
a61af66fc99e Initial load
duke
parents:
diff changeset
369
a61af66fc99e Initial load
duke
parents:
diff changeset
370 };
a61af66fc99e Initial load
duke
parents:
diff changeset
371
a61af66fc99e Initial load
duke
parents:
diff changeset
372 class OopAddress: public AddressLiteral {
a61af66fc99e Initial load
duke
parents:
diff changeset
373
a61af66fc99e Initial load
duke
parents:
diff changeset
374 public:
a61af66fc99e Initial load
duke
parents:
diff changeset
375
a61af66fc99e Initial load
duke
parents:
diff changeset
376 OopAddress(address target) : AddressLiteral(target, relocInfo::oop_type){}
a61af66fc99e Initial load
duke
parents:
diff changeset
377
a61af66fc99e Initial load
duke
parents:
diff changeset
378 };
a61af66fc99e Initial load
duke
parents:
diff changeset
379
a61af66fc99e Initial load
duke
parents:
diff changeset
380 class ExternalAddress: public AddressLiteral {
a61af66fc99e Initial load
duke
parents:
diff changeset
381
a61af66fc99e Initial load
duke
parents:
diff changeset
382 public:
a61af66fc99e Initial load
duke
parents:
diff changeset
383
a61af66fc99e Initial load
duke
parents:
diff changeset
384 ExternalAddress(address target) : AddressLiteral(target, relocInfo::external_word_type){}
a61af66fc99e Initial load
duke
parents:
diff changeset
385
a61af66fc99e Initial load
duke
parents:
diff changeset
386 };
a61af66fc99e Initial load
duke
parents:
diff changeset
387
a61af66fc99e Initial load
duke
parents:
diff changeset
388 class InternalAddress: public AddressLiteral {
a61af66fc99e Initial load
duke
parents:
diff changeset
389
a61af66fc99e Initial load
duke
parents:
diff changeset
390 public:
a61af66fc99e Initial load
duke
parents:
diff changeset
391
a61af66fc99e Initial load
duke
parents:
diff changeset
392 InternalAddress(address target) : AddressLiteral(target, relocInfo::internal_word_type) {}
a61af66fc99e Initial load
duke
parents:
diff changeset
393
a61af66fc99e Initial load
duke
parents:
diff changeset
394 };
a61af66fc99e Initial load
duke
parents:
diff changeset
395
a61af66fc99e Initial load
duke
parents:
diff changeset
396 // x86 can do array addressing as a single operation since disp can be an absolute
a61af66fc99e Initial load
duke
parents:
diff changeset
397 // address amd64 can't. We create a class that expresses the concept but does extra
a61af66fc99e Initial load
duke
parents:
diff changeset
398 // magic on amd64 to get the final result
a61af66fc99e Initial load
duke
parents:
diff changeset
399
a61af66fc99e Initial load
duke
parents:
diff changeset
400 class ArrayAddress VALUE_OBJ_CLASS_SPEC {
a61af66fc99e Initial load
duke
parents:
diff changeset
401 private:
a61af66fc99e Initial load
duke
parents:
diff changeset
402
a61af66fc99e Initial load
duke
parents:
diff changeset
403 AddressLiteral _base;
a61af66fc99e Initial load
duke
parents:
diff changeset
404 Address _index;
a61af66fc99e Initial load
duke
parents:
diff changeset
405
a61af66fc99e Initial load
duke
parents:
diff changeset
406 public:
a61af66fc99e Initial load
duke
parents:
diff changeset
407
a61af66fc99e Initial load
duke
parents:
diff changeset
408 ArrayAddress() {};
a61af66fc99e Initial load
duke
parents:
diff changeset
409 ArrayAddress(AddressLiteral base, Address index): _base(base), _index(index) {};
a61af66fc99e Initial load
duke
parents:
diff changeset
410 AddressLiteral base() { return _base; }
a61af66fc99e Initial load
duke
parents:
diff changeset
411 Address index() { return _index; }
a61af66fc99e Initial load
duke
parents:
diff changeset
412
a61af66fc99e Initial load
duke
parents:
diff changeset
413 };
a61af66fc99e Initial load
duke
parents:
diff changeset
414
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
415 const int FPUStateSizeInWords = NOT_LP64(27) LP64_ONLY( 512 / wordSize);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
416
a61af66fc99e Initial load
duke
parents:
diff changeset
417 // The Intel x86/Amd64 Assembler: Pure assembler doing NO optimizations on the instruction
a61af66fc99e Initial load
duke
parents:
diff changeset
418 // level (e.g. mov rax, 0 is not translated into xor rax, rax!); i.e., what you write
a61af66fc99e Initial load
duke
parents:
diff changeset
419 // is what you get. The Assembler is generating code into a CodeBuffer.
a61af66fc99e Initial load
duke
parents:
diff changeset
420
a61af66fc99e Initial load
duke
parents:
diff changeset
421 class Assembler : public AbstractAssembler {
a61af66fc99e Initial load
duke
parents:
diff changeset
422 friend class AbstractAssembler; // for the non-virtual hack
a61af66fc99e Initial load
duke
parents:
diff changeset
423 friend class LIR_Assembler; // as_Address()
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
424 friend class StubGenerator;
0
a61af66fc99e Initial load
duke
parents:
diff changeset
425
a61af66fc99e Initial load
duke
parents:
diff changeset
426 public:
a61af66fc99e Initial load
duke
parents:
diff changeset
427 enum Condition { // The x86 condition codes used for conditional jumps/moves.
a61af66fc99e Initial load
duke
parents:
diff changeset
428 zero = 0x4,
a61af66fc99e Initial load
duke
parents:
diff changeset
429 notZero = 0x5,
a61af66fc99e Initial load
duke
parents:
diff changeset
430 equal = 0x4,
a61af66fc99e Initial load
duke
parents:
diff changeset
431 notEqual = 0x5,
a61af66fc99e Initial load
duke
parents:
diff changeset
432 less = 0xc,
a61af66fc99e Initial load
duke
parents:
diff changeset
433 lessEqual = 0xe,
a61af66fc99e Initial load
duke
parents:
diff changeset
434 greater = 0xf,
a61af66fc99e Initial load
duke
parents:
diff changeset
435 greaterEqual = 0xd,
a61af66fc99e Initial load
duke
parents:
diff changeset
436 below = 0x2,
a61af66fc99e Initial load
duke
parents:
diff changeset
437 belowEqual = 0x6,
a61af66fc99e Initial load
duke
parents:
diff changeset
438 above = 0x7,
a61af66fc99e Initial load
duke
parents:
diff changeset
439 aboveEqual = 0x3,
a61af66fc99e Initial load
duke
parents:
diff changeset
440 overflow = 0x0,
a61af66fc99e Initial load
duke
parents:
diff changeset
441 noOverflow = 0x1,
a61af66fc99e Initial load
duke
parents:
diff changeset
442 carrySet = 0x2,
a61af66fc99e Initial load
duke
parents:
diff changeset
443 carryClear = 0x3,
a61af66fc99e Initial load
duke
parents:
diff changeset
444 negative = 0x8,
a61af66fc99e Initial load
duke
parents:
diff changeset
445 positive = 0x9,
a61af66fc99e Initial load
duke
parents:
diff changeset
446 parity = 0xa,
a61af66fc99e Initial load
duke
parents:
diff changeset
447 noParity = 0xb
a61af66fc99e Initial load
duke
parents:
diff changeset
448 };
a61af66fc99e Initial load
duke
parents:
diff changeset
449
a61af66fc99e Initial load
duke
parents:
diff changeset
450 enum Prefix {
a61af66fc99e Initial load
duke
parents:
diff changeset
451 // segment overrides
a61af66fc99e Initial load
duke
parents:
diff changeset
452 CS_segment = 0x2e,
a61af66fc99e Initial load
duke
parents:
diff changeset
453 SS_segment = 0x36,
a61af66fc99e Initial load
duke
parents:
diff changeset
454 DS_segment = 0x3e,
a61af66fc99e Initial load
duke
parents:
diff changeset
455 ES_segment = 0x26,
a61af66fc99e Initial load
duke
parents:
diff changeset
456 FS_segment = 0x64,
a61af66fc99e Initial load
duke
parents:
diff changeset
457 GS_segment = 0x65,
a61af66fc99e Initial load
duke
parents:
diff changeset
458
a61af66fc99e Initial load
duke
parents:
diff changeset
459 REX = 0x40,
a61af66fc99e Initial load
duke
parents:
diff changeset
460
a61af66fc99e Initial load
duke
parents:
diff changeset
461 REX_B = 0x41,
a61af66fc99e Initial load
duke
parents:
diff changeset
462 REX_X = 0x42,
a61af66fc99e Initial load
duke
parents:
diff changeset
463 REX_XB = 0x43,
a61af66fc99e Initial load
duke
parents:
diff changeset
464 REX_R = 0x44,
a61af66fc99e Initial load
duke
parents:
diff changeset
465 REX_RB = 0x45,
a61af66fc99e Initial load
duke
parents:
diff changeset
466 REX_RX = 0x46,
a61af66fc99e Initial load
duke
parents:
diff changeset
467 REX_RXB = 0x47,
a61af66fc99e Initial load
duke
parents:
diff changeset
468
a61af66fc99e Initial load
duke
parents:
diff changeset
469 REX_W = 0x48,
a61af66fc99e Initial load
duke
parents:
diff changeset
470
a61af66fc99e Initial load
duke
parents:
diff changeset
471 REX_WB = 0x49,
a61af66fc99e Initial load
duke
parents:
diff changeset
472 REX_WX = 0x4A,
a61af66fc99e Initial load
duke
parents:
diff changeset
473 REX_WXB = 0x4B,
a61af66fc99e Initial load
duke
parents:
diff changeset
474 REX_WR = 0x4C,
a61af66fc99e Initial load
duke
parents:
diff changeset
475 REX_WRB = 0x4D,
a61af66fc99e Initial load
duke
parents:
diff changeset
476 REX_WRX = 0x4E,
a61af66fc99e Initial load
duke
parents:
diff changeset
477 REX_WRXB = 0x4F
a61af66fc99e Initial load
duke
parents:
diff changeset
478 };
a61af66fc99e Initial load
duke
parents:
diff changeset
479
a61af66fc99e Initial load
duke
parents:
diff changeset
480 enum WhichOperand {
a61af66fc99e Initial load
duke
parents:
diff changeset
481 // input to locate_operand, and format code for relocations
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
482 imm_operand = 0, // embedded 32-bit|64-bit immediate operand
0
a61af66fc99e Initial load
duke
parents:
diff changeset
483 disp32_operand = 1, // embedded 32-bit displacement or address
a61af66fc99e Initial load
duke
parents:
diff changeset
484 call32_operand = 2, // embedded 32-bit self-relative displacement
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
485 #ifndef _LP64
0
a61af66fc99e Initial load
duke
parents:
diff changeset
486 _WhichOperand_limit = 3
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
487 #else
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
488 narrow_oop_operand = 3, // embedded 32-bit immediate narrow oop
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
489 _WhichOperand_limit = 4
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
490 #endif
0
a61af66fc99e Initial load
duke
parents:
diff changeset
491 };
a61af66fc99e Initial load
duke
parents:
diff changeset
492
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
493
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
494
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
495 // NOTE: The general philopsophy of the declarations here is that 64bit versions
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
496 // of instructions are freely declared without the need for wrapping them an ifdef.
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
497 // (Some dangerous instructions are ifdef's out of inappropriate jvm's.)
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
498 // In the .cpp file the implementations are wrapped so that they are dropped out
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
499 // of the resulting jvm. This is done mostly to keep the footprint of KERNEL
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
500 // to the size it was prior to merging up the 32bit and 64bit assemblers.
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
501 //
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
502 // This does mean you'll get a linker/runtime error if you use a 64bit only instruction
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
503 // in a 32bit vm. This is somewhat unfortunate but keeps the ifdef noise down.
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
504
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
505 private:
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
506
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
507
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
508 // 64bit prefixes
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
509 int prefix_and_encode(int reg_enc, bool byteinst = false);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
510 int prefixq_and_encode(int reg_enc);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
511
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
512 int prefix_and_encode(int dst_enc, int src_enc, bool byteinst = false);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
513 int prefixq_and_encode(int dst_enc, int src_enc);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
514
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
515 void prefix(Register reg);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
516 void prefix(Address adr);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
517 void prefixq(Address adr);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
518
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
519 void prefix(Address adr, Register reg, bool byteinst = false);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
520 void prefixq(Address adr, Register reg);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
521
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
522 void prefix(Address adr, XMMRegister reg);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
523
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
524 void prefetch_prefix(Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
525
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
526 // Helper functions for groups of instructions
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
527 void emit_arith_b(int op1, int op2, Register dst, int imm8);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
528
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
529 void emit_arith(int op1, int op2, Register dst, int32_t imm32);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
530 // only 32bit??
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
531 void emit_arith(int op1, int op2, Register dst, jobject obj);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
532 void emit_arith(int op1, int op2, Register dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
533
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
534 void emit_operand(Register reg,
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
535 Register base, Register index, Address::ScaleFactor scale,
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
536 int disp,
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
537 RelocationHolder const& rspec,
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
538 int rip_relative_correction = 0);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
539
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
540 void emit_operand(Register reg, Address adr, int rip_relative_correction = 0);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
541
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
542 // operands that only take the original 32bit registers
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
543 void emit_operand32(Register reg, Address adr);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
544
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
545 void emit_operand(XMMRegister reg,
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
546 Register base, Register index, Address::ScaleFactor scale,
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
547 int disp,
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
548 RelocationHolder const& rspec);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
549
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
550 void emit_operand(XMMRegister reg, Address adr);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
551
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
552 void emit_operand(MMXRegister reg, Address adr);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
553
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
554 // workaround gcc (3.2.1-7) bug
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
555 void emit_operand(Address adr, MMXRegister reg);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
556
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
557
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
558 // Immediate-to-memory forms
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
559 void emit_arith_operand(int op1, Register rm, Address adr, int32_t imm32);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
560
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
561 void emit_farith(int b1, int b2, int i);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
562
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
563
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
564 protected:
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
565 #ifdef ASSERT
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
566 void check_relocation(RelocationHolder const& rspec, int format);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
567 #endif
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
568
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
569 inline void emit_long64(jlong x);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
570
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
571 void emit_data(jint data, relocInfo::relocType rtype, int format);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
572 void emit_data(jint data, RelocationHolder const& rspec, int format);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
573 void emit_data64(jlong data, relocInfo::relocType rtype, int format = 0);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
574 void emit_data64(jlong data, RelocationHolder const& rspec, int format = 0);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
575
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
576
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
577 bool reachable(AddressLiteral adr) NOT_LP64({ return true;});
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
578
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
579 // These are all easily abused and hence protected
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
580
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
581 void mov_literal32(Register dst, int32_t imm32, RelocationHolder const& rspec, int format = 0);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
582
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
583 // 32BIT ONLY SECTION
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
584 #ifndef _LP64
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
585 // Make these disappear in 64bit mode since they would never be correct
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
586 void cmp_literal32(Register src1, int32_t imm32, RelocationHolder const& rspec); // 32BIT ONLY
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
587 void cmp_literal32(Address src1, int32_t imm32, RelocationHolder const& rspec); // 32BIT ONLY
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
588
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
589 void mov_literal32(Address dst, int32_t imm32, RelocationHolder const& rspec); // 32BIT ONLY
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
590
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
591 void push_literal32(int32_t imm32, RelocationHolder const& rspec); // 32BIT ONLY
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
592 #else
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
593 // 64BIT ONLY SECTION
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
594 void mov_literal64(Register dst, intptr_t imm64, RelocationHolder const& rspec); // 64BIT ONLY
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
595 #endif // _LP64
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
596
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
597 // These are unique in that we are ensured by the caller that the 32bit
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
598 // relative in these instructions will always be able to reach the potentially
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
599 // 64bit address described by entry. Since they can take a 64bit address they
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
600 // don't have the 32 suffix like the other instructions in this class.
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
601
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
602 void call_literal(address entry, RelocationHolder const& rspec);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
603 void jmp_literal(address entry, RelocationHolder const& rspec);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
604
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
605 // Avoid using directly section
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
606 // Instructions in this section are actually usable by anyone without danger
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
607 // of failure but have performance issues that are addressed my enhanced
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
608 // instructions which will do the proper thing base on the particular cpu.
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
609 // We protect them because we don't trust you...
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
610
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
611 // Don't use next inc() and dec() methods directly. INC & DEC instructions
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
612 // could cause a partial flag stall since they don't set CF flag.
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
613 // Use MacroAssembler::decrement() & MacroAssembler::increment() methods
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
614 // which call inc() & dec() or add() & sub() in accordance with
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
615 // the product flag UseIncDec value.
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
616
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
617 void decl(Register dst);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
618 void decl(Address dst);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
619 void decq(Register dst);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
620 void decq(Address dst);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
621
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
622 void incl(Register dst);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
623 void incl(Address dst);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
624 void incq(Register dst);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
625 void incq(Address dst);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
626
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
627 // New cpus require use of movsd and movss to avoid partial register stall
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
628 // when loading from memory. But for old Opteron use movlpd instead of movsd.
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
629 // The selection is done in MacroAssembler::movdbl() and movflt().
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
630
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
631 // Move Scalar Single-Precision Floating-Point Values
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
632 void movss(XMMRegister dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
633 void movss(XMMRegister dst, XMMRegister src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
634 void movss(Address dst, XMMRegister src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
635
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
636 // Move Scalar Double-Precision Floating-Point Values
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
637 void movsd(XMMRegister dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
638 void movsd(XMMRegister dst, XMMRegister src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
639 void movsd(Address dst, XMMRegister src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
640 void movlpd(XMMRegister dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
641
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
642 // New cpus require use of movaps and movapd to avoid partial register stall
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
643 // when moving between registers.
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
644 void movaps(XMMRegister dst, XMMRegister src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
645 void movapd(XMMRegister dst, XMMRegister src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
646
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
647 // End avoid using directly
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
648
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
649
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
650 // Instruction prefixes
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
651 void prefix(Prefix p);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
652
0
a61af66fc99e Initial load
duke
parents:
diff changeset
653 public:
a61af66fc99e Initial load
duke
parents:
diff changeset
654
a61af66fc99e Initial load
duke
parents:
diff changeset
655 // Creation
a61af66fc99e Initial load
duke
parents:
diff changeset
656 Assembler(CodeBuffer* code) : AbstractAssembler(code) {}
a61af66fc99e Initial load
duke
parents:
diff changeset
657
a61af66fc99e Initial load
duke
parents:
diff changeset
658 // Decoding
a61af66fc99e Initial load
duke
parents:
diff changeset
659 static address locate_operand(address inst, WhichOperand which);
a61af66fc99e Initial load
duke
parents:
diff changeset
660 static address locate_next_instruction(address inst);
a61af66fc99e Initial load
duke
parents:
diff changeset
661
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
662 // Utilities
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
663
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
664 #ifdef _LP64
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
665 static bool is_simm(int64_t x, int nbits) { return -( CONST64(1) << (nbits-1) ) <= x && x < ( CONST64(1) << (nbits-1) ); }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
666 static bool is_simm32(int64_t x) { return x == (int64_t)(int32_t)x; }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
667 #else
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
668 static bool is_simm(int32_t x, int nbits) { return -( 1 << (nbits-1) ) <= x && x < ( 1 << (nbits-1) ); }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
669 static bool is_simm32(int32_t x) { return true; }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
670 #endif // LP64
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
671
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
672 // Generic instructions
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
673 // Does 32bit or 64bit as needed for the platform. In some sense these
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
674 // belong in macro assembler but there is no need for both varieties to exist
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
675
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
676 void lea(Register dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
677
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
678 void mov(Register dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
679
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
680 void pusha();
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
681 void popa();
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
682
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
683 void pushf();
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
684 void popf();
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
685
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
686 void push(int32_t imm32);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
687
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
688 void push(Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
689
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
690 void pop(Register dst);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
691
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
692 // These are dummies to prevent surprise implicit conversions to Register
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
693 void push(void* v);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
694 void pop(void* v);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
695
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
696
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
697 // These do register sized moves/scans
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
698 void rep_mov();
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
699 void rep_set();
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
700 void repne_scan();
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
701 #ifdef _LP64
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
702 void repne_scanl();
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
703 #endif
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
704
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
705 // Vanilla instructions in lexical order
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
706
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
707 void adcl(Register dst, int32_t imm32);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
708 void adcl(Register dst, Address src);
a61af66fc99e Initial load
duke
parents:
diff changeset
709 void adcl(Register dst, Register src);
a61af66fc99e Initial load
duke
parents:
diff changeset
710
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
711 void adcq(Register dst, int32_t imm32);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
712 void adcq(Register dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
713 void adcq(Register dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
714
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
715
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
716 void addl(Address dst, int32_t imm32);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
717 void addl(Address dst, Register src);
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
718 void addl(Register dst, int32_t imm32);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
719 void addl(Register dst, Address src);
a61af66fc99e Initial load
duke
parents:
diff changeset
720 void addl(Register dst, Register src);
a61af66fc99e Initial load
duke
parents:
diff changeset
721
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
722 void addq(Address dst, int32_t imm32);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
723 void addq(Address dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
724 void addq(Register dst, int32_t imm32);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
725 void addq(Register dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
726 void addq(Register dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
727
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
728
0
a61af66fc99e Initial load
duke
parents:
diff changeset
729 void addr_nop_4();
a61af66fc99e Initial load
duke
parents:
diff changeset
730 void addr_nop_5();
a61af66fc99e Initial load
duke
parents:
diff changeset
731 void addr_nop_7();
a61af66fc99e Initial load
duke
parents:
diff changeset
732 void addr_nop_8();
a61af66fc99e Initial load
duke
parents:
diff changeset
733
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
734 // Add Scalar Double-Precision Floating-Point Values
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
735 void addsd(XMMRegister dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
736 void addsd(XMMRegister dst, XMMRegister src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
737
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
738 // Add Scalar Single-Precision Floating-Point Values
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
739 void addss(XMMRegister dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
740 void addss(XMMRegister dst, XMMRegister src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
741
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
742 void andl(Register dst, int32_t imm32);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
743 void andl(Register dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
744 void andl(Register dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
745
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
746 void andq(Register dst, int32_t imm32);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
747 void andq(Register dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
748 void andq(Register dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
749
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
750
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
751 // Bitwise Logical AND of Packed Double-Precision Floating-Point Values
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
752 void andpd(XMMRegister dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
753 void andpd(XMMRegister dst, XMMRegister src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
754
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
755 void bswapl(Register reg);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
756
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
757 void bswapq(Register reg);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
758
0
a61af66fc99e Initial load
duke
parents:
diff changeset
759 void call(Label& L, relocInfo::relocType rtype);
a61af66fc99e Initial load
duke
parents:
diff changeset
760 void call(Register reg); // push pc; pc <- reg
a61af66fc99e Initial load
duke
parents:
diff changeset
761 void call(Address adr); // push pc; pc <- adr
a61af66fc99e Initial load
duke
parents:
diff changeset
762
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
763 void cdql();
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
764
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
765 void cdqq();
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
766
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
767 void cld() { emit_byte(0xfc); }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
768
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
769 void clflush(Address adr);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
770
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
771 void cmovl(Condition cc, Register dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
772 void cmovl(Condition cc, Register dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
773
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
774 void cmovq(Condition cc, Register dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
775 void cmovq(Condition cc, Register dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
776
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
777
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
778 void cmpb(Address dst, int imm8);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
779
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
780 void cmpl(Address dst, int32_t imm32);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
781
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
782 void cmpl(Register dst, int32_t imm32);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
783 void cmpl(Register dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
784 void cmpl(Register dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
785
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
786 void cmpq(Address dst, int32_t imm32);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
787 void cmpq(Address dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
788
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
789 void cmpq(Register dst, int32_t imm32);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
790 void cmpq(Register dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
791 void cmpq(Register dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
792
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
793 // these are dummies used to catch attempting to convert NULL to Register
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
794 void cmpl(Register dst, void* junk); // dummy
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
795 void cmpq(Register dst, void* junk); // dummy
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
796
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
797 void cmpw(Address dst, int imm16);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
798
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
799 void cmpxchg8 (Address adr);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
800
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
801 void cmpxchgl(Register reg, Address adr);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
802
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
803 void cmpxchgq(Register reg, Address adr);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
804
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
805 // Ordered Compare Scalar Double-Precision Floating-Point Values and set EFLAGS
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
806 void comisd(XMMRegister dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
807
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
808 // Ordered Compare Scalar Single-Precision Floating-Point Values and set EFLAGS
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
809 void comiss(XMMRegister dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
810
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
811 // Identify processor type and features
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
812 void cpuid() {
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
813 emit_byte(0x0F);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
814 emit_byte(0xA2);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
815 }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
816
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
817 // Convert Scalar Double-Precision Floating-Point Value to Scalar Single-Precision Floating-Point Value
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
818 void cvtsd2ss(XMMRegister dst, XMMRegister src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
819
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
820 // Convert Doubleword Integer to Scalar Double-Precision Floating-Point Value
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
821 void cvtsi2sdl(XMMRegister dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
822 void cvtsi2sdq(XMMRegister dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
823
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
824 // Convert Doubleword Integer to Scalar Single-Precision Floating-Point Value
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
825 void cvtsi2ssl(XMMRegister dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
826 void cvtsi2ssq(XMMRegister dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
827
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
828 // Convert Packed Signed Doubleword Integers to Packed Double-Precision Floating-Point Value
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
829 void cvtdq2pd(XMMRegister dst, XMMRegister src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
830
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
831 // Convert Packed Signed Doubleword Integers to Packed Single-Precision Floating-Point Value
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
832 void cvtdq2ps(XMMRegister dst, XMMRegister src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
833
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
834 // Convert Scalar Single-Precision Floating-Point Value to Scalar Double-Precision Floating-Point Value
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
835 void cvtss2sd(XMMRegister dst, XMMRegister src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
836
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
837 // Convert with Truncation Scalar Double-Precision Floating-Point Value to Doubleword Integer
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
838 void cvttsd2sil(Register dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
839 void cvttsd2sil(Register dst, XMMRegister src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
840 void cvttsd2siq(Register dst, XMMRegister src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
841
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
842 // Convert with Truncation Scalar Single-Precision Floating-Point Value to Doubleword Integer
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
843 void cvttss2sil(Register dst, XMMRegister src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
844 void cvttss2siq(Register dst, XMMRegister src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
845
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
846 // Divide Scalar Double-Precision Floating-Point Values
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
847 void divsd(XMMRegister dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
848 void divsd(XMMRegister dst, XMMRegister src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
849
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
850 // Divide Scalar Single-Precision Floating-Point Values
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
851 void divss(XMMRegister dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
852 void divss(XMMRegister dst, XMMRegister src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
853
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
854 void emms();
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
855
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
856 void fabs();
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
857
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
858 void fadd(int i);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
859
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
860 void fadd_d(Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
861 void fadd_s(Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
862
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
863 // "Alternate" versions of x87 instructions place result down in FPU
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
864 // stack instead of on TOS
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
865
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
866 void fadda(int i); // "alternate" fadd
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
867 void faddp(int i = 1);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
868
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
869 void fchs();
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
870
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
871 void fcom(int i);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
872
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
873 void fcomp(int i = 1);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
874 void fcomp_d(Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
875 void fcomp_s(Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
876
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
877 void fcompp();
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
878
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
879 void fcos();
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
880
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
881 void fdecstp();
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
882
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
883 void fdiv(int i);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
884 void fdiv_d(Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
885 void fdivr_s(Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
886 void fdiva(int i); // "alternate" fdiv
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
887 void fdivp(int i = 1);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
888
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
889 void fdivr(int i);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
890 void fdivr_d(Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
891 void fdiv_s(Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
892
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
893 void fdivra(int i); // "alternate" reversed fdiv
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
894
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
895 void fdivrp(int i = 1);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
896
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
897 void ffree(int i = 0);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
898
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
899 void fild_d(Address adr);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
900 void fild_s(Address adr);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
901
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
902 void fincstp();
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
903
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
904 void finit();
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
905
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
906 void fist_s (Address adr);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
907 void fistp_d(Address adr);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
908 void fistp_s(Address adr);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
909
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
910 void fld1();
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
911
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
912 void fld_d(Address adr);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
913 void fld_s(Address adr);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
914 void fld_s(int index);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
915 void fld_x(Address adr); // extended-precision (80-bit) format
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
916
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
917 void fldcw(Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
918
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
919 void fldenv(Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
920
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
921 void fldlg2();
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
922
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
923 void fldln2();
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
924
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
925 void fldz();
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
926
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
927 void flog();
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
928 void flog10();
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
929
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
930 void fmul(int i);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
931
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
932 void fmul_d(Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
933 void fmul_s(Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
934
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
935 void fmula(int i); // "alternate" fmul
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
936
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
937 void fmulp(int i = 1);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
938
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
939 void fnsave(Address dst);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
940
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
941 void fnstcw(Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
942
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
943 void fnstsw_ax();
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
944
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
945 void fprem();
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
946 void fprem1();
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
947
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
948 void frstor(Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
949
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
950 void fsin();
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
951
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
952 void fsqrt();
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
953
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
954 void fst_d(Address adr);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
955 void fst_s(Address adr);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
956
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
957 void fstp_d(Address adr);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
958 void fstp_d(int index);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
959 void fstp_s(Address adr);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
960 void fstp_x(Address adr); // extended-precision (80-bit) format
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
961
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
962 void fsub(int i);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
963 void fsub_d(Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
964 void fsub_s(Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
965
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
966 void fsuba(int i); // "alternate" fsub
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
967
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
968 void fsubp(int i = 1);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
969
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
970 void fsubr(int i);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
971 void fsubr_d(Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
972 void fsubr_s(Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
973
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
974 void fsubra(int i); // "alternate" reversed fsub
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
975
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
976 void fsubrp(int i = 1);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
977
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
978 void ftan();
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
979
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
980 void ftst();
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
981
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
982 void fucomi(int i = 1);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
983 void fucomip(int i = 1);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
984
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
985 void fwait();
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
986
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
987 void fxch(int i = 1);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
988
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
989 void fxrstor(Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
990
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
991 void fxsave(Address dst);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
992
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
993 void fyl2x();
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
994
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
995 void hlt();
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
996
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
997 void idivl(Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
998
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
999 void idivq(Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1000
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1001 void imull(Register dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1002 void imull(Register dst, Register src, int value);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1003
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1004 void imulq(Register dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1005 void imulq(Register dst, Register src, int value);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1006
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1007
a61af66fc99e Initial load
duke
parents:
diff changeset
1008 // jcc is the generic conditional branch generator to run-
a61af66fc99e Initial load
duke
parents:
diff changeset
1009 // time routines, jcc is used for branches to labels. jcc
a61af66fc99e Initial load
duke
parents:
diff changeset
1010 // takes a branch opcode (cc) and a label (L) and generates
a61af66fc99e Initial load
duke
parents:
diff changeset
1011 // either a backward branch or a forward branch and links it
a61af66fc99e Initial load
duke
parents:
diff changeset
1012 // to the label fixup chain. Usage:
a61af66fc99e Initial load
duke
parents:
diff changeset
1013 //
a61af66fc99e Initial load
duke
parents:
diff changeset
1014 // Label L; // unbound label
a61af66fc99e Initial load
duke
parents:
diff changeset
1015 // jcc(cc, L); // forward branch to unbound label
a61af66fc99e Initial load
duke
parents:
diff changeset
1016 // bind(L); // bind label to the current pc
a61af66fc99e Initial load
duke
parents:
diff changeset
1017 // jcc(cc, L); // backward branch to bound label
a61af66fc99e Initial load
duke
parents:
diff changeset
1018 // bind(L); // illegal: a label may be bound only once
a61af66fc99e Initial load
duke
parents:
diff changeset
1019 //
a61af66fc99e Initial load
duke
parents:
diff changeset
1020 // Note: The same Label can be used for forward and backward branches
a61af66fc99e Initial load
duke
parents:
diff changeset
1021 // but it may be bound only once.
a61af66fc99e Initial load
duke
parents:
diff changeset
1022
a61af66fc99e Initial load
duke
parents:
diff changeset
1023 void jcc(Condition cc, Label& L,
a61af66fc99e Initial load
duke
parents:
diff changeset
1024 relocInfo::relocType rtype = relocInfo::none);
a61af66fc99e Initial load
duke
parents:
diff changeset
1025
a61af66fc99e Initial load
duke
parents:
diff changeset
1026 // Conditional jump to a 8-bit offset to L.
a61af66fc99e Initial load
duke
parents:
diff changeset
1027 // WARNING: be very careful using this for forward jumps. If the label is
a61af66fc99e Initial load
duke
parents:
diff changeset
1028 // not bound within an 8-bit offset of this instruction, a run-time error
a61af66fc99e Initial load
duke
parents:
diff changeset
1029 // will occur.
a61af66fc99e Initial load
duke
parents:
diff changeset
1030 void jccb(Condition cc, Label& L);
a61af66fc99e Initial load
duke
parents:
diff changeset
1031
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1032 void jmp(Address entry); // pc <- entry
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1033
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1034 // Label operations & relative jumps (PPUM Appendix D)
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1035 void jmp(Label& L, relocInfo::relocType rtype = relocInfo::none); // unconditional jump to L
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1036
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1037 void jmp(Register entry); // pc <- entry
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1038
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1039 // Unconditional 8-bit offset jump to L.
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1040 // WARNING: be very careful using this for forward jumps. If the label is
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1041 // not bound within an 8-bit offset of this instruction, a run-time error
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1042 // will occur.
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1043 void jmpb(Label& L);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1044
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1045 void ldmxcsr( Address src );
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1046
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1047 void leal(Register dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1048
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1049 void leaq(Register dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1050
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1051 void lfence() {
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1052 emit_byte(0x0F);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1053 emit_byte(0xAE);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1054 emit_byte(0xE8);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1055 }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1056
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1057 void lock();
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1058
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1059 enum Membar_mask_bits {
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1060 StoreStore = 1 << 3,
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1061 LoadStore = 1 << 2,
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1062 StoreLoad = 1 << 1,
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1063 LoadLoad = 1 << 0
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1064 };
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1065
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1066 // Serializes memory.
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1067 void membar(Membar_mask_bits order_constraint) {
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1068 // We only have to handle StoreLoad and LoadLoad
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1069 if (order_constraint & StoreLoad) {
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1070 // MFENCE subsumes LFENCE
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1071 mfence();
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1072 } /* [jk] not needed currently: else if (order_constraint & LoadLoad) {
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1073 lfence();
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1074 } */
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1075 }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1076
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1077 void mfence();
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1078
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1079 // Moves
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1080
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1081 void mov64(Register dst, int64_t imm64);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1082
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1083 void movb(Address dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1084 void movb(Address dst, int imm8);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1085 void movb(Register dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1086
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1087 void movdl(XMMRegister dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1088 void movdl(Register dst, XMMRegister src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1089
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1090 // Move Double Quadword
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1091 void movdq(XMMRegister dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1092 void movdq(Register dst, XMMRegister src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1093
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1094 // Move Aligned Double Quadword
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1095 void movdqa(Address dst, XMMRegister src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1096 void movdqa(XMMRegister dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1097 void movdqa(XMMRegister dst, XMMRegister src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1098
405
2649e5276dd7 6532536: Optimize arraycopy stubs for Intel cpus
kvn
parents: 362
diff changeset
1099 // Move Unaligned Double Quadword
2649e5276dd7 6532536: Optimize arraycopy stubs for Intel cpus
kvn
parents: 362
diff changeset
1100 void movdqu(Address dst, XMMRegister src);
2649e5276dd7 6532536: Optimize arraycopy stubs for Intel cpus
kvn
parents: 362
diff changeset
1101 void movdqu(XMMRegister dst, Address src);
2649e5276dd7 6532536: Optimize arraycopy stubs for Intel cpus
kvn
parents: 362
diff changeset
1102 void movdqu(XMMRegister dst, XMMRegister src);
2649e5276dd7 6532536: Optimize arraycopy stubs for Intel cpus
kvn
parents: 362
diff changeset
1103
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1104 void movl(Register dst, int32_t imm32);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1105 void movl(Address dst, int32_t imm32);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1106 void movl(Register dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1107 void movl(Register dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1108 void movl(Address dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1109
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1110 // These dummies prevent using movl from converting a zero (like NULL) into Register
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1111 // by giving the compiler two choices it can't resolve
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1112
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1113 void movl(Address dst, void* junk);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1114 void movl(Register dst, void* junk);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1115
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1116 #ifdef _LP64
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1117 void movq(Register dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1118 void movq(Register dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1119 void movq(Address dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1120 #endif
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1121
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1122 void movq(Address dst, MMXRegister src );
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1123 void movq(MMXRegister dst, Address src );
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1124
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1125 #ifdef _LP64
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1126 // These dummies prevent using movq from converting a zero (like NULL) into Register
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1127 // by giving the compiler two choices it can't resolve
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1128
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1129 void movq(Address dst, void* dummy);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1130 void movq(Register dst, void* dummy);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1131 #endif
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1132
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1133 // Move Quadword
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1134 void movq(Address dst, XMMRegister src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1135 void movq(XMMRegister dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1136
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1137 void movsbl(Register dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1138 void movsbl(Register dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1139
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1140 #ifdef _LP64
624
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 623
diff changeset
1141 void movsbq(Register dst, Address src);
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 623
diff changeset
1142 void movsbq(Register dst, Register src);
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 623
diff changeset
1143
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1144 // Move signed 32bit immediate to 64bit extending sign
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1145 void movslq(Address dst, int32_t imm64);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1146 void movslq(Register dst, int32_t imm64);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1147
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1148 void movslq(Register dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1149 void movslq(Register dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1150 void movslq(Register dst, void* src); // Dummy declaration to cause NULL to be ambiguous
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1151 #endif
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1152
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1153 void movswl(Register dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1154 void movswl(Register dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1155
624
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 623
diff changeset
1156 #ifdef _LP64
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 623
diff changeset
1157 void movswq(Register dst, Address src);
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 623
diff changeset
1158 void movswq(Register dst, Register src);
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 623
diff changeset
1159 #endif
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 623
diff changeset
1160
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1161 void movw(Address dst, int imm16);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1162 void movw(Register dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1163 void movw(Address dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1164
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1165 void movzbl(Register dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1166 void movzbl(Register dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1167
624
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 623
diff changeset
1168 #ifdef _LP64
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 623
diff changeset
1169 void movzbq(Register dst, Address src);
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 623
diff changeset
1170 void movzbq(Register dst, Register src);
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 623
diff changeset
1171 #endif
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 623
diff changeset
1172
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1173 void movzwl(Register dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1174 void movzwl(Register dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1175
624
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 623
diff changeset
1176 #ifdef _LP64
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 623
diff changeset
1177 void movzwq(Register dst, Address src);
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 623
diff changeset
1178 void movzwq(Register dst, Register src);
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 623
diff changeset
1179 #endif
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 623
diff changeset
1180
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1181 void mull(Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1182 void mull(Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1183
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1184 // Multiply Scalar Double-Precision Floating-Point Values
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1185 void mulsd(XMMRegister dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1186 void mulsd(XMMRegister dst, XMMRegister src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1187
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1188 // Multiply Scalar Single-Precision Floating-Point Values
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1189 void mulss(XMMRegister dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1190 void mulss(XMMRegister dst, XMMRegister src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1191
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1192 void negl(Register dst);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1193
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1194 #ifdef _LP64
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1195 void negq(Register dst);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1196 #endif
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1197
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1198 void nop(int i = 1);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1199
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1200 void notl(Register dst);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1201
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1202 #ifdef _LP64
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1203 void notq(Register dst);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1204 #endif
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1205
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1206 void orl(Address dst, int32_t imm32);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1207 void orl(Register dst, int32_t imm32);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1208 void orl(Register dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1209 void orl(Register dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1210
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1211 void orq(Address dst, int32_t imm32);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1212 void orq(Register dst, int32_t imm32);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1213 void orq(Register dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1214 void orq(Register dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1215
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1216 void popl(Address dst);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1217
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1218 #ifdef _LP64
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1219 void popq(Address dst);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1220 #endif
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1221
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1222 // Prefetches (SSE, SSE2, 3DNOW only)
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1223
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1224 void prefetchnta(Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1225 void prefetchr(Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1226 void prefetcht0(Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1227 void prefetcht1(Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1228 void prefetcht2(Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1229 void prefetchw(Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1230
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1231 // Shuffle Packed Doublewords
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1232 void pshufd(XMMRegister dst, XMMRegister src, int mode);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1233 void pshufd(XMMRegister dst, Address src, int mode);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1234
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1235 // Shuffle Packed Low Words
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1236 void pshuflw(XMMRegister dst, XMMRegister src, int mode);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1237 void pshuflw(XMMRegister dst, Address src, int mode);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1238
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1239 // Shift Right Logical Quadword Immediate
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1240 void psrlq(XMMRegister dst, int shift);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1241
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1242 // Interleave Low Bytes
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1243 void punpcklbw(XMMRegister dst, XMMRegister src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1244
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1245 void pushl(Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1246
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1247 void pushq(Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1248
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1249 // Xor Packed Byte Integer Values
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1250 void pxor(XMMRegister dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1251 void pxor(XMMRegister dst, XMMRegister src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1252
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1253 void rcll(Register dst, int imm8);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1254
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1255 void rclq(Register dst, int imm8);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1256
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1257 void ret(int imm16);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1258
a61af66fc99e Initial load
duke
parents:
diff changeset
1259 void sahf();
a61af66fc99e Initial load
duke
parents:
diff changeset
1260
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1261 void sarl(Register dst, int imm8);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1262 void sarl(Register dst);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1263
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1264 void sarq(Register dst, int imm8);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1265 void sarq(Register dst);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1266
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1267 void sbbl(Address dst, int32_t imm32);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1268 void sbbl(Register dst, int32_t imm32);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1269 void sbbl(Register dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1270 void sbbl(Register dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1271
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1272 void sbbq(Address dst, int32_t imm32);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1273 void sbbq(Register dst, int32_t imm32);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1274 void sbbq(Register dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1275 void sbbq(Register dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1276
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1277 void setb(Condition cc, Register dst);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1278
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1279 void shldl(Register dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1280
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1281 void shll(Register dst, int imm8);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1282 void shll(Register dst);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1283
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1284 void shlq(Register dst, int imm8);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1285 void shlq(Register dst);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1286
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1287 void shrdl(Register dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1288
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1289 void shrl(Register dst, int imm8);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1290 void shrl(Register dst);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1291
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1292 void shrq(Register dst, int imm8);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1293 void shrq(Register dst);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1294
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1295 void smovl(); // QQQ generic?
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1296
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1297 // Compute Square Root of Scalar Double-Precision Floating-Point Value
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1298 void sqrtsd(XMMRegister dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1299 void sqrtsd(XMMRegister dst, XMMRegister src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1300
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1301 void std() { emit_byte(0xfd); }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1302
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1303 void stmxcsr( Address dst );
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1305 void subl(Address dst, int32_t imm32);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1306 void subl(Address dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1307 void subl(Register dst, int32_t imm32);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1308 void subl(Register dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1309 void subl(Register dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1310
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1311 void subq(Address dst, int32_t imm32);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1312 void subq(Address dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1313 void subq(Register dst, int32_t imm32);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1314 void subq(Register dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1315 void subq(Register dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1316
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1317
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1318 // Subtract Scalar Double-Precision Floating-Point Values
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1319 void subsd(XMMRegister dst, Address src);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1320 void subsd(XMMRegister dst, XMMRegister src);
a61af66fc99e Initial load
duke
parents:
diff changeset
1321
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1322 // Subtract Scalar Single-Precision Floating-Point Values
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1323 void subss(XMMRegister dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1324 void subss(XMMRegister dst, XMMRegister src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1325
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1326 void testb(Register dst, int imm8);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1327
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1328 void testl(Register dst, int32_t imm32);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1329 void testl(Register dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1330 void testl(Register dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1331
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1332 void testq(Register dst, int32_t imm32);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1333 void testq(Register dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1334
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1335
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1336 // Unordered Compare Scalar Double-Precision Floating-Point Values and set EFLAGS
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1337 void ucomisd(XMMRegister dst, Address src);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1338 void ucomisd(XMMRegister dst, XMMRegister src);
a61af66fc99e Initial load
duke
parents:
diff changeset
1339
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1340 // Unordered Compare Scalar Single-Precision Floating-Point Values and set EFLAGS
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1341 void ucomiss(XMMRegister dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1342 void ucomiss(XMMRegister dst, XMMRegister src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1343
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1344 void xaddl(Address dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1345
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1346 void xaddq(Address dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1347
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1348 void xchgl(Register reg, Address adr);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1349 void xchgl(Register dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1350
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1351 void xchgq(Register reg, Address adr);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1352 void xchgq(Register dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1353
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1354 void xorl(Register dst, int32_t imm32);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1355 void xorl(Register dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1356 void xorl(Register dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1357
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1358 void xorq(Register dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1359 void xorq(Register dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1360
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1361 // Bitwise Logical XOR of Packed Double-Precision Floating-Point Values
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1362 void xorpd(XMMRegister dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1363 void xorpd(XMMRegister dst, XMMRegister src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1364
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1365 // Bitwise Logical XOR of Packed Single-Precision Floating-Point Values
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1366 void xorps(XMMRegister dst, Address src);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1367 void xorps(XMMRegister dst, XMMRegister src);
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1368
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1369 void set_byte_if_not_zero(Register dst); // sets reg to 1 if not zero, otherwise 0
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1370 };
a61af66fc99e Initial load
duke
parents:
diff changeset
1371
a61af66fc99e Initial load
duke
parents:
diff changeset
1372
a61af66fc99e Initial load
duke
parents:
diff changeset
1373 // MacroAssembler extends Assembler by frequently used macros.
a61af66fc99e Initial load
duke
parents:
diff changeset
1374 //
a61af66fc99e Initial load
duke
parents:
diff changeset
1375 // Instructions for which a 'better' code sequence exists depending
a61af66fc99e Initial load
duke
parents:
diff changeset
1376 // on arguments should also go in here.
a61af66fc99e Initial load
duke
parents:
diff changeset
1377
a61af66fc99e Initial load
duke
parents:
diff changeset
1378 class MacroAssembler: public Assembler {
342
37f87013dfd8 6711316: Open source the Garbage-First garbage collector
ysr
parents: 71
diff changeset
1379 friend class LIR_Assembler;
37f87013dfd8 6711316: Open source the Garbage-First garbage collector
ysr
parents: 71
diff changeset
1380 friend class Runtime1; // as_Address()
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1381 protected:
a61af66fc99e Initial load
duke
parents:
diff changeset
1382
a61af66fc99e Initial load
duke
parents:
diff changeset
1383 Address as_Address(AddressLiteral adr);
a61af66fc99e Initial load
duke
parents:
diff changeset
1384 Address as_Address(ArrayAddress adr);
a61af66fc99e Initial load
duke
parents:
diff changeset
1385
a61af66fc99e Initial load
duke
parents:
diff changeset
1386 // Support for VM calls
a61af66fc99e Initial load
duke
parents:
diff changeset
1387 //
a61af66fc99e Initial load
duke
parents:
diff changeset
1388 // This is the base routine called by the different versions of call_VM_leaf. The interpreter
a61af66fc99e Initial load
duke
parents:
diff changeset
1389 // may customize this version by overriding it for its purposes (e.g., to save/restore
a61af66fc99e Initial load
duke
parents:
diff changeset
1390 // additional registers when doing a VM call).
a61af66fc99e Initial load
duke
parents:
diff changeset
1391 #ifdef CC_INTERP
a61af66fc99e Initial load
duke
parents:
diff changeset
1392 // c++ interpreter never wants to use interp_masm version of call_VM
a61af66fc99e Initial load
duke
parents:
diff changeset
1393 #define VIRTUAL
a61af66fc99e Initial load
duke
parents:
diff changeset
1394 #else
a61af66fc99e Initial load
duke
parents:
diff changeset
1395 #define VIRTUAL virtual
a61af66fc99e Initial load
duke
parents:
diff changeset
1396 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
1397
a61af66fc99e Initial load
duke
parents:
diff changeset
1398 VIRTUAL void call_VM_leaf_base(
a61af66fc99e Initial load
duke
parents:
diff changeset
1399 address entry_point, // the entry point
a61af66fc99e Initial load
duke
parents:
diff changeset
1400 int number_of_arguments // the number of arguments to pop after the call
a61af66fc99e Initial load
duke
parents:
diff changeset
1401 );
a61af66fc99e Initial load
duke
parents:
diff changeset
1402
a61af66fc99e Initial load
duke
parents:
diff changeset
1403 // This is the base routine called by the different versions of call_VM. The interpreter
a61af66fc99e Initial load
duke
parents:
diff changeset
1404 // may customize this version by overriding it for its purposes (e.g., to save/restore
a61af66fc99e Initial load
duke
parents:
diff changeset
1405 // additional registers when doing a VM call).
a61af66fc99e Initial load
duke
parents:
diff changeset
1406 //
a61af66fc99e Initial load
duke
parents:
diff changeset
1407 // If no java_thread register is specified (noreg) than rdi will be used instead. call_VM_base
a61af66fc99e Initial load
duke
parents:
diff changeset
1408 // returns the register which contains the thread upon return. If a thread register has been
a61af66fc99e Initial load
duke
parents:
diff changeset
1409 // specified, the return value will correspond to that register. If no last_java_sp is specified
a61af66fc99e Initial load
duke
parents:
diff changeset
1410 // (noreg) than rsp will be used instead.
a61af66fc99e Initial load
duke
parents:
diff changeset
1411 VIRTUAL void call_VM_base( // returns the register containing the thread upon return
a61af66fc99e Initial load
duke
parents:
diff changeset
1412 Register oop_result, // where an oop-result ends up if any; use noreg otherwise
a61af66fc99e Initial load
duke
parents:
diff changeset
1413 Register java_thread, // the thread if computed before ; use noreg otherwise
a61af66fc99e Initial load
duke
parents:
diff changeset
1414 Register last_java_sp, // to set up last_Java_frame in stubs; use noreg otherwise
a61af66fc99e Initial load
duke
parents:
diff changeset
1415 address entry_point, // the entry point
a61af66fc99e Initial load
duke
parents:
diff changeset
1416 int number_of_arguments, // the number of arguments (w/o thread) to pop after the call
a61af66fc99e Initial load
duke
parents:
diff changeset
1417 bool check_exceptions // whether to check for pending exceptions after return
a61af66fc99e Initial load
duke
parents:
diff changeset
1418 );
a61af66fc99e Initial load
duke
parents:
diff changeset
1419
a61af66fc99e Initial load
duke
parents:
diff changeset
1420 // These routines should emit JVMTI PopFrame and ForceEarlyReturn handling code.
a61af66fc99e Initial load
duke
parents:
diff changeset
1421 // The implementation is only non-empty for the InterpreterMacroAssembler,
a61af66fc99e Initial load
duke
parents:
diff changeset
1422 // as only the interpreter handles PopFrame and ForceEarlyReturn requests.
a61af66fc99e Initial load
duke
parents:
diff changeset
1423 virtual void check_and_handle_popframe(Register java_thread);
a61af66fc99e Initial load
duke
parents:
diff changeset
1424 virtual void check_and_handle_earlyret(Register java_thread);
a61af66fc99e Initial load
duke
parents:
diff changeset
1425
a61af66fc99e Initial load
duke
parents:
diff changeset
1426 void call_VM_helper(Register oop_result, address entry_point, int number_of_arguments, bool check_exceptions = true);
a61af66fc99e Initial load
duke
parents:
diff changeset
1427
a61af66fc99e Initial load
duke
parents:
diff changeset
1428 // helpers for FPU flag access
a61af66fc99e Initial load
duke
parents:
diff changeset
1429 // tmp is a temporary register, if none is available use noreg
a61af66fc99e Initial load
duke
parents:
diff changeset
1430 void save_rax (Register tmp);
a61af66fc99e Initial load
duke
parents:
diff changeset
1431 void restore_rax(Register tmp);
a61af66fc99e Initial load
duke
parents:
diff changeset
1432
a61af66fc99e Initial load
duke
parents:
diff changeset
1433 public:
a61af66fc99e Initial load
duke
parents:
diff changeset
1434 MacroAssembler(CodeBuffer* code) : Assembler(code) {}
a61af66fc99e Initial load
duke
parents:
diff changeset
1435
a61af66fc99e Initial load
duke
parents:
diff changeset
1436 // Support for NULL-checks
a61af66fc99e Initial load
duke
parents:
diff changeset
1437 //
a61af66fc99e Initial load
duke
parents:
diff changeset
1438 // Generates code that causes a NULL OS exception if the content of reg is NULL.
a61af66fc99e Initial load
duke
parents:
diff changeset
1439 // If the accessed location is M[reg + offset] and the offset is known, provide the
a61af66fc99e Initial load
duke
parents:
diff changeset
1440 // offset. No explicit code generation is needed if the offset is within a certain
a61af66fc99e Initial load
duke
parents:
diff changeset
1441 // range (0 <= offset <= page_size).
a61af66fc99e Initial load
duke
parents:
diff changeset
1442
a61af66fc99e Initial load
duke
parents:
diff changeset
1443 void null_check(Register reg, int offset = -1);
168
7793bd37a336 6705887: Compressed Oops: generate x64 addressing and implicit null checks with narrow oops
kvn
parents: 71
diff changeset
1444 static bool needs_explicit_null_check(intptr_t offset);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1445
a61af66fc99e Initial load
duke
parents:
diff changeset
1446 // Required platform-specific helpers for Label::patch_instructions.
a61af66fc99e Initial load
duke
parents:
diff changeset
1447 // They _shadow_ the declarations in AbstractAssembler, which are undefined.
a61af66fc99e Initial load
duke
parents:
diff changeset
1448 void pd_patch_instruction(address branch, address target);
a61af66fc99e Initial load
duke
parents:
diff changeset
1449 #ifndef PRODUCT
a61af66fc99e Initial load
duke
parents:
diff changeset
1450 static void pd_print_patched_instruction(address branch);
a61af66fc99e Initial load
duke
parents:
diff changeset
1451 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
1452
a61af66fc99e Initial load
duke
parents:
diff changeset
1453 // The following 4 methods return the offset of the appropriate move instruction
a61af66fc99e Initial load
duke
parents:
diff changeset
1454
622
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
1455 // Support for fast byte/short loading with zero extension (depending on particular CPU)
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1456 int load_unsigned_byte(Register dst, Address src);
622
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
1457 int load_unsigned_short(Register dst, Address src);
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
1458
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
1459 // Support for fast byte/short loading with sign extension (depending on particular CPU)
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1460 int load_signed_byte(Register dst, Address src);
622
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
1461 int load_signed_short(Register dst, Address src);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1462
a61af66fc99e Initial load
duke
parents:
diff changeset
1463 // Support for sign-extension (hi:lo = extend_sign(lo))
a61af66fc99e Initial load
duke
parents:
diff changeset
1464 void extend_sign(Register hi, Register lo);
a61af66fc99e Initial load
duke
parents:
diff changeset
1465
622
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
1466 // Loading values by size and signed-ness
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
1467 void load_sized_value(Register dst, Address src, int size_in_bytes, bool is_signed);
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
1468
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1469 // Support for inc/dec with optimal instruction selection depending on value
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1470
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1471 void increment(Register reg, int value = 1) { LP64_ONLY(incrementq(reg, value)) NOT_LP64(incrementl(reg, value)) ; }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1472 void decrement(Register reg, int value = 1) { LP64_ONLY(decrementq(reg, value)) NOT_LP64(decrementl(reg, value)) ; }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1473
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1474 void decrementl(Address dst, int value = 1);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1475 void decrementl(Register reg, int value = 1);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1476
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1477 void decrementq(Register reg, int value = 1);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1478 void decrementq(Address dst, int value = 1);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1479
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1480 void incrementl(Address dst, int value = 1);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1481 void incrementl(Register reg, int value = 1);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1482
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1483 void incrementq(Register reg, int value = 1);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1484 void incrementq(Address dst, int value = 1);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1485
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1486
a61af66fc99e Initial load
duke
parents:
diff changeset
1487 // Support optimal SSE move instructions.
a61af66fc99e Initial load
duke
parents:
diff changeset
1488 void movflt(XMMRegister dst, XMMRegister src) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1489 if (UseXmmRegToRegMoveAll) { movaps(dst, src); return; }
a61af66fc99e Initial load
duke
parents:
diff changeset
1490 else { movss (dst, src); return; }
a61af66fc99e Initial load
duke
parents:
diff changeset
1491 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1492 void movflt(XMMRegister dst, Address src) { movss(dst, src); }
a61af66fc99e Initial load
duke
parents:
diff changeset
1493 void movflt(XMMRegister dst, AddressLiteral src);
a61af66fc99e Initial load
duke
parents:
diff changeset
1494 void movflt(Address dst, XMMRegister src) { movss(dst, src); }
a61af66fc99e Initial load
duke
parents:
diff changeset
1495
a61af66fc99e Initial load
duke
parents:
diff changeset
1496 void movdbl(XMMRegister dst, XMMRegister src) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1497 if (UseXmmRegToRegMoveAll) { movapd(dst, src); return; }
a61af66fc99e Initial load
duke
parents:
diff changeset
1498 else { movsd (dst, src); return; }
a61af66fc99e Initial load
duke
parents:
diff changeset
1499 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1500
a61af66fc99e Initial load
duke
parents:
diff changeset
1501 void movdbl(XMMRegister dst, AddressLiteral src);
a61af66fc99e Initial load
duke
parents:
diff changeset
1502
a61af66fc99e Initial load
duke
parents:
diff changeset
1503 void movdbl(XMMRegister dst, Address src) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1504 if (UseXmmLoadAndClearUpper) { movsd (dst, src); return; }
a61af66fc99e Initial load
duke
parents:
diff changeset
1505 else { movlpd(dst, src); return; }
a61af66fc99e Initial load
duke
parents:
diff changeset
1506 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1507 void movdbl(Address dst, XMMRegister src) { movsd(dst, src); }
a61af66fc99e Initial load
duke
parents:
diff changeset
1508
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1509 void incrementl(AddressLiteral dst);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1510 void incrementl(ArrayAddress dst);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1511
a61af66fc99e Initial load
duke
parents:
diff changeset
1512 // Alignment
a61af66fc99e Initial load
duke
parents:
diff changeset
1513 void align(int modulus);
a61af66fc99e Initial load
duke
parents:
diff changeset
1514
a61af66fc99e Initial load
duke
parents:
diff changeset
1515 // Misc
a61af66fc99e Initial load
duke
parents:
diff changeset
1516 void fat_nop(); // 5 byte nop
a61af66fc99e Initial load
duke
parents:
diff changeset
1517
a61af66fc99e Initial load
duke
parents:
diff changeset
1518 // Stack frame creation/removal
a61af66fc99e Initial load
duke
parents:
diff changeset
1519 void enter();
a61af66fc99e Initial load
duke
parents:
diff changeset
1520 void leave();
a61af66fc99e Initial load
duke
parents:
diff changeset
1521
a61af66fc99e Initial load
duke
parents:
diff changeset
1522 // Support for getting the JavaThread pointer (i.e.; a reference to thread-local information)
a61af66fc99e Initial load
duke
parents:
diff changeset
1523 // The pointer will be loaded into the thread register.
a61af66fc99e Initial load
duke
parents:
diff changeset
1524 void get_thread(Register thread);
a61af66fc99e Initial load
duke
parents:
diff changeset
1525
362
apetrusenko
parents: 356 304
diff changeset
1526
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1527 // Support for VM calls
a61af66fc99e Initial load
duke
parents:
diff changeset
1528 //
a61af66fc99e Initial load
duke
parents:
diff changeset
1529 // It is imperative that all calls into the VM are handled via the call_VM macros.
a61af66fc99e Initial load
duke
parents:
diff changeset
1530 // They make sure that the stack linkage is setup correctly. call_VM's correspond
a61af66fc99e Initial load
duke
parents:
diff changeset
1531 // to ENTRY/ENTRY_X entry points while call_VM_leaf's correspond to LEAF entry points.
a61af66fc99e Initial load
duke
parents:
diff changeset
1532
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1533
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1534 void call_VM(Register oop_result,
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1535 address entry_point,
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1536 bool check_exceptions = true);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1537 void call_VM(Register oop_result,
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1538 address entry_point,
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1539 Register arg_1,
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1540 bool check_exceptions = true);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1541 void call_VM(Register oop_result,
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1542 address entry_point,
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1543 Register arg_1, Register arg_2,
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1544 bool check_exceptions = true);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1545 void call_VM(Register oop_result,
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1546 address entry_point,
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1547 Register arg_1, Register arg_2, Register arg_3,
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1548 bool check_exceptions = true);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1549
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1550 // Overloadings with last_Java_sp
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1551 void call_VM(Register oop_result,
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1552 Register last_java_sp,
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1553 address entry_point,
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1554 int number_of_arguments = 0,
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1555 bool check_exceptions = true);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1556 void call_VM(Register oop_result,
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1557 Register last_java_sp,
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1558 address entry_point,
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1559 Register arg_1, bool
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1560 check_exceptions = true);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1561 void call_VM(Register oop_result,
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1562 Register last_java_sp,
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1563 address entry_point,
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1564 Register arg_1, Register arg_2,
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1565 bool check_exceptions = true);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1566 void call_VM(Register oop_result,
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1567 Register last_java_sp,
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1568 address entry_point,
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1569 Register arg_1, Register arg_2, Register arg_3,
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1570 bool check_exceptions = true);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1571
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1572 void call_VM_leaf(address entry_point,
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1573 int number_of_arguments = 0);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1574 void call_VM_leaf(address entry_point,
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1575 Register arg_1);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1576 void call_VM_leaf(address entry_point,
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1577 Register arg_1, Register arg_2);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1578 void call_VM_leaf(address entry_point,
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1579 Register arg_1, Register arg_2, Register arg_3);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1580
a61af66fc99e Initial load
duke
parents:
diff changeset
1581 // last Java Frame (fills frame anchor)
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1582 void set_last_Java_frame(Register thread,
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1583 Register last_java_sp,
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1584 Register last_java_fp,
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1585 address last_java_pc);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1586
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1587 // thread in the default location (r15_thread on 64bit)
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1588 void set_last_Java_frame(Register last_java_sp,
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1589 Register last_java_fp,
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1590 address last_java_pc);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1591
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1592 void reset_last_Java_frame(Register thread, bool clear_fp, bool clear_pc);
a61af66fc99e Initial load
duke
parents:
diff changeset
1593
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1594 // thread in the default location (r15_thread on 64bit)
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1595 void reset_last_Java_frame(bool clear_fp, bool clear_pc);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1596
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1597 // Stores
a61af66fc99e Initial load
duke
parents:
diff changeset
1598 void store_check(Register obj); // store check for obj - register is destroyed afterwards
a61af66fc99e Initial load
duke
parents:
diff changeset
1599 void store_check(Register obj, Address dst); // same as above, dst is exact store location (reg. is destroyed)
a61af66fc99e Initial load
duke
parents:
diff changeset
1600
362
apetrusenko
parents: 356 304
diff changeset
1601 void g1_write_barrier_pre(Register obj,
apetrusenko
parents: 356 304
diff changeset
1602 #ifndef _LP64
apetrusenko
parents: 356 304
diff changeset
1603 Register thread,
apetrusenko
parents: 356 304
diff changeset
1604 #endif
apetrusenko
parents: 356 304
diff changeset
1605 Register tmp,
apetrusenko
parents: 356 304
diff changeset
1606 Register tmp2,
apetrusenko
parents: 356 304
diff changeset
1607 bool tosca_live);
apetrusenko
parents: 356 304
diff changeset
1608 void g1_write_barrier_post(Register store_addr,
apetrusenko
parents: 356 304
diff changeset
1609 Register new_val,
apetrusenko
parents: 356 304
diff changeset
1610 #ifndef _LP64
apetrusenko
parents: 356 304
diff changeset
1611 Register thread,
apetrusenko
parents: 356 304
diff changeset
1612 #endif
apetrusenko
parents: 356 304
diff changeset
1613 Register tmp,
apetrusenko
parents: 356 304
diff changeset
1614 Register tmp2);
342
37f87013dfd8 6711316: Open source the Garbage-First garbage collector
ysr
parents: 71
diff changeset
1615
37f87013dfd8 6711316: Open source the Garbage-First garbage collector
ysr
parents: 71
diff changeset
1616
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1617 // split store_check(Register obj) to enhance instruction interleaving
a61af66fc99e Initial load
duke
parents:
diff changeset
1618 void store_check_part_1(Register obj);
a61af66fc99e Initial load
duke
parents:
diff changeset
1619 void store_check_part_2(Register obj);
a61af66fc99e Initial load
duke
parents:
diff changeset
1620
a61af66fc99e Initial load
duke
parents:
diff changeset
1621 // C 'boolean' to Java boolean: x == 0 ? 0 : 1
a61af66fc99e Initial load
duke
parents:
diff changeset
1622 void c2bool(Register x);
a61af66fc99e Initial load
duke
parents:
diff changeset
1623
a61af66fc99e Initial load
duke
parents:
diff changeset
1624 // C++ bool manipulation
a61af66fc99e Initial load
duke
parents:
diff changeset
1625
a61af66fc99e Initial load
duke
parents:
diff changeset
1626 void movbool(Register dst, Address src);
a61af66fc99e Initial load
duke
parents:
diff changeset
1627 void movbool(Address dst, bool boolconst);
a61af66fc99e Initial load
duke
parents:
diff changeset
1628 void movbool(Address dst, Register src);
a61af66fc99e Initial load
duke
parents:
diff changeset
1629 void testbool(Register dst);
a61af66fc99e Initial load
duke
parents:
diff changeset
1630
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1631 // oop manipulations
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1632 void load_klass(Register dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1633 void store_klass(Register dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1634
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1635 void load_prototype_header(Register dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1636
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1637 #ifdef _LP64
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1638 void store_klass_gap(Register dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1639
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1640 void load_heap_oop(Register dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1641 void store_heap_oop(Address dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1642 void encode_heap_oop(Register r);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1643 void decode_heap_oop(Register r);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1644 void encode_heap_oop_not_null(Register r);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1645 void decode_heap_oop_not_null(Register r);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1646 void encode_heap_oop_not_null(Register dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1647 void decode_heap_oop_not_null(Register dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1648
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1649 void set_narrow_oop(Register dst, jobject obj);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1650
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1651 // if heap base register is used - reinit it with the correct value
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1652 void reinit_heapbase();
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1653 #endif // _LP64
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1654
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1655 // Int division/remainder for Java
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1656 // (as idivl, but checks for special case as described in JVM spec.)
a61af66fc99e Initial load
duke
parents:
diff changeset
1657 // returns idivl instruction offset for implicit exception handling
a61af66fc99e Initial load
duke
parents:
diff changeset
1658 int corrected_idivl(Register reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
1659
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1660 // Long division/remainder for Java
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1661 // (as idivq, but checks for special case as described in JVM spec.)
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1662 // returns idivq instruction offset for implicit exception handling
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1663 int corrected_idivq(Register reg);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1664
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1665 void int3();
a61af66fc99e Initial load
duke
parents:
diff changeset
1666
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1667 // Long operation macros for a 32bit cpu
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1668 // Long negation for Java
a61af66fc99e Initial load
duke
parents:
diff changeset
1669 void lneg(Register hi, Register lo);
a61af66fc99e Initial load
duke
parents:
diff changeset
1670
a61af66fc99e Initial load
duke
parents:
diff changeset
1671 // Long multiplication for Java
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1672 // (destroys contents of eax, ebx, ecx and edx)
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1673 void lmul(int x_rsp_offset, int y_rsp_offset); // rdx:rax = x * y
a61af66fc99e Initial load
duke
parents:
diff changeset
1674
a61af66fc99e Initial load
duke
parents:
diff changeset
1675 // Long shifts for Java
a61af66fc99e Initial load
duke
parents:
diff changeset
1676 // (semantics as described in JVM spec.)
a61af66fc99e Initial load
duke
parents:
diff changeset
1677 void lshl(Register hi, Register lo); // hi:lo << (rcx & 0x3f)
a61af66fc99e Initial load
duke
parents:
diff changeset
1678 void lshr(Register hi, Register lo, bool sign_extension = false); // hi:lo >> (rcx & 0x3f)
a61af66fc99e Initial load
duke
parents:
diff changeset
1679
a61af66fc99e Initial load
duke
parents:
diff changeset
1680 // Long compare for Java
a61af66fc99e Initial load
duke
parents:
diff changeset
1681 // (semantics as described in JVM spec.)
a61af66fc99e Initial load
duke
parents:
diff changeset
1682 void lcmp2int(Register x_hi, Register x_lo, Register y_hi, Register y_lo); // x_hi = lcmp(x, y)
a61af66fc99e Initial load
duke
parents:
diff changeset
1683
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1684
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1685 // misc
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1686
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1687 // Sign extension
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1688 void sign_extend_short(Register reg);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1689 void sign_extend_byte(Register reg);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1690
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1691 // Division by power of 2, rounding towards 0
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1692 void division_with_shift(Register reg, int shift_value);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1693
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1694 // Compares the top-most stack entries on the FPU stack and sets the eflags as follows:
a61af66fc99e Initial load
duke
parents:
diff changeset
1695 //
a61af66fc99e Initial load
duke
parents:
diff changeset
1696 // CF (corresponds to C0) if x < y
a61af66fc99e Initial load
duke
parents:
diff changeset
1697 // PF (corresponds to C2) if unordered
a61af66fc99e Initial load
duke
parents:
diff changeset
1698 // ZF (corresponds to C3) if x = y
a61af66fc99e Initial load
duke
parents:
diff changeset
1699 //
a61af66fc99e Initial load
duke
parents:
diff changeset
1700 // The arguments are in reversed order on the stack (i.e., top of stack is first argument).
a61af66fc99e Initial load
duke
parents:
diff changeset
1701 // tmp is a temporary register, if none is available use noreg (only matters for non-P6 code)
a61af66fc99e Initial load
duke
parents:
diff changeset
1702 void fcmp(Register tmp);
a61af66fc99e Initial load
duke
parents:
diff changeset
1703 // Variant of the above which allows y to be further down the stack
a61af66fc99e Initial load
duke
parents:
diff changeset
1704 // and which only pops x and y if specified. If pop_right is
a61af66fc99e Initial load
duke
parents:
diff changeset
1705 // specified then pop_left must also be specified.
a61af66fc99e Initial load
duke
parents:
diff changeset
1706 void fcmp(Register tmp, int index, bool pop_left, bool pop_right);
a61af66fc99e Initial load
duke
parents:
diff changeset
1707
a61af66fc99e Initial load
duke
parents:
diff changeset
1708 // Floating-point comparison for Java
a61af66fc99e Initial load
duke
parents:
diff changeset
1709 // Compares the top-most stack entries on the FPU stack and stores the result in dst.
a61af66fc99e Initial load
duke
parents:
diff changeset
1710 // The arguments are in reversed order on the stack (i.e., top of stack is first argument).
a61af66fc99e Initial load
duke
parents:
diff changeset
1711 // (semantics as described in JVM spec.)
a61af66fc99e Initial load
duke
parents:
diff changeset
1712 void fcmp2int(Register dst, bool unordered_is_less);
a61af66fc99e Initial load
duke
parents:
diff changeset
1713 // Variant of the above which allows y to be further down the stack
a61af66fc99e Initial load
duke
parents:
diff changeset
1714 // and which only pops x and y if specified. If pop_right is
a61af66fc99e Initial load
duke
parents:
diff changeset
1715 // specified then pop_left must also be specified.
a61af66fc99e Initial load
duke
parents:
diff changeset
1716 void fcmp2int(Register dst, bool unordered_is_less, int index, bool pop_left, bool pop_right);
a61af66fc99e Initial load
duke
parents:
diff changeset
1717
a61af66fc99e Initial load
duke
parents:
diff changeset
1718 // Floating-point remainder for Java (ST0 = ST0 fremr ST1, ST1 is empty afterwards)
a61af66fc99e Initial load
duke
parents:
diff changeset
1719 // tmp is a temporary register, if none is available use noreg
a61af66fc99e Initial load
duke
parents:
diff changeset
1720 void fremr(Register tmp);
a61af66fc99e Initial load
duke
parents:
diff changeset
1721
a61af66fc99e Initial load
duke
parents:
diff changeset
1722
a61af66fc99e Initial load
duke
parents:
diff changeset
1723 // same as fcmp2int, but using SSE2
a61af66fc99e Initial load
duke
parents:
diff changeset
1724 void cmpss2int(XMMRegister opr1, XMMRegister opr2, Register dst, bool unordered_is_less);
a61af66fc99e Initial load
duke
parents:
diff changeset
1725 void cmpsd2int(XMMRegister opr1, XMMRegister opr2, Register dst, bool unordered_is_less);
a61af66fc99e Initial load
duke
parents:
diff changeset
1726
a61af66fc99e Initial load
duke
parents:
diff changeset
1727 // Inlined sin/cos generator for Java; must not use CPU instruction
a61af66fc99e Initial load
duke
parents:
diff changeset
1728 // directly on Intel as it does not have high enough precision
a61af66fc99e Initial load
duke
parents:
diff changeset
1729 // outside of the range [-pi/4, pi/4]. Extra argument indicate the
a61af66fc99e Initial load
duke
parents:
diff changeset
1730 // number of FPU stack slots in use; all but the topmost will
a61af66fc99e Initial load
duke
parents:
diff changeset
1731 // require saving if a slow case is necessary. Assumes argument is
a61af66fc99e Initial load
duke
parents:
diff changeset
1732 // on FP TOS; result is on FP TOS. No cpu registers are changed by
a61af66fc99e Initial load
duke
parents:
diff changeset
1733 // this code.
a61af66fc99e Initial load
duke
parents:
diff changeset
1734 void trigfunc(char trig, int num_fpu_regs_in_use = 1);
a61af66fc99e Initial load
duke
parents:
diff changeset
1735
a61af66fc99e Initial load
duke
parents:
diff changeset
1736 // branch to L if FPU flag C2 is set/not set
a61af66fc99e Initial load
duke
parents:
diff changeset
1737 // tmp is a temporary register, if none is available use noreg
a61af66fc99e Initial load
duke
parents:
diff changeset
1738 void jC2 (Register tmp, Label& L);
a61af66fc99e Initial load
duke
parents:
diff changeset
1739 void jnC2(Register tmp, Label& L);
a61af66fc99e Initial load
duke
parents:
diff changeset
1740
a61af66fc99e Initial load
duke
parents:
diff changeset
1741 // Pop ST (ffree & fincstp combined)
a61af66fc99e Initial load
duke
parents:
diff changeset
1742 void fpop();
a61af66fc99e Initial load
duke
parents:
diff changeset
1743
a61af66fc99e Initial load
duke
parents:
diff changeset
1744 // pushes double TOS element of FPU stack on CPU stack; pops from FPU stack
a61af66fc99e Initial load
duke
parents:
diff changeset
1745 void push_fTOS();
a61af66fc99e Initial load
duke
parents:
diff changeset
1746
a61af66fc99e Initial load
duke
parents:
diff changeset
1747 // pops double TOS element from CPU stack and pushes on FPU stack
a61af66fc99e Initial load
duke
parents:
diff changeset
1748 void pop_fTOS();
a61af66fc99e Initial load
duke
parents:
diff changeset
1749
a61af66fc99e Initial load
duke
parents:
diff changeset
1750 void empty_FPU_stack();
a61af66fc99e Initial load
duke
parents:
diff changeset
1751
a61af66fc99e Initial load
duke
parents:
diff changeset
1752 void push_IU_state();
a61af66fc99e Initial load
duke
parents:
diff changeset
1753 void pop_IU_state();
a61af66fc99e Initial load
duke
parents:
diff changeset
1754
a61af66fc99e Initial load
duke
parents:
diff changeset
1755 void push_FPU_state();
a61af66fc99e Initial load
duke
parents:
diff changeset
1756 void pop_FPU_state();
a61af66fc99e Initial load
duke
parents:
diff changeset
1757
a61af66fc99e Initial load
duke
parents:
diff changeset
1758 void push_CPU_state();
a61af66fc99e Initial load
duke
parents:
diff changeset
1759 void pop_CPU_state();
a61af66fc99e Initial load
duke
parents:
diff changeset
1760
a61af66fc99e Initial load
duke
parents:
diff changeset
1761 // Round up to a power of two
a61af66fc99e Initial load
duke
parents:
diff changeset
1762 void round_to(Register reg, int modulus);
a61af66fc99e Initial load
duke
parents:
diff changeset
1763
a61af66fc99e Initial load
duke
parents:
diff changeset
1764 // Callee saved registers handling
a61af66fc99e Initial load
duke
parents:
diff changeset
1765 void push_callee_saved_registers();
a61af66fc99e Initial load
duke
parents:
diff changeset
1766 void pop_callee_saved_registers();
a61af66fc99e Initial load
duke
parents:
diff changeset
1767
a61af66fc99e Initial load
duke
parents:
diff changeset
1768 // allocation
a61af66fc99e Initial load
duke
parents:
diff changeset
1769 void eden_allocate(
a61af66fc99e Initial load
duke
parents:
diff changeset
1770 Register obj, // result: pointer to object after successful allocation
a61af66fc99e Initial load
duke
parents:
diff changeset
1771 Register var_size_in_bytes, // object size in bytes if unknown at compile time; invalid otherwise
a61af66fc99e Initial load
duke
parents:
diff changeset
1772 int con_size_in_bytes, // object size in bytes if known at compile time
a61af66fc99e Initial load
duke
parents:
diff changeset
1773 Register t1, // temp register
a61af66fc99e Initial load
duke
parents:
diff changeset
1774 Label& slow_case // continuation point if fast allocation fails
a61af66fc99e Initial load
duke
parents:
diff changeset
1775 );
a61af66fc99e Initial load
duke
parents:
diff changeset
1776 void tlab_allocate(
a61af66fc99e Initial load
duke
parents:
diff changeset
1777 Register obj, // result: pointer to object after successful allocation
a61af66fc99e Initial load
duke
parents:
diff changeset
1778 Register var_size_in_bytes, // object size in bytes if unknown at compile time; invalid otherwise
a61af66fc99e Initial load
duke
parents:
diff changeset
1779 int con_size_in_bytes, // object size in bytes if known at compile time
a61af66fc99e Initial load
duke
parents:
diff changeset
1780 Register t1, // temp register
a61af66fc99e Initial load
duke
parents:
diff changeset
1781 Register t2, // temp register
a61af66fc99e Initial load
duke
parents:
diff changeset
1782 Label& slow_case // continuation point if fast allocation fails
a61af66fc99e Initial load
duke
parents:
diff changeset
1783 );
a61af66fc99e Initial load
duke
parents:
diff changeset
1784 void tlab_refill(Label& retry_tlab, Label& try_eden, Label& slow_case);
a61af66fc99e Initial load
duke
parents:
diff changeset
1785
623
9adddb8c0fc8 6812831: factor duplicated assembly code for megamorphic invokeinterface (for 6655638)
jrose
parents: 622
diff changeset
1786 // interface method calling
9adddb8c0fc8 6812831: factor duplicated assembly code for megamorphic invokeinterface (for 6655638)
jrose
parents: 622
diff changeset
1787 void lookup_interface_method(Register recv_klass,
9adddb8c0fc8 6812831: factor duplicated assembly code for megamorphic invokeinterface (for 6655638)
jrose
parents: 622
diff changeset
1788 Register intf_klass,
9adddb8c0fc8 6812831: factor duplicated assembly code for megamorphic invokeinterface (for 6655638)
jrose
parents: 622
diff changeset
1789 RegisterConstant itable_index,
9adddb8c0fc8 6812831: factor duplicated assembly code for megamorphic invokeinterface (for 6655638)
jrose
parents: 622
diff changeset
1790 Register method_result,
9adddb8c0fc8 6812831: factor duplicated assembly code for megamorphic invokeinterface (for 6655638)
jrose
parents: 622
diff changeset
1791 Register scan_temp,
9adddb8c0fc8 6812831: factor duplicated assembly code for megamorphic invokeinterface (for 6655638)
jrose
parents: 622
diff changeset
1792 Label& no_such_interface);
9adddb8c0fc8 6812831: factor duplicated assembly code for megamorphic invokeinterface (for 6655638)
jrose
parents: 622
diff changeset
1793
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1794 //----
a61af66fc99e Initial load
duke
parents:
diff changeset
1795 void set_word_if_not_zero(Register reg); // sets reg to 1 if not zero, otherwise 0
a61af66fc99e Initial load
duke
parents:
diff changeset
1796
a61af66fc99e Initial load
duke
parents:
diff changeset
1797 // Debugging
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1798
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1799 // only if +VerifyOops
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1800 void verify_oop(Register reg, const char* s = "broken oop");
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1801 void verify_oop_addr(Address addr, const char * s = "broken oop addr");
a61af66fc99e Initial load
duke
parents:
diff changeset
1802
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1803 // only if +VerifyFPU
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1804 void verify_FPU(int stack_depth, const char* s = "illegal FPU state");
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1805
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1806 // prints msg, dumps registers and stops execution
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1807 void stop(const char* msg);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1808
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1809 // prints msg and continues
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1810 void warn(const char* msg);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1811
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1812 static void debug32(int rdi, int rsi, int rbp, int rsp, int rbx, int rdx, int rcx, int rax, int eip, char* msg);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1813 static void debug64(char* msg, int64_t pc, int64_t regs[]);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1814
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1815 void os_breakpoint();
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1816
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1817 void untested() { stop("untested"); }
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1818
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1819 void unimplemented(const char* what = "") { char* b = new char[1024]; jio_snprintf(b, sizeof(b), "unimplemented: %s", what); stop(b); }
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1820
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1821 void should_not_reach_here() { stop("should not reach here"); }
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1822
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1823 void print_CPU_state();
a61af66fc99e Initial load
duke
parents:
diff changeset
1824
a61af66fc99e Initial load
duke
parents:
diff changeset
1825 // Stack overflow checking
a61af66fc99e Initial load
duke
parents:
diff changeset
1826 void bang_stack_with_offset(int offset) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1827 // stack grows down, caller passes positive offset
a61af66fc99e Initial load
duke
parents:
diff changeset
1828 assert(offset > 0, "must bang with negative offset");
a61af66fc99e Initial load
duke
parents:
diff changeset
1829 movl(Address(rsp, (-offset)), rax);
a61af66fc99e Initial load
duke
parents:
diff changeset
1830 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1831
a61af66fc99e Initial load
duke
parents:
diff changeset
1832 // Writes to stack successive pages until offset reached to check for
a61af66fc99e Initial load
duke
parents:
diff changeset
1833 // stack overflow + shadow pages. Also, clobbers tmp
a61af66fc99e Initial load
duke
parents:
diff changeset
1834 void bang_stack_size(Register size, Register tmp);
a61af66fc99e Initial load
duke
parents:
diff changeset
1835
622
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
1836 virtual RegisterConstant delayed_value(intptr_t* delayed_value_addr,
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
1837 Register tmp,
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
1838 int offset);
56aae7be60d4 6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents: 420
diff changeset
1839
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1840 // Support for serializing memory accesses between threads
a61af66fc99e Initial load
duke
parents:
diff changeset
1841 void serialize_memory(Register thread, Register tmp);
a61af66fc99e Initial load
duke
parents:
diff changeset
1842
a61af66fc99e Initial load
duke
parents:
diff changeset
1843 void verify_tlab();
a61af66fc99e Initial load
duke
parents:
diff changeset
1844
a61af66fc99e Initial load
duke
parents:
diff changeset
1845 // Biased locking support
a61af66fc99e Initial load
duke
parents:
diff changeset
1846 // lock_reg and obj_reg must be loaded up with the appropriate values.
a61af66fc99e Initial load
duke
parents:
diff changeset
1847 // swap_reg must be rax, and is killed.
a61af66fc99e Initial load
duke
parents:
diff changeset
1848 // tmp_reg is optional. If it is supplied (i.e., != noreg) it will
a61af66fc99e Initial load
duke
parents:
diff changeset
1849 // be killed; if not supplied, push/pop will be used internally to
a61af66fc99e Initial load
duke
parents:
diff changeset
1850 // allocate a temporary (inefficient, avoid if possible).
a61af66fc99e Initial load
duke
parents:
diff changeset
1851 // Optional slow case is for implementations (interpreter and C1) which branch to
a61af66fc99e Initial load
duke
parents:
diff changeset
1852 // slow case directly. Leaves condition codes set for C2's Fast_Lock node.
a61af66fc99e Initial load
duke
parents:
diff changeset
1853 // Returns offset of first potentially-faulting instruction for null
a61af66fc99e Initial load
duke
parents:
diff changeset
1854 // check info (currently consumed only by C1). If
a61af66fc99e Initial load
duke
parents:
diff changeset
1855 // swap_reg_contains_mark is true then returns -1 as it is assumed
a61af66fc99e Initial load
duke
parents:
diff changeset
1856 // the calling code has already passed any potential faults.
420
a1980da045cc 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 405
diff changeset
1857 int biased_locking_enter(Register lock_reg, Register obj_reg,
a1980da045cc 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 405
diff changeset
1858 Register swap_reg, Register tmp_reg,
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1859 bool swap_reg_contains_mark,
a61af66fc99e Initial load
duke
parents:
diff changeset
1860 Label& done, Label* slow_case = NULL,
a61af66fc99e Initial load
duke
parents:
diff changeset
1861 BiasedLockingCounters* counters = NULL);
a61af66fc99e Initial load
duke
parents:
diff changeset
1862 void biased_locking_exit (Register obj_reg, Register temp_reg, Label& done);
a61af66fc99e Initial load
duke
parents:
diff changeset
1863
a61af66fc99e Initial load
duke
parents:
diff changeset
1864
a61af66fc99e Initial load
duke
parents:
diff changeset
1865 Condition negate_condition(Condition cond);
a61af66fc99e Initial load
duke
parents:
diff changeset
1866
a61af66fc99e Initial load
duke
parents:
diff changeset
1867 // Instructions that use AddressLiteral operands. These instruction can handle 32bit/64bit
a61af66fc99e Initial load
duke
parents:
diff changeset
1868 // operands. In general the names are modified to avoid hiding the instruction in Assembler
a61af66fc99e Initial load
duke
parents:
diff changeset
1869 // so that we don't need to implement all the varieties in the Assembler with trivial wrappers
a61af66fc99e Initial load
duke
parents:
diff changeset
1870 // here in MacroAssembler. The major exception to this rule is call
a61af66fc99e Initial load
duke
parents:
diff changeset
1871
a61af66fc99e Initial load
duke
parents:
diff changeset
1872 // Arithmetics
a61af66fc99e Initial load
duke
parents:
diff changeset
1873
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1874
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1875 void addptr(Address dst, int32_t src) { LP64_ONLY(addq(dst, src)) NOT_LP64(addl(dst, src)) ; }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1876 void addptr(Address dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1877
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1878 void addptr(Register dst, Address src) { LP64_ONLY(addq(dst, src)) NOT_LP64(addl(dst, src)); }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1879 void addptr(Register dst, int32_t src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1880 void addptr(Register dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1881
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1882 void andptr(Register dst, int32_t src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1883 void andptr(Register src1, Register src2) { LP64_ONLY(andq(src1, src2)) NOT_LP64(andl(src1, src2)) ; }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1884
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1885 void cmp8(AddressLiteral src1, int imm);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1886
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1887 // renamed to drag out the casting of address to int32_t/intptr_t
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1888 void cmp32(Register src1, int32_t imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
1889
a61af66fc99e Initial load
duke
parents:
diff changeset
1890 void cmp32(AddressLiteral src1, int32_t imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
1891 // compare reg - mem, or reg - &mem
a61af66fc99e Initial load
duke
parents:
diff changeset
1892 void cmp32(Register src1, AddressLiteral src2);
a61af66fc99e Initial load
duke
parents:
diff changeset
1893
a61af66fc99e Initial load
duke
parents:
diff changeset
1894 void cmp32(Register src1, Address src2);
a61af66fc99e Initial load
duke
parents:
diff changeset
1895
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1896 #ifndef _LP64
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1897 void cmpoop(Address dst, jobject obj);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1898 void cmpoop(Register dst, jobject obj);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1899 #endif // _LP64
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1900
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1901 // NOTE src2 must be the lval. This is NOT an mem-mem compare
a61af66fc99e Initial load
duke
parents:
diff changeset
1902 void cmpptr(Address src1, AddressLiteral src2);
a61af66fc99e Initial load
duke
parents:
diff changeset
1903
a61af66fc99e Initial load
duke
parents:
diff changeset
1904 void cmpptr(Register src1, AddressLiteral src2);
a61af66fc99e Initial load
duke
parents:
diff changeset
1905
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1906 void cmpptr(Register src1, Register src2) { LP64_ONLY(cmpq(src1, src2)) NOT_LP64(cmpl(src1, src2)) ; }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1907 void cmpptr(Register src1, Address src2) { LP64_ONLY(cmpq(src1, src2)) NOT_LP64(cmpl(src1, src2)) ; }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1908 // void cmpptr(Address src1, Register src2) { LP64_ONLY(cmpq(src1, src2)) NOT_LP64(cmpl(src1, src2)) ; }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1909
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1910 void cmpptr(Register src1, int32_t src2) { LP64_ONLY(cmpq(src1, src2)) NOT_LP64(cmpl(src1, src2)) ; }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1911 void cmpptr(Address src1, int32_t src2) { LP64_ONLY(cmpq(src1, src2)) NOT_LP64(cmpl(src1, src2)) ; }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1912
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1913 // cmp64 to avoild hiding cmpq
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1914 void cmp64(Register src1, AddressLiteral src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1915
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1916 void cmpxchgptr(Register reg, Address adr);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1917
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1918 void locked_cmpxchgptr(Register reg, AddressLiteral adr);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1919
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1920
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1921 void imulptr(Register dst, Register src) { LP64_ONLY(imulq(dst, src)) NOT_LP64(imull(dst, src)); }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1922
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1923
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1924 void negptr(Register dst) { LP64_ONLY(negq(dst)) NOT_LP64(negl(dst)); }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1925
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1926 void notptr(Register dst) { LP64_ONLY(notq(dst)) NOT_LP64(notl(dst)); }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1927
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1928 void shlptr(Register dst, int32_t shift);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1929 void shlptr(Register dst) { LP64_ONLY(shlq(dst)) NOT_LP64(shll(dst)); }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1930
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1931 void shrptr(Register dst, int32_t shift);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1932 void shrptr(Register dst) { LP64_ONLY(shrq(dst)) NOT_LP64(shrl(dst)); }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1933
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1934 void sarptr(Register dst) { LP64_ONLY(sarq(dst)) NOT_LP64(sarl(dst)); }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1935 void sarptr(Register dst, int32_t src) { LP64_ONLY(sarq(dst, src)) NOT_LP64(sarl(dst, src)); }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1936
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1937 void subptr(Address dst, int32_t src) { LP64_ONLY(subq(dst, src)) NOT_LP64(subl(dst, src)); }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1938
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1939 void subptr(Register dst, Address src) { LP64_ONLY(subq(dst, src)) NOT_LP64(subl(dst, src)); }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1940 void subptr(Register dst, int32_t src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1941 void subptr(Register dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1942
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1943
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1944 void sbbptr(Address dst, int32_t src) { LP64_ONLY(sbbq(dst, src)) NOT_LP64(sbbl(dst, src)); }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1945 void sbbptr(Register dst, int32_t src) { LP64_ONLY(sbbq(dst, src)) NOT_LP64(sbbl(dst, src)); }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1946
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1947 void xchgptr(Register src1, Register src2) { LP64_ONLY(xchgq(src1, src2)) NOT_LP64(xchgl(src1, src2)) ; }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1948 void xchgptr(Register src1, Address src2) { LP64_ONLY(xchgq(src1, src2)) NOT_LP64(xchgl(src1, src2)) ; }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1949
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1950 void xaddptr(Address src1, Register src2) { LP64_ONLY(xaddq(src1, src2)) NOT_LP64(xaddl(src1, src2)) ; }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1951
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1952
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1953
a61af66fc99e Initial load
duke
parents:
diff changeset
1954 // Helper functions for statistics gathering.
a61af66fc99e Initial load
duke
parents:
diff changeset
1955 // Conditionally (atomically, on MPs) increments passed counter address, preserving condition codes.
a61af66fc99e Initial load
duke
parents:
diff changeset
1956 void cond_inc32(Condition cond, AddressLiteral counter_addr);
a61af66fc99e Initial load
duke
parents:
diff changeset
1957 // Unconditional atomic increment.
a61af66fc99e Initial load
duke
parents:
diff changeset
1958 void atomic_incl(AddressLiteral counter_addr);
a61af66fc99e Initial load
duke
parents:
diff changeset
1959
a61af66fc99e Initial load
duke
parents:
diff changeset
1960 void lea(Register dst, AddressLiteral adr);
a61af66fc99e Initial load
duke
parents:
diff changeset
1961 void lea(Address dst, AddressLiteral adr);
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1962 void lea(Register dst, Address adr) { Assembler::lea(dst, adr); }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1963
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1964 void leal32(Register dst, Address src) { leal(dst, src); }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1965
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1966 void test32(Register src1, AddressLiteral src2);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1967
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1968 void orptr(Register dst, Address src) { LP64_ONLY(orq(dst, src)) NOT_LP64(orl(dst, src)); }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1969 void orptr(Register dst, Register src) { LP64_ONLY(orq(dst, src)) NOT_LP64(orl(dst, src)); }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1970 void orptr(Register dst, int32_t src) { LP64_ONLY(orq(dst, src)) NOT_LP64(orl(dst, src)); }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1971
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1972 void testptr(Register src, int32_t imm32) { LP64_ONLY(testq(src, imm32)) NOT_LP64(testl(src, imm32)); }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1973 void testptr(Register src1, Register src2);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1974
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1975 void xorptr(Register dst, Register src) { LP64_ONLY(xorq(dst, src)) NOT_LP64(xorl(dst, src)); }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1976 void xorptr(Register dst, Address src) { LP64_ONLY(xorq(dst, src)) NOT_LP64(xorl(dst, src)); }
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1977
a61af66fc99e Initial load
duke
parents:
diff changeset
1978 // Calls
a61af66fc99e Initial load
duke
parents:
diff changeset
1979
a61af66fc99e Initial load
duke
parents:
diff changeset
1980 void call(Label& L, relocInfo::relocType rtype);
a61af66fc99e Initial load
duke
parents:
diff changeset
1981 void call(Register entry);
a61af66fc99e Initial load
duke
parents:
diff changeset
1982
a61af66fc99e Initial load
duke
parents:
diff changeset
1983 // NOTE: this call tranfers to the effective address of entry NOT
a61af66fc99e Initial load
duke
parents:
diff changeset
1984 // the address contained by entry. This is because this is more natural
a61af66fc99e Initial load
duke
parents:
diff changeset
1985 // for jumps/calls.
a61af66fc99e Initial load
duke
parents:
diff changeset
1986 void call(AddressLiteral entry);
a61af66fc99e Initial load
duke
parents:
diff changeset
1987
a61af66fc99e Initial load
duke
parents:
diff changeset
1988 // Jumps
a61af66fc99e Initial load
duke
parents:
diff changeset
1989
a61af66fc99e Initial load
duke
parents:
diff changeset
1990 // NOTE: these jumps tranfer to the effective address of dst NOT
a61af66fc99e Initial load
duke
parents:
diff changeset
1991 // the address contained by dst. This is because this is more natural
a61af66fc99e Initial load
duke
parents:
diff changeset
1992 // for jumps/calls.
a61af66fc99e Initial load
duke
parents:
diff changeset
1993 void jump(AddressLiteral dst);
a61af66fc99e Initial load
duke
parents:
diff changeset
1994 void jump_cc(Condition cc, AddressLiteral dst);
a61af66fc99e Initial load
duke
parents:
diff changeset
1995
a61af66fc99e Initial load
duke
parents:
diff changeset
1996 // 32bit can do a case table jump in one instruction but we no longer allow the base
a61af66fc99e Initial load
duke
parents:
diff changeset
1997 // to be installed in the Address class. This jump will tranfers to the address
a61af66fc99e Initial load
duke
parents:
diff changeset
1998 // contained in the location described by entry (not the address of entry)
a61af66fc99e Initial load
duke
parents:
diff changeset
1999 void jump(ArrayAddress entry);
a61af66fc99e Initial load
duke
parents:
diff changeset
2000
a61af66fc99e Initial load
duke
parents:
diff changeset
2001 // Floating
a61af66fc99e Initial load
duke
parents:
diff changeset
2002
a61af66fc99e Initial load
duke
parents:
diff changeset
2003 void andpd(XMMRegister dst, Address src) { Assembler::andpd(dst, src); }
a61af66fc99e Initial load
duke
parents:
diff changeset
2004 void andpd(XMMRegister dst, AddressLiteral src);
a61af66fc99e Initial load
duke
parents:
diff changeset
2005
a61af66fc99e Initial load
duke
parents:
diff changeset
2006 void comiss(XMMRegister dst, Address src) { Assembler::comiss(dst, src); }
a61af66fc99e Initial load
duke
parents:
diff changeset
2007 void comiss(XMMRegister dst, AddressLiteral src);
a61af66fc99e Initial load
duke
parents:
diff changeset
2008
a61af66fc99e Initial load
duke
parents:
diff changeset
2009 void comisd(XMMRegister dst, Address src) { Assembler::comisd(dst, src); }
a61af66fc99e Initial load
duke
parents:
diff changeset
2010 void comisd(XMMRegister dst, AddressLiteral src);
a61af66fc99e Initial load
duke
parents:
diff changeset
2011
a61af66fc99e Initial load
duke
parents:
diff changeset
2012 void fldcw(Address src) { Assembler::fldcw(src); }
a61af66fc99e Initial load
duke
parents:
diff changeset
2013 void fldcw(AddressLiteral src);
a61af66fc99e Initial load
duke
parents:
diff changeset
2014
a61af66fc99e Initial load
duke
parents:
diff changeset
2015 void fld_s(int index) { Assembler::fld_s(index); }
a61af66fc99e Initial load
duke
parents:
diff changeset
2016 void fld_s(Address src) { Assembler::fld_s(src); }
a61af66fc99e Initial load
duke
parents:
diff changeset
2017 void fld_s(AddressLiteral src);
a61af66fc99e Initial load
duke
parents:
diff changeset
2018
a61af66fc99e Initial load
duke
parents:
diff changeset
2019 void fld_d(Address src) { Assembler::fld_d(src); }
a61af66fc99e Initial load
duke
parents:
diff changeset
2020 void fld_d(AddressLiteral src);
a61af66fc99e Initial load
duke
parents:
diff changeset
2021
a61af66fc99e Initial load
duke
parents:
diff changeset
2022 void fld_x(Address src) { Assembler::fld_x(src); }
a61af66fc99e Initial load
duke
parents:
diff changeset
2023 void fld_x(AddressLiteral src);
a61af66fc99e Initial load
duke
parents:
diff changeset
2024
a61af66fc99e Initial load
duke
parents:
diff changeset
2025 void ldmxcsr(Address src) { Assembler::ldmxcsr(src); }
a61af66fc99e Initial load
duke
parents:
diff changeset
2026 void ldmxcsr(AddressLiteral src);
a61af66fc99e Initial load
duke
parents:
diff changeset
2027
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
2028 private:
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
2029 // these are private because users should be doing movflt/movdbl
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
2030
0
a61af66fc99e Initial load
duke
parents:
diff changeset
2031 void movss(Address dst, XMMRegister src) { Assembler::movss(dst, src); }
a61af66fc99e Initial load
duke
parents:
diff changeset
2032 void movss(XMMRegister dst, XMMRegister src) { Assembler::movss(dst, src); }
a61af66fc99e Initial load
duke
parents:
diff changeset
2033 void movss(XMMRegister dst, Address src) { Assembler::movss(dst, src); }
a61af66fc99e Initial load
duke
parents:
diff changeset
2034 void movss(XMMRegister dst, AddressLiteral src);
a61af66fc99e Initial load
duke
parents:
diff changeset
2035
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
2036 void movlpd(XMMRegister dst, Address src) {Assembler::movlpd(dst, src); }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
2037 void movlpd(XMMRegister dst, AddressLiteral src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
2038
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
2039 public:
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
2040
0
a61af66fc99e Initial load
duke
parents:
diff changeset
2041 void movsd(XMMRegister dst, XMMRegister src) { Assembler::movsd(dst, src); }
a61af66fc99e Initial load
duke
parents:
diff changeset
2042 void movsd(Address dst, XMMRegister src) { Assembler::movsd(dst, src); }
a61af66fc99e Initial load
duke
parents:
diff changeset
2043 void movsd(XMMRegister dst, Address src) { Assembler::movsd(dst, src); }
a61af66fc99e Initial load
duke
parents:
diff changeset
2044 void movsd(XMMRegister dst, AddressLiteral src);
a61af66fc99e Initial load
duke
parents:
diff changeset
2045
a61af66fc99e Initial load
duke
parents:
diff changeset
2046 void ucomiss(XMMRegister dst, XMMRegister src) { Assembler::ucomiss(dst, src); }
a61af66fc99e Initial load
duke
parents:
diff changeset
2047 void ucomiss(XMMRegister dst, Address src) { Assembler::ucomiss(dst, src); }
a61af66fc99e Initial load
duke
parents:
diff changeset
2048 void ucomiss(XMMRegister dst, AddressLiteral src);
a61af66fc99e Initial load
duke
parents:
diff changeset
2049
a61af66fc99e Initial load
duke
parents:
diff changeset
2050 void ucomisd(XMMRegister dst, XMMRegister src) { Assembler::ucomisd(dst, src); }
a61af66fc99e Initial load
duke
parents:
diff changeset
2051 void ucomisd(XMMRegister dst, Address src) { Assembler::ucomisd(dst, src); }
a61af66fc99e Initial load
duke
parents:
diff changeset
2052 void ucomisd(XMMRegister dst, AddressLiteral src);
a61af66fc99e Initial load
duke
parents:
diff changeset
2053
a61af66fc99e Initial load
duke
parents:
diff changeset
2054 // Bitwise Logical XOR of Packed Double-Precision Floating-Point Values
a61af66fc99e Initial load
duke
parents:
diff changeset
2055 void xorpd(XMMRegister dst, XMMRegister src) { Assembler::xorpd(dst, src); }
a61af66fc99e Initial load
duke
parents:
diff changeset
2056 void xorpd(XMMRegister dst, Address src) { Assembler::xorpd(dst, src); }
a61af66fc99e Initial load
duke
parents:
diff changeset
2057 void xorpd(XMMRegister dst, AddressLiteral src);
a61af66fc99e Initial load
duke
parents:
diff changeset
2058
a61af66fc99e Initial load
duke
parents:
diff changeset
2059 // Bitwise Logical XOR of Packed Single-Precision Floating-Point Values
a61af66fc99e Initial load
duke
parents:
diff changeset
2060 void xorps(XMMRegister dst, XMMRegister src) { Assembler::xorps(dst, src); }
a61af66fc99e Initial load
duke
parents:
diff changeset
2061 void xorps(XMMRegister dst, Address src) { Assembler::xorps(dst, src); }
a61af66fc99e Initial load
duke
parents:
diff changeset
2062 void xorps(XMMRegister dst, AddressLiteral src);
a61af66fc99e Initial load
duke
parents:
diff changeset
2063
a61af66fc99e Initial load
duke
parents:
diff changeset
2064 // Data
a61af66fc99e Initial load
duke
parents:
diff changeset
2065
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
2066 void cmov(Condition cc, Register dst, Register src) { LP64_ONLY(cmovq(cc, dst, src)) NOT_LP64(cmovl(cc, dst, src)); }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
2067
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
2068 void cmovptr(Condition cc, Register dst, Address src) { LP64_ONLY(cmovq(cc, dst, src)) NOT_LP64(cmovl(cc, dst, src)); }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
2069 void cmovptr(Condition cc, Register dst, Register src) { LP64_ONLY(cmovq(cc, dst, src)) NOT_LP64(cmovl(cc, dst, src)); }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
2070
0
a61af66fc99e Initial load
duke
parents:
diff changeset
2071 void movoop(Register dst, jobject obj);
a61af66fc99e Initial load
duke
parents:
diff changeset
2072 void movoop(Address dst, jobject obj);
a61af66fc99e Initial load
duke
parents:
diff changeset
2073
a61af66fc99e Initial load
duke
parents:
diff changeset
2074 void movptr(ArrayAddress dst, Register src);
a61af66fc99e Initial load
duke
parents:
diff changeset
2075 // can this do an lea?
a61af66fc99e Initial load
duke
parents:
diff changeset
2076 void movptr(Register dst, ArrayAddress src);
a61af66fc99e Initial load
duke
parents:
diff changeset
2077
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
2078 void movptr(Register dst, Address src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
2079
0
a61af66fc99e Initial load
duke
parents:
diff changeset
2080 void movptr(Register dst, AddressLiteral src);
a61af66fc99e Initial load
duke
parents:
diff changeset
2081
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
2082 void movptr(Register dst, intptr_t src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
2083 void movptr(Register dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
2084 void movptr(Address dst, intptr_t src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
2085
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
2086 void movptr(Address dst, Register src);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
2087
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
2088 #ifdef _LP64
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
2089 // Generally the next two are only used for moving NULL
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
2090 // Although there are situations in initializing the mark word where
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
2091 // they could be used. They are dangerous.
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
2092
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
2093 // They only exist on LP64 so that int32_t and intptr_t are not the same
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
2094 // and we have ambiguous declarations.
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
2095
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
2096 void movptr(Address dst, int32_t imm32);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
2097 void movptr(Register dst, int32_t imm32);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
2098 #endif // _LP64
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
2099
0
a61af66fc99e Initial load
duke
parents:
diff changeset
2100 // to avoid hiding movl
a61af66fc99e Initial load
duke
parents:
diff changeset
2101 void mov32(AddressLiteral dst, Register src);
a61af66fc99e Initial load
duke
parents:
diff changeset
2102 void mov32(Register dst, AddressLiteral src);
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
2103
0
a61af66fc99e Initial load
duke
parents:
diff changeset
2104 // to avoid hiding movb
a61af66fc99e Initial load
duke
parents:
diff changeset
2105 void movbyte(ArrayAddress dst, int src);
a61af66fc99e Initial load
duke
parents:
diff changeset
2106
a61af66fc99e Initial load
duke
parents:
diff changeset
2107 // Can push value or effective address
a61af66fc99e Initial load
duke
parents:
diff changeset
2108 void pushptr(AddressLiteral src);
a61af66fc99e Initial load
duke
parents:
diff changeset
2109
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
2110 void pushptr(Address src) { LP64_ONLY(pushq(src)) NOT_LP64(pushl(src)); }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
2111 void popptr(Address src) { LP64_ONLY(popq(src)) NOT_LP64(popl(src)); }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
2112
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
2113 void pushoop(jobject obj);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
2114
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
2115 // sign extend as need a l to ptr sized element
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
2116 void movl2ptr(Register dst, Address src) { LP64_ONLY(movslq(dst, src)) NOT_LP64(movl(dst, src)); }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
2117 void movl2ptr(Register dst, Register src) { LP64_ONLY(movslq(dst, src)) NOT_LP64(if (dst != src) movl(dst, src)); }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
2118
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
2119
0
a61af66fc99e Initial load
duke
parents:
diff changeset
2120 #undef VIRTUAL
a61af66fc99e Initial load
duke
parents:
diff changeset
2121
a61af66fc99e Initial load
duke
parents:
diff changeset
2122 };
a61af66fc99e Initial load
duke
parents:
diff changeset
2123
a61af66fc99e Initial load
duke
parents:
diff changeset
2124 /**
a61af66fc99e Initial load
duke
parents:
diff changeset
2125 * class SkipIfEqual:
a61af66fc99e Initial load
duke
parents:
diff changeset
2126 *
a61af66fc99e Initial load
duke
parents:
diff changeset
2127 * Instantiating this class will result in assembly code being output that will
a61af66fc99e Initial load
duke
parents:
diff changeset
2128 * jump around any code emitted between the creation of the instance and it's
a61af66fc99e Initial load
duke
parents:
diff changeset
2129 * automatic destruction at the end of a scope block, depending on the value of
a61af66fc99e Initial load
duke
parents:
diff changeset
2130 * the flag passed to the constructor, which will be checked at run-time.
a61af66fc99e Initial load
duke
parents:
diff changeset
2131 */
a61af66fc99e Initial load
duke
parents:
diff changeset
2132 class SkipIfEqual {
a61af66fc99e Initial load
duke
parents:
diff changeset
2133 private:
a61af66fc99e Initial load
duke
parents:
diff changeset
2134 MacroAssembler* _masm;
a61af66fc99e Initial load
duke
parents:
diff changeset
2135 Label _label;
a61af66fc99e Initial load
duke
parents:
diff changeset
2136
a61af66fc99e Initial load
duke
parents:
diff changeset
2137 public:
a61af66fc99e Initial load
duke
parents:
diff changeset
2138 SkipIfEqual(MacroAssembler*, const bool* flag_addr, bool value);
a61af66fc99e Initial load
duke
parents:
diff changeset
2139 ~SkipIfEqual();
a61af66fc99e Initial load
duke
parents:
diff changeset
2140 };
a61af66fc99e Initial load
duke
parents:
diff changeset
2141
a61af66fc99e Initial load
duke
parents:
diff changeset
2142 #ifdef ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
2143 inline bool AbstractAssembler::pd_check_instruction_mark() { return true; }
a61af66fc99e Initial load
duke
parents:
diff changeset
2144 #endif