annotate src/cpu/sparc/vm/nativeInst_sparc.hpp @ 2375:d673ef06fe96

7028374: race in fix_oop_relocations for scavengeable nmethods Reviewed-by: kvn
author never
date Fri, 18 Mar 2011 15:52:42 -0700
parents f95d63e2154a
children 1d1603768966
Ignore whitespace changes - Everywhere: Within whitespace: At end of lines:
rev   line source
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1 /*
1972
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1552
diff changeset
2 * Copyright (c) 1997, 2010, Oracle and/or its affiliates. All rights reserved.
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3 * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
a61af66fc99e Initial load
duke
parents:
diff changeset
4 *
a61af66fc99e Initial load
duke
parents:
diff changeset
5 * This code is free software; you can redistribute it and/or modify it
a61af66fc99e Initial load
duke
parents:
diff changeset
6 * under the terms of the GNU General Public License version 2 only, as
a61af66fc99e Initial load
duke
parents:
diff changeset
7 * published by the Free Software Foundation.
a61af66fc99e Initial load
duke
parents:
diff changeset
8 *
a61af66fc99e Initial load
duke
parents:
diff changeset
9 * This code is distributed in the hope that it will be useful, but WITHOUT
a61af66fc99e Initial load
duke
parents:
diff changeset
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
a61af66fc99e Initial load
duke
parents:
diff changeset
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
a61af66fc99e Initial load
duke
parents:
diff changeset
12 * version 2 for more details (a copy is included in the LICENSE file that
a61af66fc99e Initial load
duke
parents:
diff changeset
13 * accompanied this code).
a61af66fc99e Initial load
duke
parents:
diff changeset
14 *
a61af66fc99e Initial load
duke
parents:
diff changeset
15 * You should have received a copy of the GNU General Public License version
a61af66fc99e Initial load
duke
parents:
diff changeset
16 * 2 along with this work; if not, write to the Free Software Foundation,
a61af66fc99e Initial load
duke
parents:
diff changeset
17 * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
a61af66fc99e Initial load
duke
parents:
diff changeset
18 *
1552
c18cbe5936b8 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 605
diff changeset
19 * Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA
c18cbe5936b8 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 605
diff changeset
20 * or visit www.oracle.com if you need additional information or have any
c18cbe5936b8 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 605
diff changeset
21 * questions.
0
a61af66fc99e Initial load
duke
parents:
diff changeset
22 *
a61af66fc99e Initial load
duke
parents:
diff changeset
23 */
a61af66fc99e Initial load
duke
parents:
diff changeset
24
1972
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1552
diff changeset
25 #ifndef CPU_SPARC_VM_NATIVEINST_SPARC_HPP
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1552
diff changeset
26 #define CPU_SPARC_VM_NATIVEINST_SPARC_HPP
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1552
diff changeset
27
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1552
diff changeset
28 #include "asm/assembler.hpp"
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1552
diff changeset
29 #include "memory/allocation.hpp"
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1552
diff changeset
30 #include "runtime/icache.hpp"
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1552
diff changeset
31 #include "runtime/os.hpp"
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1552
diff changeset
32 #include "utilities/top.hpp"
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1552
diff changeset
33
0
a61af66fc99e Initial load
duke
parents:
diff changeset
34 // We have interface for the following instructions:
a61af66fc99e Initial load
duke
parents:
diff changeset
35 // - NativeInstruction
a61af66fc99e Initial load
duke
parents:
diff changeset
36 // - - NativeCall
a61af66fc99e Initial load
duke
parents:
diff changeset
37 // - - NativeFarCall
a61af66fc99e Initial load
duke
parents:
diff changeset
38 // - - NativeMovConstReg
a61af66fc99e Initial load
duke
parents:
diff changeset
39 // - - NativeMovConstRegPatching
a61af66fc99e Initial load
duke
parents:
diff changeset
40 // - - NativeMovRegMem
a61af66fc99e Initial load
duke
parents:
diff changeset
41 // - - NativeMovRegMemPatching
a61af66fc99e Initial load
duke
parents:
diff changeset
42 // - - NativeJump
a61af66fc99e Initial load
duke
parents:
diff changeset
43 // - - NativeGeneralJump
a61af66fc99e Initial load
duke
parents:
diff changeset
44 // - - NativeIllegalInstruction
a61af66fc99e Initial load
duke
parents:
diff changeset
45 // The base class for different kinds of native instruction abstractions.
a61af66fc99e Initial load
duke
parents:
diff changeset
46 // Provides the primitive operations to manipulate code relative to this.
a61af66fc99e Initial load
duke
parents:
diff changeset
47 class NativeInstruction VALUE_OBJ_CLASS_SPEC {
a61af66fc99e Initial load
duke
parents:
diff changeset
48 friend class Relocation;
a61af66fc99e Initial load
duke
parents:
diff changeset
49
a61af66fc99e Initial load
duke
parents:
diff changeset
50 public:
a61af66fc99e Initial load
duke
parents:
diff changeset
51 enum Sparc_specific_constants {
a61af66fc99e Initial load
duke
parents:
diff changeset
52 nop_instruction_size = 4
a61af66fc99e Initial load
duke
parents:
diff changeset
53 };
a61af66fc99e Initial load
duke
parents:
diff changeset
54
116
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 0
diff changeset
55 bool is_dtrace_trap();
0
a61af66fc99e Initial load
duke
parents:
diff changeset
56 bool is_nop() { return long_at(0) == nop_instruction(); }
a61af66fc99e Initial load
duke
parents:
diff changeset
57 bool is_call() { return is_op(long_at(0), Assembler::call_op); }
a61af66fc99e Initial load
duke
parents:
diff changeset
58 bool is_sethi() { return (is_op2(long_at(0), Assembler::sethi_op2)
a61af66fc99e Initial load
duke
parents:
diff changeset
59 && inv_rd(long_at(0)) != G0); }
a61af66fc99e Initial load
duke
parents:
diff changeset
60
a61af66fc99e Initial load
duke
parents:
diff changeset
61 bool sets_cc() {
a61af66fc99e Initial load
duke
parents:
diff changeset
62 // conservative (returns true for some instructions that do not set the
a61af66fc99e Initial load
duke
parents:
diff changeset
63 // the condition code, such as, "save".
a61af66fc99e Initial load
duke
parents:
diff changeset
64 // Does not return true for the deprecated tagged instructions, such as, TADDcc
a61af66fc99e Initial load
duke
parents:
diff changeset
65 int x = long_at(0);
a61af66fc99e Initial load
duke
parents:
diff changeset
66 return (is_op(x, Assembler::arith_op) &&
a61af66fc99e Initial load
duke
parents:
diff changeset
67 (inv_op3(x) & Assembler::cc_bit_op3) == Assembler::cc_bit_op3);
a61af66fc99e Initial load
duke
parents:
diff changeset
68 }
a61af66fc99e Initial load
duke
parents:
diff changeset
69 bool is_illegal();
a61af66fc99e Initial load
duke
parents:
diff changeset
70 bool is_zombie() {
a61af66fc99e Initial load
duke
parents:
diff changeset
71 int x = long_at(0);
a61af66fc99e Initial load
duke
parents:
diff changeset
72 return is_op3(x,
a61af66fc99e Initial load
duke
parents:
diff changeset
73 VM_Version::v9_instructions_work() ?
a61af66fc99e Initial load
duke
parents:
diff changeset
74 Assembler::ldsw_op3 : Assembler::lduw_op3,
a61af66fc99e Initial load
duke
parents:
diff changeset
75 Assembler::ldst_op)
a61af66fc99e Initial load
duke
parents:
diff changeset
76 && Assembler::inv_rs1(x) == G0
a61af66fc99e Initial load
duke
parents:
diff changeset
77 && Assembler::inv_rd(x) == O7;
a61af66fc99e Initial load
duke
parents:
diff changeset
78 }
a61af66fc99e Initial load
duke
parents:
diff changeset
79 bool is_ic_miss_trap(); // Inline-cache uses a trap to detect a miss
a61af66fc99e Initial load
duke
parents:
diff changeset
80 bool is_return() {
a61af66fc99e Initial load
duke
parents:
diff changeset
81 // is it the output of MacroAssembler::ret or MacroAssembler::retl?
a61af66fc99e Initial load
duke
parents:
diff changeset
82 int x = long_at(0);
a61af66fc99e Initial load
duke
parents:
diff changeset
83 const int pc_return_offset = 8; // see frame_sparc.hpp
a61af66fc99e Initial load
duke
parents:
diff changeset
84 return is_op3(x, Assembler::jmpl_op3, Assembler::arith_op)
a61af66fc99e Initial load
duke
parents:
diff changeset
85 && (inv_rs1(x) == I7 || inv_rs1(x) == O7)
a61af66fc99e Initial load
duke
parents:
diff changeset
86 && inv_immed(x) && inv_simm(x, 13) == pc_return_offset
a61af66fc99e Initial load
duke
parents:
diff changeset
87 && inv_rd(x) == G0;
a61af66fc99e Initial load
duke
parents:
diff changeset
88 }
a61af66fc99e Initial load
duke
parents:
diff changeset
89 bool is_int_jump() {
a61af66fc99e Initial load
duke
parents:
diff changeset
90 // is it the output of MacroAssembler::b?
a61af66fc99e Initial load
duke
parents:
diff changeset
91 int x = long_at(0);
a61af66fc99e Initial load
duke
parents:
diff changeset
92 return is_op2(x, Assembler::bp_op2) || is_op2(x, Assembler::br_op2);
a61af66fc99e Initial load
duke
parents:
diff changeset
93 }
a61af66fc99e Initial load
duke
parents:
diff changeset
94 bool is_float_jump() {
a61af66fc99e Initial load
duke
parents:
diff changeset
95 // is it the output of MacroAssembler::fb?
a61af66fc99e Initial load
duke
parents:
diff changeset
96 int x = long_at(0);
a61af66fc99e Initial load
duke
parents:
diff changeset
97 return is_op2(x, Assembler::fbp_op2) || is_op2(x, Assembler::fb_op2);
a61af66fc99e Initial load
duke
parents:
diff changeset
98 }
a61af66fc99e Initial load
duke
parents:
diff changeset
99 bool is_jump() {
a61af66fc99e Initial load
duke
parents:
diff changeset
100 return is_int_jump() || is_float_jump();
a61af66fc99e Initial load
duke
parents:
diff changeset
101 }
a61af66fc99e Initial load
duke
parents:
diff changeset
102 bool is_cond_jump() {
a61af66fc99e Initial load
duke
parents:
diff changeset
103 int x = long_at(0);
a61af66fc99e Initial load
duke
parents:
diff changeset
104 return (is_int_jump() && Assembler::inv_cond(x) != Assembler::always) ||
a61af66fc99e Initial load
duke
parents:
diff changeset
105 (is_float_jump() && Assembler::inv_cond(x) != Assembler::f_always);
a61af66fc99e Initial load
duke
parents:
diff changeset
106 }
a61af66fc99e Initial load
duke
parents:
diff changeset
107
a61af66fc99e Initial load
duke
parents:
diff changeset
108 bool is_stack_bang() {
a61af66fc99e Initial load
duke
parents:
diff changeset
109 int x = long_at(0);
a61af66fc99e Initial load
duke
parents:
diff changeset
110 return is_op3(x, Assembler::stw_op3, Assembler::ldst_op) &&
a61af66fc99e Initial load
duke
parents:
diff changeset
111 (inv_rd(x) == G0) && (inv_rs1(x) == SP) && (inv_rs2(x) == G3_scratch);
a61af66fc99e Initial load
duke
parents:
diff changeset
112 }
a61af66fc99e Initial load
duke
parents:
diff changeset
113
a61af66fc99e Initial load
duke
parents:
diff changeset
114 bool is_prefetch() {
a61af66fc99e Initial load
duke
parents:
diff changeset
115 int x = long_at(0);
a61af66fc99e Initial load
duke
parents:
diff changeset
116 return is_op3(x, Assembler::prefetch_op3, Assembler::ldst_op);
a61af66fc99e Initial load
duke
parents:
diff changeset
117 }
a61af66fc99e Initial load
duke
parents:
diff changeset
118
a61af66fc99e Initial load
duke
parents:
diff changeset
119 bool is_membar() {
a61af66fc99e Initial load
duke
parents:
diff changeset
120 int x = long_at(0);
a61af66fc99e Initial load
duke
parents:
diff changeset
121 return is_op3(x, Assembler::membar_op3, Assembler::arith_op) &&
a61af66fc99e Initial load
duke
parents:
diff changeset
122 (inv_rd(x) == G0) && (inv_rs1(x) == O7);
a61af66fc99e Initial load
duke
parents:
diff changeset
123 }
a61af66fc99e Initial load
duke
parents:
diff changeset
124
a61af66fc99e Initial load
duke
parents:
diff changeset
125 bool is_safepoint_poll() {
a61af66fc99e Initial load
duke
parents:
diff changeset
126 int x = long_at(0);
a61af66fc99e Initial load
duke
parents:
diff changeset
127 #ifdef _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
128 return is_op3(x, Assembler::ldx_op3, Assembler::ldst_op) &&
a61af66fc99e Initial load
duke
parents:
diff changeset
129 #else
a61af66fc99e Initial load
duke
parents:
diff changeset
130 return is_op3(x, Assembler::lduw_op3, Assembler::ldst_op) &&
a61af66fc99e Initial load
duke
parents:
diff changeset
131 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
132 (inv_rd(x) == G0) && (inv_immed(x) ? Assembler::inv_simm13(x) == 0 : inv_rs2(x) == G0);
a61af66fc99e Initial load
duke
parents:
diff changeset
133 }
a61af66fc99e Initial load
duke
parents:
diff changeset
134
a61af66fc99e Initial load
duke
parents:
diff changeset
135 bool is_zero_test(Register &reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
136 bool is_load_store_with_small_offset(Register reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
137
a61af66fc99e Initial load
duke
parents:
diff changeset
138 public:
a61af66fc99e Initial load
duke
parents:
diff changeset
139 #ifdef ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
140 static int rdpc_instruction() { return Assembler::op(Assembler::arith_op ) | Assembler::op3(Assembler::rdreg_op3) | Assembler::u_field(5, 18, 14) | Assembler::rd(O7); }
a61af66fc99e Initial load
duke
parents:
diff changeset
141 #else
a61af66fc99e Initial load
duke
parents:
diff changeset
142 // Temporary fix: in optimized mode, u_field is a macro for efficiency reasons (see Assembler::u_field) - needs to be fixed
a61af66fc99e Initial load
duke
parents:
diff changeset
143 static int rdpc_instruction() { return Assembler::op(Assembler::arith_op ) | Assembler::op3(Assembler::rdreg_op3) | u_field(5, 18, 14) | Assembler::rd(O7); }
a61af66fc99e Initial load
duke
parents:
diff changeset
144 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
145 static int nop_instruction() { return Assembler::op(Assembler::branch_op) | Assembler::op2(Assembler::sethi_op2); }
a61af66fc99e Initial load
duke
parents:
diff changeset
146 static int illegal_instruction(); // the output of __ breakpoint_trap()
a61af66fc99e Initial load
duke
parents:
diff changeset
147 static int call_instruction(address destination, address pc) { return Assembler::op(Assembler::call_op) | Assembler::wdisp((intptr_t)destination, (intptr_t)pc, 30); }
a61af66fc99e Initial load
duke
parents:
diff changeset
148
a61af66fc99e Initial load
duke
parents:
diff changeset
149 static int branch_instruction(Assembler::op2s op2val, Assembler::Condition c, bool a) {
a61af66fc99e Initial load
duke
parents:
diff changeset
150 return Assembler::op(Assembler::branch_op) | Assembler::op2(op2val) | Assembler::annul(a) | Assembler::cond(c);
a61af66fc99e Initial load
duke
parents:
diff changeset
151 }
a61af66fc99e Initial load
duke
parents:
diff changeset
152
a61af66fc99e Initial load
duke
parents:
diff changeset
153 static int op3_instruction(Assembler::ops opval, Register rd, Assembler::op3s op3val, Register rs1, int simm13a) {
a61af66fc99e Initial load
duke
parents:
diff changeset
154 return Assembler::op(opval) | Assembler::rd(rd) | Assembler::op3(op3val) | Assembler::rs1(rs1) | Assembler::immed(true) | Assembler::simm(simm13a, 13);
a61af66fc99e Initial load
duke
parents:
diff changeset
155 }
a61af66fc99e Initial load
duke
parents:
diff changeset
156
a61af66fc99e Initial load
duke
parents:
diff changeset
157 static int sethi_instruction(Register rd, int imm22a) {
a61af66fc99e Initial load
duke
parents:
diff changeset
158 return Assembler::op(Assembler::branch_op) | Assembler::rd(rd) | Assembler::op2(Assembler::sethi_op2) | Assembler::hi22(imm22a);
a61af66fc99e Initial load
duke
parents:
diff changeset
159 }
a61af66fc99e Initial load
duke
parents:
diff changeset
160
a61af66fc99e Initial load
duke
parents:
diff changeset
161 protected:
a61af66fc99e Initial load
duke
parents:
diff changeset
162 address addr_at(int offset) const { return address(this) + offset; }
a61af66fc99e Initial load
duke
parents:
diff changeset
163 int long_at(int offset) const { return *(int*)addr_at(offset); }
a61af66fc99e Initial load
duke
parents:
diff changeset
164 void set_long_at(int offset, int i); /* deals with I-cache */
a61af66fc99e Initial load
duke
parents:
diff changeset
165 void set_jlong_at(int offset, jlong i); /* deals with I-cache */
a61af66fc99e Initial load
duke
parents:
diff changeset
166 void set_addr_at(int offset, address x); /* deals with I-cache */
a61af66fc99e Initial load
duke
parents:
diff changeset
167
a61af66fc99e Initial load
duke
parents:
diff changeset
168 address instruction_address() const { return addr_at(0); }
a61af66fc99e Initial load
duke
parents:
diff changeset
169 address next_instruction_address() const { return addr_at(BytesPerInstWord); }
a61af66fc99e Initial load
duke
parents:
diff changeset
170
a61af66fc99e Initial load
duke
parents:
diff changeset
171 static bool is_op( int x, Assembler::ops opval) {
a61af66fc99e Initial load
duke
parents:
diff changeset
172 return Assembler::inv_op(x) == opval;
a61af66fc99e Initial load
duke
parents:
diff changeset
173 }
a61af66fc99e Initial load
duke
parents:
diff changeset
174 static bool is_op2(int x, Assembler::op2s op2val) {
a61af66fc99e Initial load
duke
parents:
diff changeset
175 return Assembler::inv_op(x) == Assembler::branch_op && Assembler::inv_op2(x) == op2val;
a61af66fc99e Initial load
duke
parents:
diff changeset
176 }
a61af66fc99e Initial load
duke
parents:
diff changeset
177 static bool is_op3(int x, Assembler::op3s op3val, Assembler::ops opval) {
a61af66fc99e Initial load
duke
parents:
diff changeset
178 return Assembler::inv_op(x) == opval && Assembler::inv_op3(x) == op3val;
a61af66fc99e Initial load
duke
parents:
diff changeset
179 }
a61af66fc99e Initial load
duke
parents:
diff changeset
180
a61af66fc99e Initial load
duke
parents:
diff changeset
181 // utilities to help subclasses decode:
a61af66fc99e Initial load
duke
parents:
diff changeset
182 static Register inv_rd( int x ) { return Assembler::inv_rd( x); }
a61af66fc99e Initial load
duke
parents:
diff changeset
183 static Register inv_rs1( int x ) { return Assembler::inv_rs1(x); }
a61af66fc99e Initial load
duke
parents:
diff changeset
184 static Register inv_rs2( int x ) { return Assembler::inv_rs2(x); }
a61af66fc99e Initial load
duke
parents:
diff changeset
185
a61af66fc99e Initial load
duke
parents:
diff changeset
186 static bool inv_immed( int x ) { return Assembler::inv_immed(x); }
a61af66fc99e Initial load
duke
parents:
diff changeset
187 static bool inv_annul( int x ) { return (Assembler::annul(true) & x) != 0; }
a61af66fc99e Initial load
duke
parents:
diff changeset
188 static int inv_cond( int x ) { return Assembler::inv_cond(x); }
a61af66fc99e Initial load
duke
parents:
diff changeset
189
a61af66fc99e Initial load
duke
parents:
diff changeset
190 static int inv_op( int x ) { return Assembler::inv_op( x); }
a61af66fc99e Initial load
duke
parents:
diff changeset
191 static int inv_op2( int x ) { return Assembler::inv_op2(x); }
a61af66fc99e Initial load
duke
parents:
diff changeset
192 static int inv_op3( int x ) { return Assembler::inv_op3(x); }
a61af66fc99e Initial load
duke
parents:
diff changeset
193
a61af66fc99e Initial load
duke
parents:
diff changeset
194 static int inv_simm( int x, int nbits ) { return Assembler::inv_simm(x, nbits); }
a61af66fc99e Initial load
duke
parents:
diff changeset
195 static intptr_t inv_wdisp( int x, int nbits ) { return Assembler::inv_wdisp( x, 0, nbits); }
a61af66fc99e Initial load
duke
parents:
diff changeset
196 static intptr_t inv_wdisp16( int x ) { return Assembler::inv_wdisp16(x, 0); }
a61af66fc99e Initial load
duke
parents:
diff changeset
197 static int branch_destination_offset(int x) { return Assembler::branch_destination(x, 0); }
a61af66fc99e Initial load
duke
parents:
diff changeset
198 static int patch_branch_destination_offset(int dest_offset, int x) {
a61af66fc99e Initial load
duke
parents:
diff changeset
199 return Assembler::patched_branch(dest_offset, x, 0);
a61af66fc99e Initial load
duke
parents:
diff changeset
200 }
a61af66fc99e Initial load
duke
parents:
diff changeset
201 void set_annul_bit() { set_long_at(0, long_at(0) | Assembler::annul(true)); }
a61af66fc99e Initial load
duke
parents:
diff changeset
202
a61af66fc99e Initial load
duke
parents:
diff changeset
203 // utility for checking if x is either of 2 small constants
a61af66fc99e Initial load
duke
parents:
diff changeset
204 static bool is_either(int x, int k1, int k2) {
a61af66fc99e Initial load
duke
parents:
diff changeset
205 // return x == k1 || x == k2;
a61af66fc99e Initial load
duke
parents:
diff changeset
206 return (1 << x) & (1 << k1 | 1 << k2);
a61af66fc99e Initial load
duke
parents:
diff changeset
207 }
a61af66fc99e Initial load
duke
parents:
diff changeset
208
a61af66fc99e Initial load
duke
parents:
diff changeset
209 // utility for checking overflow of signed instruction fields
a61af66fc99e Initial load
duke
parents:
diff changeset
210 static bool fits_in_simm(int x, int nbits) {
a61af66fc99e Initial load
duke
parents:
diff changeset
211 // cf. Assembler::assert_signed_range()
a61af66fc99e Initial load
duke
parents:
diff changeset
212 // return -(1 << nbits-1) <= x && x < ( 1 << nbits-1),
a61af66fc99e Initial load
duke
parents:
diff changeset
213 return (unsigned)(x + (1 << nbits-1)) < (unsigned)(1 << nbits);
a61af66fc99e Initial load
duke
parents:
diff changeset
214 }
a61af66fc99e Initial load
duke
parents:
diff changeset
215
a61af66fc99e Initial load
duke
parents:
diff changeset
216 // set a signed immediate field
a61af66fc99e Initial load
duke
parents:
diff changeset
217 static int set_simm(int insn, int imm, int nbits) {
a61af66fc99e Initial load
duke
parents:
diff changeset
218 return (insn &~ Assembler::simm(-1, nbits)) | Assembler::simm(imm, nbits);
a61af66fc99e Initial load
duke
parents:
diff changeset
219 }
a61af66fc99e Initial load
duke
parents:
diff changeset
220
a61af66fc99e Initial load
duke
parents:
diff changeset
221 // set a wdisp field (disp should be the difference of two addresses)
a61af66fc99e Initial load
duke
parents:
diff changeset
222 static int set_wdisp(int insn, intptr_t disp, int nbits) {
a61af66fc99e Initial load
duke
parents:
diff changeset
223 return (insn &~ Assembler::wdisp((intptr_t)-4, (intptr_t)0, nbits)) | Assembler::wdisp(disp, 0, nbits);
a61af66fc99e Initial load
duke
parents:
diff changeset
224 }
a61af66fc99e Initial load
duke
parents:
diff changeset
225
a61af66fc99e Initial load
duke
parents:
diff changeset
226 static int set_wdisp16(int insn, intptr_t disp) {
a61af66fc99e Initial load
duke
parents:
diff changeset
227 return (insn &~ Assembler::wdisp16((intptr_t)-4, 0)) | Assembler::wdisp16(disp, 0);
a61af66fc99e Initial load
duke
parents:
diff changeset
228 }
a61af66fc99e Initial load
duke
parents:
diff changeset
229
a61af66fc99e Initial load
duke
parents:
diff changeset
230 // get a simm13 field from an arithmetic or memory instruction
a61af66fc99e Initial load
duke
parents:
diff changeset
231 static int get_simm13(int insn) {
a61af66fc99e Initial load
duke
parents:
diff changeset
232 assert(is_either(Assembler::inv_op(insn),
a61af66fc99e Initial load
duke
parents:
diff changeset
233 Assembler::arith_op, Assembler::ldst_op) &&
a61af66fc99e Initial load
duke
parents:
diff changeset
234 (insn & Assembler::immed(true)), "must have a simm13 field");
a61af66fc99e Initial load
duke
parents:
diff changeset
235 return Assembler::inv_simm(insn, 13);
a61af66fc99e Initial load
duke
parents:
diff changeset
236 }
a61af66fc99e Initial load
duke
parents:
diff changeset
237
a61af66fc99e Initial load
duke
parents:
diff changeset
238 // set the simm13 field of an arithmetic or memory instruction
a61af66fc99e Initial load
duke
parents:
diff changeset
239 static bool set_simm13(int insn, int imm) {
a61af66fc99e Initial load
duke
parents:
diff changeset
240 get_simm13(insn); // tickle the assertion check
a61af66fc99e Initial load
duke
parents:
diff changeset
241 return set_simm(insn, imm, 13);
a61af66fc99e Initial load
duke
parents:
diff changeset
242 }
a61af66fc99e Initial load
duke
parents:
diff changeset
243
a61af66fc99e Initial load
duke
parents:
diff changeset
244 // combine the fields of a sethi stream (7 instructions ) and an add, jmp or ld/st
a61af66fc99e Initial load
duke
parents:
diff changeset
245 static intptr_t data64( address pc, int arith_insn ) {
a61af66fc99e Initial load
duke
parents:
diff changeset
246 assert(is_op2(*(unsigned int *)pc, Assembler::sethi_op2), "must be sethi");
a61af66fc99e Initial load
duke
parents:
diff changeset
247 intptr_t hi = (intptr_t)gethi( (unsigned int *)pc );
a61af66fc99e Initial load
duke
parents:
diff changeset
248 intptr_t lo = (intptr_t)get_simm13(arith_insn);
a61af66fc99e Initial load
duke
parents:
diff changeset
249 assert((unsigned)lo < (1 << 10), "offset field of set_oop must be 10 bits");
a61af66fc99e Initial load
duke
parents:
diff changeset
250 return hi | lo;
a61af66fc99e Initial load
duke
parents:
diff changeset
251 }
a61af66fc99e Initial load
duke
parents:
diff changeset
252
a61af66fc99e Initial load
duke
parents:
diff changeset
253 // Regenerate the instruction sequence that performs the 64 bit
a61af66fc99e Initial load
duke
parents:
diff changeset
254 // sethi. This only does the sethi. The disp field (bottom 10 bits)
605
98cb887364d3 6810672: Comment typos
twisti
parents: 196
diff changeset
255 // must be handled separately.
0
a61af66fc99e Initial load
duke
parents:
diff changeset
256 static void set_data64_sethi(address instaddr, intptr_t x);
2375
d673ef06fe96 7028374: race in fix_oop_relocations for scavengeable nmethods
never
parents: 1972
diff changeset
257 static void verify_data64_sethi(address instaddr, intptr_t x);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
258
a61af66fc99e Initial load
duke
parents:
diff changeset
259 // combine the fields of a sethi/simm13 pair (simm13 = or, add, jmpl, ld/st)
a61af66fc99e Initial load
duke
parents:
diff changeset
260 static int data32(int sethi_insn, int arith_insn) {
a61af66fc99e Initial load
duke
parents:
diff changeset
261 assert(is_op2(sethi_insn, Assembler::sethi_op2), "must be sethi");
a61af66fc99e Initial load
duke
parents:
diff changeset
262 int hi = Assembler::inv_hi22(sethi_insn);
a61af66fc99e Initial load
duke
parents:
diff changeset
263 int lo = get_simm13(arith_insn);
a61af66fc99e Initial load
duke
parents:
diff changeset
264 assert((unsigned)lo < (1 << 10), "offset field of set_oop must be 10 bits");
a61af66fc99e Initial load
duke
parents:
diff changeset
265 return hi | lo;
a61af66fc99e Initial load
duke
parents:
diff changeset
266 }
a61af66fc99e Initial load
duke
parents:
diff changeset
267
a61af66fc99e Initial load
duke
parents:
diff changeset
268 static int set_data32_sethi(int sethi_insn, int imm) {
a61af66fc99e Initial load
duke
parents:
diff changeset
269 // note that Assembler::hi22 clips the low 10 bits for us
a61af66fc99e Initial load
duke
parents:
diff changeset
270 assert(is_op2(sethi_insn, Assembler::sethi_op2), "must be sethi");
a61af66fc99e Initial load
duke
parents:
diff changeset
271 return (sethi_insn &~ Assembler::hi22(-1)) | Assembler::hi22(imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
272 }
a61af66fc99e Initial load
duke
parents:
diff changeset
273
a61af66fc99e Initial load
duke
parents:
diff changeset
274 static int set_data32_simm13(int arith_insn, int imm) {
a61af66fc99e Initial load
duke
parents:
diff changeset
275 get_simm13(arith_insn); // tickle the assertion check
a61af66fc99e Initial load
duke
parents:
diff changeset
276 int imm10 = Assembler::low10(imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
277 return (arith_insn &~ Assembler::simm(-1, 13)) | Assembler::simm(imm10, 13);
a61af66fc99e Initial load
duke
parents:
diff changeset
278 }
a61af66fc99e Initial load
duke
parents:
diff changeset
279
a61af66fc99e Initial load
duke
parents:
diff changeset
280 static int low10(int imm) {
a61af66fc99e Initial load
duke
parents:
diff changeset
281 return Assembler::low10(imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
282 }
a61af66fc99e Initial load
duke
parents:
diff changeset
283
a61af66fc99e Initial load
duke
parents:
diff changeset
284 // Perform the inverse of the LP64 Macroassembler::sethi
a61af66fc99e Initial load
duke
parents:
diff changeset
285 // routine. Extracts the 54 bits of address from the instruction
a61af66fc99e Initial load
duke
parents:
diff changeset
286 // stream. This routine must agree with the sethi routine in
a61af66fc99e Initial load
duke
parents:
diff changeset
287 // assembler_inline_sparc.hpp
a61af66fc99e Initial load
duke
parents:
diff changeset
288 static address gethi( unsigned int *pc ) {
a61af66fc99e Initial load
duke
parents:
diff changeset
289 int i = 0;
a61af66fc99e Initial load
duke
parents:
diff changeset
290 uintptr_t adr;
a61af66fc99e Initial load
duke
parents:
diff changeset
291 // We first start out with the real sethi instruction
a61af66fc99e Initial load
duke
parents:
diff changeset
292 assert(is_op2(*pc, Assembler::sethi_op2), "in gethi - must be sethi");
a61af66fc99e Initial load
duke
parents:
diff changeset
293 adr = (unsigned int)Assembler::inv_hi22( *(pc++) );
a61af66fc99e Initial load
duke
parents:
diff changeset
294 i++;
a61af66fc99e Initial load
duke
parents:
diff changeset
295 while ( i < 7 ) {
a61af66fc99e Initial load
duke
parents:
diff changeset
296 // We're done if we hit a nop
a61af66fc99e Initial load
duke
parents:
diff changeset
297 if ( (int)*pc == nop_instruction() ) break;
a61af66fc99e Initial load
duke
parents:
diff changeset
298 assert ( Assembler::inv_op(*pc) == Assembler::arith_op, "in gethi - must be arith_op" );
a61af66fc99e Initial load
duke
parents:
diff changeset
299 switch ( Assembler::inv_op3(*pc) ) {
a61af66fc99e Initial load
duke
parents:
diff changeset
300 case Assembler::xor_op3:
a61af66fc99e Initial load
duke
parents:
diff changeset
301 adr ^= (intptr_t)get_simm13( *pc );
a61af66fc99e Initial load
duke
parents:
diff changeset
302 return ( (address)adr );
a61af66fc99e Initial load
duke
parents:
diff changeset
303 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
304 case Assembler::sll_op3:
a61af66fc99e Initial load
duke
parents:
diff changeset
305 adr <<= ( *pc & 0x3f );
a61af66fc99e Initial load
duke
parents:
diff changeset
306 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
307 case Assembler::or_op3:
a61af66fc99e Initial load
duke
parents:
diff changeset
308 adr |= (intptr_t)get_simm13( *pc );
a61af66fc99e Initial load
duke
parents:
diff changeset
309 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
310 default:
a61af66fc99e Initial load
duke
parents:
diff changeset
311 assert ( 0, "in gethi - Should not reach here" );
a61af66fc99e Initial load
duke
parents:
diff changeset
312 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
313 }
a61af66fc99e Initial load
duke
parents:
diff changeset
314 pc++;
a61af66fc99e Initial load
duke
parents:
diff changeset
315 i++;
a61af66fc99e Initial load
duke
parents:
diff changeset
316 }
a61af66fc99e Initial load
duke
parents:
diff changeset
317 return ( (address)adr );
a61af66fc99e Initial load
duke
parents:
diff changeset
318 }
a61af66fc99e Initial load
duke
parents:
diff changeset
319
a61af66fc99e Initial load
duke
parents:
diff changeset
320 public:
a61af66fc99e Initial load
duke
parents:
diff changeset
321 void verify();
a61af66fc99e Initial load
duke
parents:
diff changeset
322 void print();
a61af66fc99e Initial load
duke
parents:
diff changeset
323
a61af66fc99e Initial load
duke
parents:
diff changeset
324 // unit test stuff
a61af66fc99e Initial load
duke
parents:
diff changeset
325 static void test() {} // override for testing
a61af66fc99e Initial load
duke
parents:
diff changeset
326
a61af66fc99e Initial load
duke
parents:
diff changeset
327 inline friend NativeInstruction* nativeInstruction_at(address address);
a61af66fc99e Initial load
duke
parents:
diff changeset
328 };
a61af66fc99e Initial load
duke
parents:
diff changeset
329
a61af66fc99e Initial load
duke
parents:
diff changeset
330 inline NativeInstruction* nativeInstruction_at(address address) {
a61af66fc99e Initial load
duke
parents:
diff changeset
331 NativeInstruction* inst = (NativeInstruction*)address;
a61af66fc99e Initial load
duke
parents:
diff changeset
332 #ifdef ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
333 inst->verify();
a61af66fc99e Initial load
duke
parents:
diff changeset
334 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
335 return inst;
a61af66fc99e Initial load
duke
parents:
diff changeset
336 }
a61af66fc99e Initial load
duke
parents:
diff changeset
337
a61af66fc99e Initial load
duke
parents:
diff changeset
338
a61af66fc99e Initial load
duke
parents:
diff changeset
339
a61af66fc99e Initial load
duke
parents:
diff changeset
340 //-----------------------------------------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
341
a61af66fc99e Initial load
duke
parents:
diff changeset
342 // The NativeCall is an abstraction for accessing/manipulating native call imm32 instructions.
a61af66fc99e Initial load
duke
parents:
diff changeset
343 // (used to manipulate inline caches, primitive & dll calls, etc.)
a61af66fc99e Initial load
duke
parents:
diff changeset
344 inline NativeCall* nativeCall_at(address instr);
a61af66fc99e Initial load
duke
parents:
diff changeset
345 inline NativeCall* nativeCall_overwriting_at(address instr,
a61af66fc99e Initial load
duke
parents:
diff changeset
346 address destination);
a61af66fc99e Initial load
duke
parents:
diff changeset
347 inline NativeCall* nativeCall_before(address return_address);
a61af66fc99e Initial load
duke
parents:
diff changeset
348 class NativeCall: public NativeInstruction {
a61af66fc99e Initial load
duke
parents:
diff changeset
349 public:
a61af66fc99e Initial load
duke
parents:
diff changeset
350 enum Sparc_specific_constants {
a61af66fc99e Initial load
duke
parents:
diff changeset
351 instruction_size = 8,
a61af66fc99e Initial load
duke
parents:
diff changeset
352 return_address_offset = 8,
a61af66fc99e Initial load
duke
parents:
diff changeset
353 call_displacement_width = 30,
a61af66fc99e Initial load
duke
parents:
diff changeset
354 displacement_offset = 0,
a61af66fc99e Initial load
duke
parents:
diff changeset
355 instruction_offset = 0
a61af66fc99e Initial load
duke
parents:
diff changeset
356 };
a61af66fc99e Initial load
duke
parents:
diff changeset
357 address instruction_address() const { return addr_at(0); }
a61af66fc99e Initial load
duke
parents:
diff changeset
358 address next_instruction_address() const { return addr_at(instruction_size); }
a61af66fc99e Initial load
duke
parents:
diff changeset
359 address return_address() const { return addr_at(return_address_offset); }
a61af66fc99e Initial load
duke
parents:
diff changeset
360
a61af66fc99e Initial load
duke
parents:
diff changeset
361 address destination() const { return inv_wdisp(long_at(0), call_displacement_width) + instruction_address(); }
a61af66fc99e Initial load
duke
parents:
diff changeset
362 address displacement_address() const { return addr_at(displacement_offset); }
a61af66fc99e Initial load
duke
parents:
diff changeset
363 void set_destination(address dest) { set_long_at(0, set_wdisp(long_at(0), dest - instruction_address(), call_displacement_width)); }
a61af66fc99e Initial load
duke
parents:
diff changeset
364 void set_destination_mt_safe(address dest);
a61af66fc99e Initial load
duke
parents:
diff changeset
365
a61af66fc99e Initial load
duke
parents:
diff changeset
366 void verify_alignment() {} // do nothing on sparc
a61af66fc99e Initial load
duke
parents:
diff changeset
367 void verify();
a61af66fc99e Initial load
duke
parents:
diff changeset
368 void print();
a61af66fc99e Initial load
duke
parents:
diff changeset
369
a61af66fc99e Initial load
duke
parents:
diff changeset
370 // unit test stuff
a61af66fc99e Initial load
duke
parents:
diff changeset
371 static void test();
a61af66fc99e Initial load
duke
parents:
diff changeset
372
a61af66fc99e Initial load
duke
parents:
diff changeset
373 // Creation
a61af66fc99e Initial load
duke
parents:
diff changeset
374 friend inline NativeCall* nativeCall_at(address instr);
a61af66fc99e Initial load
duke
parents:
diff changeset
375 friend NativeCall* nativeCall_overwriting_at(address instr, address destination = NULL) {
a61af66fc99e Initial load
duke
parents:
diff changeset
376 // insert a "blank" call:
a61af66fc99e Initial load
duke
parents:
diff changeset
377 NativeCall* call = (NativeCall*)instr;
a61af66fc99e Initial load
duke
parents:
diff changeset
378 call->set_long_at(0 * BytesPerInstWord, call_instruction(destination, instr));
a61af66fc99e Initial load
duke
parents:
diff changeset
379 call->set_long_at(1 * BytesPerInstWord, nop_instruction());
a61af66fc99e Initial load
duke
parents:
diff changeset
380 assert(call->addr_at(2 * BytesPerInstWord) - instr == instruction_size, "instruction size");
a61af66fc99e Initial load
duke
parents:
diff changeset
381 // check its structure now:
a61af66fc99e Initial load
duke
parents:
diff changeset
382 assert(nativeCall_at(instr)->destination() == destination, "correct call destination");
a61af66fc99e Initial load
duke
parents:
diff changeset
383 return call;
a61af66fc99e Initial load
duke
parents:
diff changeset
384 }
a61af66fc99e Initial load
duke
parents:
diff changeset
385
a61af66fc99e Initial load
duke
parents:
diff changeset
386 friend inline NativeCall* nativeCall_before(address return_address) {
a61af66fc99e Initial load
duke
parents:
diff changeset
387 NativeCall* call = (NativeCall*)(return_address - return_address_offset);
a61af66fc99e Initial load
duke
parents:
diff changeset
388 #ifdef ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
389 call->verify();
a61af66fc99e Initial load
duke
parents:
diff changeset
390 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
391 return call;
a61af66fc99e Initial load
duke
parents:
diff changeset
392 }
a61af66fc99e Initial load
duke
parents:
diff changeset
393
a61af66fc99e Initial load
duke
parents:
diff changeset
394 static bool is_call_at(address instr) {
a61af66fc99e Initial load
duke
parents:
diff changeset
395 return nativeInstruction_at(instr)->is_call();
a61af66fc99e Initial load
duke
parents:
diff changeset
396 }
a61af66fc99e Initial load
duke
parents:
diff changeset
397
a61af66fc99e Initial load
duke
parents:
diff changeset
398 static bool is_call_before(address instr) {
a61af66fc99e Initial load
duke
parents:
diff changeset
399 return nativeInstruction_at(instr - return_address_offset)->is_call();
a61af66fc99e Initial load
duke
parents:
diff changeset
400 }
a61af66fc99e Initial load
duke
parents:
diff changeset
401
a61af66fc99e Initial load
duke
parents:
diff changeset
402 static bool is_call_to(address instr, address target) {
a61af66fc99e Initial load
duke
parents:
diff changeset
403 return nativeInstruction_at(instr)->is_call() &&
a61af66fc99e Initial load
duke
parents:
diff changeset
404 nativeCall_at(instr)->destination() == target;
a61af66fc99e Initial load
duke
parents:
diff changeset
405 }
a61af66fc99e Initial load
duke
parents:
diff changeset
406
a61af66fc99e Initial load
duke
parents:
diff changeset
407 // MT-safe patching of a call instruction.
a61af66fc99e Initial load
duke
parents:
diff changeset
408 static void insert(address code_pos, address entry) {
a61af66fc99e Initial load
duke
parents:
diff changeset
409 (void)nativeCall_overwriting_at(code_pos, entry);
a61af66fc99e Initial load
duke
parents:
diff changeset
410 }
a61af66fc99e Initial load
duke
parents:
diff changeset
411
a61af66fc99e Initial load
duke
parents:
diff changeset
412 static void replace_mt_safe(address instr_addr, address code_buffer);
a61af66fc99e Initial load
duke
parents:
diff changeset
413 };
a61af66fc99e Initial load
duke
parents:
diff changeset
414 inline NativeCall* nativeCall_at(address instr) {
a61af66fc99e Initial load
duke
parents:
diff changeset
415 NativeCall* call = (NativeCall*)instr;
a61af66fc99e Initial load
duke
parents:
diff changeset
416 #ifdef ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
417 call->verify();
a61af66fc99e Initial load
duke
parents:
diff changeset
418 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
419 return call;
a61af66fc99e Initial load
duke
parents:
diff changeset
420 }
a61af66fc99e Initial load
duke
parents:
diff changeset
421
a61af66fc99e Initial load
duke
parents:
diff changeset
422 // The NativeFarCall is an abstraction for accessing/manipulating native call-anywhere
a61af66fc99e Initial load
duke
parents:
diff changeset
423 // instructions in the sparcv9 vm. Used to call native methods which may be loaded
a61af66fc99e Initial load
duke
parents:
diff changeset
424 // anywhere in the address space, possibly out of reach of a call instruction.
a61af66fc99e Initial load
duke
parents:
diff changeset
425
a61af66fc99e Initial load
duke
parents:
diff changeset
426 #ifndef _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
427
a61af66fc99e Initial load
duke
parents:
diff changeset
428 // On 32-bit systems, a far call is the same as a near one.
a61af66fc99e Initial load
duke
parents:
diff changeset
429 class NativeFarCall;
a61af66fc99e Initial load
duke
parents:
diff changeset
430 inline NativeFarCall* nativeFarCall_at(address instr);
a61af66fc99e Initial load
duke
parents:
diff changeset
431 class NativeFarCall : public NativeCall {
a61af66fc99e Initial load
duke
parents:
diff changeset
432 public:
a61af66fc99e Initial load
duke
parents:
diff changeset
433 friend inline NativeFarCall* nativeFarCall_at(address instr) { return (NativeFarCall*)nativeCall_at(instr); }
a61af66fc99e Initial load
duke
parents:
diff changeset
434 friend NativeFarCall* nativeFarCall_overwriting_at(address instr, address destination = NULL)
a61af66fc99e Initial load
duke
parents:
diff changeset
435 { return (NativeFarCall*)nativeCall_overwriting_at(instr, destination); }
a61af66fc99e Initial load
duke
parents:
diff changeset
436 friend NativeFarCall* nativeFarCall_before(address return_address)
a61af66fc99e Initial load
duke
parents:
diff changeset
437 { return (NativeFarCall*)nativeCall_before(return_address); }
a61af66fc99e Initial load
duke
parents:
diff changeset
438 };
a61af66fc99e Initial load
duke
parents:
diff changeset
439
a61af66fc99e Initial load
duke
parents:
diff changeset
440 #else
a61af66fc99e Initial load
duke
parents:
diff changeset
441
a61af66fc99e Initial load
duke
parents:
diff changeset
442 // The format of this extended-range call is:
a61af66fc99e Initial load
duke
parents:
diff changeset
443 // jumpl_to addr, lreg
a61af66fc99e Initial load
duke
parents:
diff changeset
444 // == sethi %hi54(addr), O7 ; jumpl O7, %lo10(addr), O7 ; <delay>
a61af66fc99e Initial load
duke
parents:
diff changeset
445 // That is, it is essentially the same as a NativeJump.
a61af66fc99e Initial load
duke
parents:
diff changeset
446 class NativeFarCall;
a61af66fc99e Initial load
duke
parents:
diff changeset
447 inline NativeFarCall* nativeFarCall_overwriting_at(address instr, address destination);
a61af66fc99e Initial load
duke
parents:
diff changeset
448 inline NativeFarCall* nativeFarCall_at(address instr);
a61af66fc99e Initial load
duke
parents:
diff changeset
449 class NativeFarCall: public NativeInstruction {
a61af66fc99e Initial load
duke
parents:
diff changeset
450 public:
a61af66fc99e Initial load
duke
parents:
diff changeset
451 enum Sparc_specific_constants {
a61af66fc99e Initial load
duke
parents:
diff changeset
452 // instruction_size includes the delay slot instruction.
a61af66fc99e Initial load
duke
parents:
diff changeset
453 instruction_size = 9 * BytesPerInstWord,
a61af66fc99e Initial load
duke
parents:
diff changeset
454 return_address_offset = 9 * BytesPerInstWord,
a61af66fc99e Initial load
duke
parents:
diff changeset
455 jmpl_offset = 7 * BytesPerInstWord,
a61af66fc99e Initial load
duke
parents:
diff changeset
456 displacement_offset = 0,
a61af66fc99e Initial load
duke
parents:
diff changeset
457 instruction_offset = 0
a61af66fc99e Initial load
duke
parents:
diff changeset
458 };
a61af66fc99e Initial load
duke
parents:
diff changeset
459 address instruction_address() const { return addr_at(0); }
a61af66fc99e Initial load
duke
parents:
diff changeset
460 address next_instruction_address() const { return addr_at(instruction_size); }
a61af66fc99e Initial load
duke
parents:
diff changeset
461 address return_address() const { return addr_at(return_address_offset); }
a61af66fc99e Initial load
duke
parents:
diff changeset
462
a61af66fc99e Initial load
duke
parents:
diff changeset
463 address destination() const {
a61af66fc99e Initial load
duke
parents:
diff changeset
464 return (address) data64(addr_at(0), long_at(jmpl_offset));
a61af66fc99e Initial load
duke
parents:
diff changeset
465 }
a61af66fc99e Initial load
duke
parents:
diff changeset
466 address displacement_address() const { return addr_at(displacement_offset); }
a61af66fc99e Initial load
duke
parents:
diff changeset
467 void set_destination(address dest);
a61af66fc99e Initial load
duke
parents:
diff changeset
468
a61af66fc99e Initial load
duke
parents:
diff changeset
469 bool destination_is_compiled_verified_entry_point();
a61af66fc99e Initial load
duke
parents:
diff changeset
470
a61af66fc99e Initial load
duke
parents:
diff changeset
471 void verify();
a61af66fc99e Initial load
duke
parents:
diff changeset
472 void print();
a61af66fc99e Initial load
duke
parents:
diff changeset
473
a61af66fc99e Initial load
duke
parents:
diff changeset
474 // unit test stuff
a61af66fc99e Initial load
duke
parents:
diff changeset
475 static void test();
a61af66fc99e Initial load
duke
parents:
diff changeset
476
a61af66fc99e Initial load
duke
parents:
diff changeset
477 // Creation
a61af66fc99e Initial load
duke
parents:
diff changeset
478 friend inline NativeFarCall* nativeFarCall_at(address instr) {
a61af66fc99e Initial load
duke
parents:
diff changeset
479 NativeFarCall* call = (NativeFarCall*)instr;
a61af66fc99e Initial load
duke
parents:
diff changeset
480 #ifdef ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
481 call->verify();
a61af66fc99e Initial load
duke
parents:
diff changeset
482 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
483 return call;
a61af66fc99e Initial load
duke
parents:
diff changeset
484 }
a61af66fc99e Initial load
duke
parents:
diff changeset
485
a61af66fc99e Initial load
duke
parents:
diff changeset
486 friend inline NativeFarCall* nativeFarCall_overwriting_at(address instr, address destination = NULL) {
a61af66fc99e Initial load
duke
parents:
diff changeset
487 Unimplemented();
a61af66fc99e Initial load
duke
parents:
diff changeset
488 NativeFarCall* call = (NativeFarCall*)instr;
a61af66fc99e Initial load
duke
parents:
diff changeset
489 return call;
a61af66fc99e Initial load
duke
parents:
diff changeset
490 }
a61af66fc99e Initial load
duke
parents:
diff changeset
491
a61af66fc99e Initial load
duke
parents:
diff changeset
492 friend NativeFarCall* nativeFarCall_before(address return_address) {
a61af66fc99e Initial load
duke
parents:
diff changeset
493 NativeFarCall* call = (NativeFarCall*)(return_address - return_address_offset);
a61af66fc99e Initial load
duke
parents:
diff changeset
494 #ifdef ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
495 call->verify();
a61af66fc99e Initial load
duke
parents:
diff changeset
496 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
497 return call;
a61af66fc99e Initial load
duke
parents:
diff changeset
498 }
a61af66fc99e Initial load
duke
parents:
diff changeset
499
a61af66fc99e Initial load
duke
parents:
diff changeset
500 static bool is_call_at(address instr);
a61af66fc99e Initial load
duke
parents:
diff changeset
501
a61af66fc99e Initial load
duke
parents:
diff changeset
502 // MT-safe patching of a call instruction.
a61af66fc99e Initial load
duke
parents:
diff changeset
503 static void insert(address code_pos, address entry) {
a61af66fc99e Initial load
duke
parents:
diff changeset
504 (void)nativeFarCall_overwriting_at(code_pos, entry);
a61af66fc99e Initial load
duke
parents:
diff changeset
505 }
a61af66fc99e Initial load
duke
parents:
diff changeset
506 static void replace_mt_safe(address instr_addr, address code_buffer);
a61af66fc99e Initial load
duke
parents:
diff changeset
507 };
a61af66fc99e Initial load
duke
parents:
diff changeset
508
a61af66fc99e Initial load
duke
parents:
diff changeset
509 #endif // _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
510
a61af66fc99e Initial load
duke
parents:
diff changeset
511 // An interface for accessing/manipulating native set_oop imm, reg instructions.
a61af66fc99e Initial load
duke
parents:
diff changeset
512 // (used to manipulate inlined data references, etc.)
a61af66fc99e Initial load
duke
parents:
diff changeset
513 // set_oop imm, reg
a61af66fc99e Initial load
duke
parents:
diff changeset
514 // == sethi %hi22(imm), reg ; add reg, %lo10(imm), reg
a61af66fc99e Initial load
duke
parents:
diff changeset
515 class NativeMovConstReg;
a61af66fc99e Initial load
duke
parents:
diff changeset
516 inline NativeMovConstReg* nativeMovConstReg_at(address address);
a61af66fc99e Initial load
duke
parents:
diff changeset
517 class NativeMovConstReg: public NativeInstruction {
a61af66fc99e Initial load
duke
parents:
diff changeset
518 public:
a61af66fc99e Initial load
duke
parents:
diff changeset
519 enum Sparc_specific_constants {
a61af66fc99e Initial load
duke
parents:
diff changeset
520 sethi_offset = 0,
a61af66fc99e Initial load
duke
parents:
diff changeset
521 #ifdef _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
522 add_offset = 7 * BytesPerInstWord,
a61af66fc99e Initial load
duke
parents:
diff changeset
523 instruction_size = 8 * BytesPerInstWord
a61af66fc99e Initial load
duke
parents:
diff changeset
524 #else
a61af66fc99e Initial load
duke
parents:
diff changeset
525 add_offset = 4,
a61af66fc99e Initial load
duke
parents:
diff changeset
526 instruction_size = 8
a61af66fc99e Initial load
duke
parents:
diff changeset
527 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
528 };
a61af66fc99e Initial load
duke
parents:
diff changeset
529
a61af66fc99e Initial load
duke
parents:
diff changeset
530 address instruction_address() const { return addr_at(0); }
a61af66fc99e Initial load
duke
parents:
diff changeset
531 address next_instruction_address() const { return addr_at(instruction_size); }
a61af66fc99e Initial load
duke
parents:
diff changeset
532
a61af66fc99e Initial load
duke
parents:
diff changeset
533 // (The [set_]data accessor respects oop_type relocs also.)
a61af66fc99e Initial load
duke
parents:
diff changeset
534 intptr_t data() const;
a61af66fc99e Initial load
duke
parents:
diff changeset
535 void set_data(intptr_t x);
a61af66fc99e Initial load
duke
parents:
diff changeset
536
a61af66fc99e Initial load
duke
parents:
diff changeset
537 // report the destination register
a61af66fc99e Initial load
duke
parents:
diff changeset
538 Register destination() { return inv_rd(long_at(sethi_offset)); }
a61af66fc99e Initial load
duke
parents:
diff changeset
539
a61af66fc99e Initial load
duke
parents:
diff changeset
540 void verify();
a61af66fc99e Initial load
duke
parents:
diff changeset
541 void print();
a61af66fc99e Initial load
duke
parents:
diff changeset
542
a61af66fc99e Initial load
duke
parents:
diff changeset
543 // unit test stuff
a61af66fc99e Initial load
duke
parents:
diff changeset
544 static void test();
a61af66fc99e Initial load
duke
parents:
diff changeset
545
a61af66fc99e Initial load
duke
parents:
diff changeset
546 // Creation
a61af66fc99e Initial load
duke
parents:
diff changeset
547 friend inline NativeMovConstReg* nativeMovConstReg_at(address address) {
a61af66fc99e Initial load
duke
parents:
diff changeset
548 NativeMovConstReg* test = (NativeMovConstReg*)address;
a61af66fc99e Initial load
duke
parents:
diff changeset
549 #ifdef ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
550 test->verify();
a61af66fc99e Initial load
duke
parents:
diff changeset
551 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
552 return test;
a61af66fc99e Initial load
duke
parents:
diff changeset
553 }
a61af66fc99e Initial load
duke
parents:
diff changeset
554
a61af66fc99e Initial load
duke
parents:
diff changeset
555
a61af66fc99e Initial load
duke
parents:
diff changeset
556 friend NativeMovConstReg* nativeMovConstReg_before(address address) {
a61af66fc99e Initial load
duke
parents:
diff changeset
557 NativeMovConstReg* test = (NativeMovConstReg*)(address - instruction_size);
a61af66fc99e Initial load
duke
parents:
diff changeset
558 #ifdef ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
559 test->verify();
a61af66fc99e Initial load
duke
parents:
diff changeset
560 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
561 return test;
a61af66fc99e Initial load
duke
parents:
diff changeset
562 }
a61af66fc99e Initial load
duke
parents:
diff changeset
563
a61af66fc99e Initial load
duke
parents:
diff changeset
564 };
a61af66fc99e Initial load
duke
parents:
diff changeset
565
a61af66fc99e Initial load
duke
parents:
diff changeset
566
a61af66fc99e Initial load
duke
parents:
diff changeset
567 // An interface for accessing/manipulating native set_oop imm, reg instructions.
a61af66fc99e Initial load
duke
parents:
diff changeset
568 // (used to manipulate inlined data references, etc.)
a61af66fc99e Initial load
duke
parents:
diff changeset
569 // set_oop imm, reg
a61af66fc99e Initial load
duke
parents:
diff changeset
570 // == sethi %hi22(imm), reg; nop; add reg, %lo10(imm), reg
a61af66fc99e Initial load
duke
parents:
diff changeset
571 //
a61af66fc99e Initial load
duke
parents:
diff changeset
572 // Note that it is identical to NativeMovConstReg with the exception of a nop between the
a61af66fc99e Initial load
duke
parents:
diff changeset
573 // sethi and the add. The nop is required to be in the delay slot of the call instruction
a61af66fc99e Initial load
duke
parents:
diff changeset
574 // which overwrites the sethi during patching.
a61af66fc99e Initial load
duke
parents:
diff changeset
575 class NativeMovConstRegPatching;
a61af66fc99e Initial load
duke
parents:
diff changeset
576 inline NativeMovConstRegPatching* nativeMovConstRegPatching_at(address address);class NativeMovConstRegPatching: public NativeInstruction {
a61af66fc99e Initial load
duke
parents:
diff changeset
577 public:
a61af66fc99e Initial load
duke
parents:
diff changeset
578 enum Sparc_specific_constants {
a61af66fc99e Initial load
duke
parents:
diff changeset
579 sethi_offset = 0,
a61af66fc99e Initial load
duke
parents:
diff changeset
580 #ifdef _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
581 nop_offset = 7 * BytesPerInstWord,
a61af66fc99e Initial load
duke
parents:
diff changeset
582 #else
a61af66fc99e Initial load
duke
parents:
diff changeset
583 nop_offset = sethi_offset + BytesPerInstWord,
a61af66fc99e Initial load
duke
parents:
diff changeset
584 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
585 add_offset = nop_offset + BytesPerInstWord,
a61af66fc99e Initial load
duke
parents:
diff changeset
586 instruction_size = add_offset + BytesPerInstWord
a61af66fc99e Initial load
duke
parents:
diff changeset
587 };
a61af66fc99e Initial load
duke
parents:
diff changeset
588
a61af66fc99e Initial load
duke
parents:
diff changeset
589 address instruction_address() const { return addr_at(0); }
a61af66fc99e Initial load
duke
parents:
diff changeset
590 address next_instruction_address() const { return addr_at(instruction_size); }
a61af66fc99e Initial load
duke
parents:
diff changeset
591
a61af66fc99e Initial load
duke
parents:
diff changeset
592 // (The [set_]data accessor respects oop_type relocs also.)
a61af66fc99e Initial load
duke
parents:
diff changeset
593 int data() const;
a61af66fc99e Initial load
duke
parents:
diff changeset
594 void set_data(int x);
a61af66fc99e Initial load
duke
parents:
diff changeset
595
a61af66fc99e Initial load
duke
parents:
diff changeset
596 // report the destination register
a61af66fc99e Initial load
duke
parents:
diff changeset
597 Register destination() { return inv_rd(long_at(sethi_offset)); }
a61af66fc99e Initial load
duke
parents:
diff changeset
598
a61af66fc99e Initial load
duke
parents:
diff changeset
599 void verify();
a61af66fc99e Initial load
duke
parents:
diff changeset
600 void print();
a61af66fc99e Initial load
duke
parents:
diff changeset
601
a61af66fc99e Initial load
duke
parents:
diff changeset
602 // unit test stuff
a61af66fc99e Initial load
duke
parents:
diff changeset
603 static void test();
a61af66fc99e Initial load
duke
parents:
diff changeset
604
a61af66fc99e Initial load
duke
parents:
diff changeset
605 // Creation
a61af66fc99e Initial load
duke
parents:
diff changeset
606 friend inline NativeMovConstRegPatching* nativeMovConstRegPatching_at(address address) {
a61af66fc99e Initial load
duke
parents:
diff changeset
607 NativeMovConstRegPatching* test = (NativeMovConstRegPatching*)address;
a61af66fc99e Initial load
duke
parents:
diff changeset
608 #ifdef ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
609 test->verify();
a61af66fc99e Initial load
duke
parents:
diff changeset
610 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
611 return test;
a61af66fc99e Initial load
duke
parents:
diff changeset
612 }
a61af66fc99e Initial load
duke
parents:
diff changeset
613
a61af66fc99e Initial load
duke
parents:
diff changeset
614
a61af66fc99e Initial load
duke
parents:
diff changeset
615 friend NativeMovConstRegPatching* nativeMovConstRegPatching_before(address address) {
a61af66fc99e Initial load
duke
parents:
diff changeset
616 NativeMovConstRegPatching* test = (NativeMovConstRegPatching*)(address - instruction_size);
a61af66fc99e Initial load
duke
parents:
diff changeset
617 #ifdef ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
618 test->verify();
a61af66fc99e Initial load
duke
parents:
diff changeset
619 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
620 return test;
a61af66fc99e Initial load
duke
parents:
diff changeset
621 }
a61af66fc99e Initial load
duke
parents:
diff changeset
622
a61af66fc99e Initial load
duke
parents:
diff changeset
623 };
a61af66fc99e Initial load
duke
parents:
diff changeset
624
a61af66fc99e Initial load
duke
parents:
diff changeset
625
a61af66fc99e Initial load
duke
parents:
diff changeset
626 // An interface for accessing/manipulating native memory ops
a61af66fc99e Initial load
duke
parents:
diff changeset
627 // ld* [reg + offset], reg
a61af66fc99e Initial load
duke
parents:
diff changeset
628 // st* reg, [reg + offset]
a61af66fc99e Initial load
duke
parents:
diff changeset
629 // sethi %hi(imm), reg; add reg, %lo(imm), reg; ld* [reg1 + reg], reg2
a61af66fc99e Initial load
duke
parents:
diff changeset
630 // sethi %hi(imm), reg; add reg, %lo(imm), reg; st* reg2, [reg1 + reg]
a61af66fc99e Initial load
duke
parents:
diff changeset
631 // Ops covered: {lds,ldu,st}{w,b,h}, {ld,st}{d,x}
a61af66fc99e Initial load
duke
parents:
diff changeset
632 //
a61af66fc99e Initial load
duke
parents:
diff changeset
633 class NativeMovRegMem;
a61af66fc99e Initial load
duke
parents:
diff changeset
634 inline NativeMovRegMem* nativeMovRegMem_at (address address);
a61af66fc99e Initial load
duke
parents:
diff changeset
635 class NativeMovRegMem: public NativeInstruction {
a61af66fc99e Initial load
duke
parents:
diff changeset
636 public:
a61af66fc99e Initial load
duke
parents:
diff changeset
637 enum Sparc_specific_constants {
a61af66fc99e Initial load
duke
parents:
diff changeset
638 op3_mask_ld = 1 << Assembler::lduw_op3 |
a61af66fc99e Initial load
duke
parents:
diff changeset
639 1 << Assembler::ldub_op3 |
a61af66fc99e Initial load
duke
parents:
diff changeset
640 1 << Assembler::lduh_op3 |
a61af66fc99e Initial load
duke
parents:
diff changeset
641 1 << Assembler::ldd_op3 |
a61af66fc99e Initial load
duke
parents:
diff changeset
642 1 << Assembler::ldsw_op3 |
a61af66fc99e Initial load
duke
parents:
diff changeset
643 1 << Assembler::ldsb_op3 |
a61af66fc99e Initial load
duke
parents:
diff changeset
644 1 << Assembler::ldsh_op3 |
a61af66fc99e Initial load
duke
parents:
diff changeset
645 1 << Assembler::ldx_op3,
a61af66fc99e Initial load
duke
parents:
diff changeset
646 op3_mask_st = 1 << Assembler::stw_op3 |
a61af66fc99e Initial load
duke
parents:
diff changeset
647 1 << Assembler::stb_op3 |
a61af66fc99e Initial load
duke
parents:
diff changeset
648 1 << Assembler::sth_op3 |
a61af66fc99e Initial load
duke
parents:
diff changeset
649 1 << Assembler::std_op3 |
a61af66fc99e Initial load
duke
parents:
diff changeset
650 1 << Assembler::stx_op3,
a61af66fc99e Initial load
duke
parents:
diff changeset
651 op3_ldst_int_limit = Assembler::ldf_op3,
a61af66fc99e Initial load
duke
parents:
diff changeset
652 op3_mask_ldf = 1 << (Assembler::ldf_op3 - op3_ldst_int_limit) |
a61af66fc99e Initial load
duke
parents:
diff changeset
653 1 << (Assembler::lddf_op3 - op3_ldst_int_limit),
a61af66fc99e Initial load
duke
parents:
diff changeset
654 op3_mask_stf = 1 << (Assembler::stf_op3 - op3_ldst_int_limit) |
a61af66fc99e Initial load
duke
parents:
diff changeset
655 1 << (Assembler::stdf_op3 - op3_ldst_int_limit),
a61af66fc99e Initial load
duke
parents:
diff changeset
656
a61af66fc99e Initial load
duke
parents:
diff changeset
657 offset_width = 13,
a61af66fc99e Initial load
duke
parents:
diff changeset
658 sethi_offset = 0,
a61af66fc99e Initial load
duke
parents:
diff changeset
659 #ifdef _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
660 add_offset = 7 * BytesPerInstWord,
a61af66fc99e Initial load
duke
parents:
diff changeset
661 #else
a61af66fc99e Initial load
duke
parents:
diff changeset
662 add_offset = 4,
a61af66fc99e Initial load
duke
parents:
diff changeset
663 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
664 ldst_offset = add_offset + BytesPerInstWord
a61af66fc99e Initial load
duke
parents:
diff changeset
665 };
a61af66fc99e Initial load
duke
parents:
diff changeset
666 bool is_immediate() const {
a61af66fc99e Initial load
duke
parents:
diff changeset
667 // check if instruction is ld* [reg + offset], reg or st* reg, [reg + offset]
a61af66fc99e Initial load
duke
parents:
diff changeset
668 int i0 = long_at(0);
a61af66fc99e Initial load
duke
parents:
diff changeset
669 return (is_op(i0, Assembler::ldst_op));
a61af66fc99e Initial load
duke
parents:
diff changeset
670 }
a61af66fc99e Initial load
duke
parents:
diff changeset
671
a61af66fc99e Initial load
duke
parents:
diff changeset
672 address instruction_address() const { return addr_at(0); }
a61af66fc99e Initial load
duke
parents:
diff changeset
673 address next_instruction_address() const {
a61af66fc99e Initial load
duke
parents:
diff changeset
674 #ifdef _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
675 return addr_at(is_immediate() ? 4 : (7 * BytesPerInstWord));
a61af66fc99e Initial load
duke
parents:
diff changeset
676 #else
a61af66fc99e Initial load
duke
parents:
diff changeset
677 return addr_at(is_immediate() ? 4 : 12);
a61af66fc99e Initial load
duke
parents:
diff changeset
678 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
679 }
a61af66fc99e Initial load
duke
parents:
diff changeset
680 intptr_t offset() const {
a61af66fc99e Initial load
duke
parents:
diff changeset
681 return is_immediate()? inv_simm(long_at(0), offset_width) :
a61af66fc99e Initial load
duke
parents:
diff changeset
682 nativeMovConstReg_at(addr_at(0))->data();
a61af66fc99e Initial load
duke
parents:
diff changeset
683 }
a61af66fc99e Initial load
duke
parents:
diff changeset
684 void set_offset(intptr_t x) {
a61af66fc99e Initial load
duke
parents:
diff changeset
685 if (is_immediate()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
686 guarantee(fits_in_simm(x, offset_width), "data block offset overflow");
a61af66fc99e Initial load
duke
parents:
diff changeset
687 set_long_at(0, set_simm(long_at(0), x, offset_width));
a61af66fc99e Initial load
duke
parents:
diff changeset
688 } else
a61af66fc99e Initial load
duke
parents:
diff changeset
689 nativeMovConstReg_at(addr_at(0))->set_data(x);
a61af66fc99e Initial load
duke
parents:
diff changeset
690 }
a61af66fc99e Initial load
duke
parents:
diff changeset
691
a61af66fc99e Initial load
duke
parents:
diff changeset
692 void add_offset_in_bytes(intptr_t radd_offset) {
a61af66fc99e Initial load
duke
parents:
diff changeset
693 set_offset (offset() + radd_offset);
a61af66fc99e Initial load
duke
parents:
diff changeset
694 }
a61af66fc99e Initial load
duke
parents:
diff changeset
695
a61af66fc99e Initial load
duke
parents:
diff changeset
696 void copy_instruction_to(address new_instruction_address);
a61af66fc99e Initial load
duke
parents:
diff changeset
697
a61af66fc99e Initial load
duke
parents:
diff changeset
698 void verify();
a61af66fc99e Initial load
duke
parents:
diff changeset
699 void print ();
a61af66fc99e Initial load
duke
parents:
diff changeset
700
a61af66fc99e Initial load
duke
parents:
diff changeset
701 // unit test stuff
a61af66fc99e Initial load
duke
parents:
diff changeset
702 static void test();
a61af66fc99e Initial load
duke
parents:
diff changeset
703
a61af66fc99e Initial load
duke
parents:
diff changeset
704 private:
a61af66fc99e Initial load
duke
parents:
diff changeset
705 friend inline NativeMovRegMem* nativeMovRegMem_at (address address) {
a61af66fc99e Initial load
duke
parents:
diff changeset
706 NativeMovRegMem* test = (NativeMovRegMem*)address;
a61af66fc99e Initial load
duke
parents:
diff changeset
707 #ifdef ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
708 test->verify();
a61af66fc99e Initial load
duke
parents:
diff changeset
709 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
710 return test;
a61af66fc99e Initial load
duke
parents:
diff changeset
711 }
a61af66fc99e Initial load
duke
parents:
diff changeset
712 };
a61af66fc99e Initial load
duke
parents:
diff changeset
713
a61af66fc99e Initial load
duke
parents:
diff changeset
714
a61af66fc99e Initial load
duke
parents:
diff changeset
715 // An interface for accessing/manipulating native memory ops
a61af66fc99e Initial load
duke
parents:
diff changeset
716 // ld* [reg + offset], reg
a61af66fc99e Initial load
duke
parents:
diff changeset
717 // st* reg, [reg + offset]
a61af66fc99e Initial load
duke
parents:
diff changeset
718 // sethi %hi(imm), reg; nop; add reg, %lo(imm), reg; ld* [reg1 + reg], reg2
a61af66fc99e Initial load
duke
parents:
diff changeset
719 // sethi %hi(imm), reg; nop; add reg, %lo(imm), reg; st* reg2, [reg1 + reg]
a61af66fc99e Initial load
duke
parents:
diff changeset
720 // Ops covered: {lds,ldu,st}{w,b,h}, {ld,st}{d,x}
a61af66fc99e Initial load
duke
parents:
diff changeset
721 //
a61af66fc99e Initial load
duke
parents:
diff changeset
722 // Note that it is identical to NativeMovRegMem with the exception of a nop between the
a61af66fc99e Initial load
duke
parents:
diff changeset
723 // sethi and the add. The nop is required to be in the delay slot of the call instruction
a61af66fc99e Initial load
duke
parents:
diff changeset
724 // which overwrites the sethi during patching.
a61af66fc99e Initial load
duke
parents:
diff changeset
725 class NativeMovRegMemPatching;
a61af66fc99e Initial load
duke
parents:
diff changeset
726 inline NativeMovRegMemPatching* nativeMovRegMemPatching_at (address address);
a61af66fc99e Initial load
duke
parents:
diff changeset
727 class NativeMovRegMemPatching: public NativeInstruction {
a61af66fc99e Initial load
duke
parents:
diff changeset
728 public:
a61af66fc99e Initial load
duke
parents:
diff changeset
729 enum Sparc_specific_constants {
a61af66fc99e Initial load
duke
parents:
diff changeset
730 op3_mask_ld = 1 << Assembler::lduw_op3 |
a61af66fc99e Initial load
duke
parents:
diff changeset
731 1 << Assembler::ldub_op3 |
a61af66fc99e Initial load
duke
parents:
diff changeset
732 1 << Assembler::lduh_op3 |
a61af66fc99e Initial load
duke
parents:
diff changeset
733 1 << Assembler::ldd_op3 |
a61af66fc99e Initial load
duke
parents:
diff changeset
734 1 << Assembler::ldsw_op3 |
a61af66fc99e Initial load
duke
parents:
diff changeset
735 1 << Assembler::ldsb_op3 |
a61af66fc99e Initial load
duke
parents:
diff changeset
736 1 << Assembler::ldsh_op3 |
a61af66fc99e Initial load
duke
parents:
diff changeset
737 1 << Assembler::ldx_op3,
a61af66fc99e Initial load
duke
parents:
diff changeset
738 op3_mask_st = 1 << Assembler::stw_op3 |
a61af66fc99e Initial load
duke
parents:
diff changeset
739 1 << Assembler::stb_op3 |
a61af66fc99e Initial load
duke
parents:
diff changeset
740 1 << Assembler::sth_op3 |
a61af66fc99e Initial load
duke
parents:
diff changeset
741 1 << Assembler::std_op3 |
a61af66fc99e Initial load
duke
parents:
diff changeset
742 1 << Assembler::stx_op3,
a61af66fc99e Initial load
duke
parents:
diff changeset
743 op3_ldst_int_limit = Assembler::ldf_op3,
a61af66fc99e Initial load
duke
parents:
diff changeset
744 op3_mask_ldf = 1 << (Assembler::ldf_op3 - op3_ldst_int_limit) |
a61af66fc99e Initial load
duke
parents:
diff changeset
745 1 << (Assembler::lddf_op3 - op3_ldst_int_limit),
a61af66fc99e Initial load
duke
parents:
diff changeset
746 op3_mask_stf = 1 << (Assembler::stf_op3 - op3_ldst_int_limit) |
a61af66fc99e Initial load
duke
parents:
diff changeset
747 1 << (Assembler::stdf_op3 - op3_ldst_int_limit),
a61af66fc99e Initial load
duke
parents:
diff changeset
748
a61af66fc99e Initial load
duke
parents:
diff changeset
749 offset_width = 13,
a61af66fc99e Initial load
duke
parents:
diff changeset
750 sethi_offset = 0,
a61af66fc99e Initial load
duke
parents:
diff changeset
751 #ifdef _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
752 nop_offset = 7 * BytesPerInstWord,
a61af66fc99e Initial load
duke
parents:
diff changeset
753 #else
a61af66fc99e Initial load
duke
parents:
diff changeset
754 nop_offset = 4,
a61af66fc99e Initial load
duke
parents:
diff changeset
755 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
756 add_offset = nop_offset + BytesPerInstWord,
a61af66fc99e Initial load
duke
parents:
diff changeset
757 ldst_offset = add_offset + BytesPerInstWord
a61af66fc99e Initial load
duke
parents:
diff changeset
758 };
a61af66fc99e Initial load
duke
parents:
diff changeset
759 bool is_immediate() const {
a61af66fc99e Initial load
duke
parents:
diff changeset
760 // check if instruction is ld* [reg + offset], reg or st* reg, [reg + offset]
a61af66fc99e Initial load
duke
parents:
diff changeset
761 int i0 = long_at(0);
a61af66fc99e Initial load
duke
parents:
diff changeset
762 return (is_op(i0, Assembler::ldst_op));
a61af66fc99e Initial load
duke
parents:
diff changeset
763 }
a61af66fc99e Initial load
duke
parents:
diff changeset
764
a61af66fc99e Initial load
duke
parents:
diff changeset
765 address instruction_address() const { return addr_at(0); }
a61af66fc99e Initial load
duke
parents:
diff changeset
766 address next_instruction_address() const {
a61af66fc99e Initial load
duke
parents:
diff changeset
767 return addr_at(is_immediate()? 4 : 16);
a61af66fc99e Initial load
duke
parents:
diff changeset
768 }
a61af66fc99e Initial load
duke
parents:
diff changeset
769 int offset() const {
a61af66fc99e Initial load
duke
parents:
diff changeset
770 return is_immediate()? inv_simm(long_at(0), offset_width) :
a61af66fc99e Initial load
duke
parents:
diff changeset
771 nativeMovConstRegPatching_at(addr_at(0))->data();
a61af66fc99e Initial load
duke
parents:
diff changeset
772 }
a61af66fc99e Initial load
duke
parents:
diff changeset
773 void set_offset(int x) {
a61af66fc99e Initial load
duke
parents:
diff changeset
774 if (is_immediate()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
775 guarantee(fits_in_simm(x, offset_width), "data block offset overflow");
a61af66fc99e Initial load
duke
parents:
diff changeset
776 set_long_at(0, set_simm(long_at(0), x, offset_width));
a61af66fc99e Initial load
duke
parents:
diff changeset
777 }
a61af66fc99e Initial load
duke
parents:
diff changeset
778 else
a61af66fc99e Initial load
duke
parents:
diff changeset
779 nativeMovConstRegPatching_at(addr_at(0))->set_data(x);
a61af66fc99e Initial load
duke
parents:
diff changeset
780 }
a61af66fc99e Initial load
duke
parents:
diff changeset
781
a61af66fc99e Initial load
duke
parents:
diff changeset
782 void add_offset_in_bytes(intptr_t radd_offset) {
a61af66fc99e Initial load
duke
parents:
diff changeset
783 set_offset (offset() + radd_offset);
a61af66fc99e Initial load
duke
parents:
diff changeset
784 }
a61af66fc99e Initial load
duke
parents:
diff changeset
785
a61af66fc99e Initial load
duke
parents:
diff changeset
786 void copy_instruction_to(address new_instruction_address);
a61af66fc99e Initial load
duke
parents:
diff changeset
787
a61af66fc99e Initial load
duke
parents:
diff changeset
788 void verify();
a61af66fc99e Initial load
duke
parents:
diff changeset
789 void print ();
a61af66fc99e Initial load
duke
parents:
diff changeset
790
a61af66fc99e Initial load
duke
parents:
diff changeset
791 // unit test stuff
a61af66fc99e Initial load
duke
parents:
diff changeset
792 static void test();
a61af66fc99e Initial load
duke
parents:
diff changeset
793
a61af66fc99e Initial load
duke
parents:
diff changeset
794 private:
a61af66fc99e Initial load
duke
parents:
diff changeset
795 friend inline NativeMovRegMemPatching* nativeMovRegMemPatching_at (address address) {
a61af66fc99e Initial load
duke
parents:
diff changeset
796 NativeMovRegMemPatching* test = (NativeMovRegMemPatching*)address;
a61af66fc99e Initial load
duke
parents:
diff changeset
797 #ifdef ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
798 test->verify();
a61af66fc99e Initial load
duke
parents:
diff changeset
799 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
800 return test;
a61af66fc99e Initial load
duke
parents:
diff changeset
801 }
a61af66fc99e Initial load
duke
parents:
diff changeset
802 };
a61af66fc99e Initial load
duke
parents:
diff changeset
803
a61af66fc99e Initial load
duke
parents:
diff changeset
804
a61af66fc99e Initial load
duke
parents:
diff changeset
805 // An interface for accessing/manipulating native jumps
a61af66fc99e Initial load
duke
parents:
diff changeset
806 // jump_to addr
a61af66fc99e Initial load
duke
parents:
diff changeset
807 // == sethi %hi22(addr), temp ; jumpl reg, %lo10(addr), G0 ; <delay>
a61af66fc99e Initial load
duke
parents:
diff changeset
808 // jumpl_to addr, lreg
a61af66fc99e Initial load
duke
parents:
diff changeset
809 // == sethi %hi22(addr), temp ; jumpl reg, %lo10(addr), lreg ; <delay>
a61af66fc99e Initial load
duke
parents:
diff changeset
810 class NativeJump;
a61af66fc99e Initial load
duke
parents:
diff changeset
811 inline NativeJump* nativeJump_at(address address);
a61af66fc99e Initial load
duke
parents:
diff changeset
812 class NativeJump: public NativeInstruction {
a61af66fc99e Initial load
duke
parents:
diff changeset
813 private:
a61af66fc99e Initial load
duke
parents:
diff changeset
814 void guarantee_displacement(int disp, int width) {
a61af66fc99e Initial load
duke
parents:
diff changeset
815 guarantee(fits_in_simm(disp, width + 2), "branch displacement overflow");
a61af66fc99e Initial load
duke
parents:
diff changeset
816 }
a61af66fc99e Initial load
duke
parents:
diff changeset
817
a61af66fc99e Initial load
duke
parents:
diff changeset
818 public:
a61af66fc99e Initial load
duke
parents:
diff changeset
819 enum Sparc_specific_constants {
a61af66fc99e Initial load
duke
parents:
diff changeset
820 sethi_offset = 0,
a61af66fc99e Initial load
duke
parents:
diff changeset
821 #ifdef _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
822 jmpl_offset = 7 * BytesPerInstWord,
a61af66fc99e Initial load
duke
parents:
diff changeset
823 instruction_size = 9 * BytesPerInstWord // includes delay slot
a61af66fc99e Initial load
duke
parents:
diff changeset
824 #else
a61af66fc99e Initial load
duke
parents:
diff changeset
825 jmpl_offset = 1 * BytesPerInstWord,
a61af66fc99e Initial load
duke
parents:
diff changeset
826 instruction_size = 3 * BytesPerInstWord // includes delay slot
a61af66fc99e Initial load
duke
parents:
diff changeset
827 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
828 };
a61af66fc99e Initial load
duke
parents:
diff changeset
829
a61af66fc99e Initial load
duke
parents:
diff changeset
830 address instruction_address() const { return addr_at(0); }
a61af66fc99e Initial load
duke
parents:
diff changeset
831 address next_instruction_address() const { return addr_at(instruction_size); }
a61af66fc99e Initial load
duke
parents:
diff changeset
832
a61af66fc99e Initial load
duke
parents:
diff changeset
833 #ifdef _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
834 address jump_destination() const {
a61af66fc99e Initial load
duke
parents:
diff changeset
835 return (address) data64(instruction_address(), long_at(jmpl_offset));
a61af66fc99e Initial load
duke
parents:
diff changeset
836 }
a61af66fc99e Initial load
duke
parents:
diff changeset
837 void set_jump_destination(address dest) {
a61af66fc99e Initial load
duke
parents:
diff changeset
838 set_data64_sethi( instruction_address(), (intptr_t)dest);
a61af66fc99e Initial load
duke
parents:
diff changeset
839 set_long_at(jmpl_offset, set_data32_simm13( long_at(jmpl_offset), (intptr_t)dest));
a61af66fc99e Initial load
duke
parents:
diff changeset
840 }
a61af66fc99e Initial load
duke
parents:
diff changeset
841 #else
a61af66fc99e Initial load
duke
parents:
diff changeset
842 address jump_destination() const {
a61af66fc99e Initial load
duke
parents:
diff changeset
843 return (address) data32(long_at(sethi_offset), long_at(jmpl_offset));
a61af66fc99e Initial load
duke
parents:
diff changeset
844 }
a61af66fc99e Initial load
duke
parents:
diff changeset
845 void set_jump_destination(address dest) {
a61af66fc99e Initial load
duke
parents:
diff changeset
846 set_long_at(sethi_offset, set_data32_sethi( long_at(sethi_offset), (intptr_t)dest));
a61af66fc99e Initial load
duke
parents:
diff changeset
847 set_long_at(jmpl_offset, set_data32_simm13( long_at(jmpl_offset), (intptr_t)dest));
a61af66fc99e Initial load
duke
parents:
diff changeset
848 }
a61af66fc99e Initial load
duke
parents:
diff changeset
849 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
850
a61af66fc99e Initial load
duke
parents:
diff changeset
851 // Creation
a61af66fc99e Initial load
duke
parents:
diff changeset
852 friend inline NativeJump* nativeJump_at(address address) {
a61af66fc99e Initial load
duke
parents:
diff changeset
853 NativeJump* jump = (NativeJump*)address;
a61af66fc99e Initial load
duke
parents:
diff changeset
854 #ifdef ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
855 jump->verify();
a61af66fc99e Initial load
duke
parents:
diff changeset
856 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
857 return jump;
a61af66fc99e Initial load
duke
parents:
diff changeset
858 }
a61af66fc99e Initial load
duke
parents:
diff changeset
859
a61af66fc99e Initial load
duke
parents:
diff changeset
860 void verify();
a61af66fc99e Initial load
duke
parents:
diff changeset
861 void print();
a61af66fc99e Initial load
duke
parents:
diff changeset
862
a61af66fc99e Initial load
duke
parents:
diff changeset
863 // Unit testing stuff
a61af66fc99e Initial load
duke
parents:
diff changeset
864 static void test();
a61af66fc99e Initial load
duke
parents:
diff changeset
865
a61af66fc99e Initial load
duke
parents:
diff changeset
866 // Insertion of native jump instruction
a61af66fc99e Initial load
duke
parents:
diff changeset
867 static void insert(address code_pos, address entry);
a61af66fc99e Initial load
duke
parents:
diff changeset
868 // MT-safe insertion of native jump at verified method entry
a61af66fc99e Initial load
duke
parents:
diff changeset
869 static void check_verified_entry_alignment(address entry, address verified_entry) {
a61af66fc99e Initial load
duke
parents:
diff changeset
870 // nothing to do for sparc.
a61af66fc99e Initial load
duke
parents:
diff changeset
871 }
a61af66fc99e Initial load
duke
parents:
diff changeset
872 static void patch_verified_entry(address entry, address verified_entry, address dest);
a61af66fc99e Initial load
duke
parents:
diff changeset
873 };
a61af66fc99e Initial load
duke
parents:
diff changeset
874
a61af66fc99e Initial load
duke
parents:
diff changeset
875
a61af66fc99e Initial load
duke
parents:
diff changeset
876
a61af66fc99e Initial load
duke
parents:
diff changeset
877 // Despite the name, handles only simple branches.
a61af66fc99e Initial load
duke
parents:
diff changeset
878 class NativeGeneralJump;
a61af66fc99e Initial load
duke
parents:
diff changeset
879 inline NativeGeneralJump* nativeGeneralJump_at(address address);
a61af66fc99e Initial load
duke
parents:
diff changeset
880 class NativeGeneralJump: public NativeInstruction {
a61af66fc99e Initial load
duke
parents:
diff changeset
881 public:
a61af66fc99e Initial load
duke
parents:
diff changeset
882 enum Sparc_specific_constants {
a61af66fc99e Initial load
duke
parents:
diff changeset
883 instruction_size = 8
a61af66fc99e Initial load
duke
parents:
diff changeset
884 };
a61af66fc99e Initial load
duke
parents:
diff changeset
885
a61af66fc99e Initial load
duke
parents:
diff changeset
886 address instruction_address() const { return addr_at(0); }
a61af66fc99e Initial load
duke
parents:
diff changeset
887 address jump_destination() const { return addr_at(0) + branch_destination_offset(long_at(0)); }
a61af66fc99e Initial load
duke
parents:
diff changeset
888 void set_jump_destination(address dest) {
a61af66fc99e Initial load
duke
parents:
diff changeset
889 int patched_instr = patch_branch_destination_offset(dest - addr_at(0), long_at(0));
a61af66fc99e Initial load
duke
parents:
diff changeset
890 set_long_at(0, patched_instr);
a61af66fc99e Initial load
duke
parents:
diff changeset
891 }
a61af66fc99e Initial load
duke
parents:
diff changeset
892 void set_annul() { set_annul_bit(); }
a61af66fc99e Initial load
duke
parents:
diff changeset
893 NativeInstruction *delay_slot_instr() { return nativeInstruction_at(addr_at(4));}
a61af66fc99e Initial load
duke
parents:
diff changeset
894 void fill_delay_slot(int instr) { set_long_at(4, instr);}
a61af66fc99e Initial load
duke
parents:
diff changeset
895 Assembler::Condition condition() {
a61af66fc99e Initial load
duke
parents:
diff changeset
896 int x = long_at(0);
a61af66fc99e Initial load
duke
parents:
diff changeset
897 return (Assembler::Condition) Assembler::inv_cond(x);
a61af66fc99e Initial load
duke
parents:
diff changeset
898 }
a61af66fc99e Initial load
duke
parents:
diff changeset
899
a61af66fc99e Initial load
duke
parents:
diff changeset
900 // Creation
a61af66fc99e Initial load
duke
parents:
diff changeset
901 friend inline NativeGeneralJump* nativeGeneralJump_at(address address) {
a61af66fc99e Initial load
duke
parents:
diff changeset
902 NativeGeneralJump* jump = (NativeGeneralJump*)(address);
a61af66fc99e Initial load
duke
parents:
diff changeset
903 #ifdef ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
904 jump->verify();
a61af66fc99e Initial load
duke
parents:
diff changeset
905 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
906 return jump;
a61af66fc99e Initial load
duke
parents:
diff changeset
907 }
a61af66fc99e Initial load
duke
parents:
diff changeset
908
a61af66fc99e Initial load
duke
parents:
diff changeset
909 // Insertion of native general jump instruction
a61af66fc99e Initial load
duke
parents:
diff changeset
910 static void insert_unconditional(address code_pos, address entry);
a61af66fc99e Initial load
duke
parents:
diff changeset
911 static void replace_mt_safe(address instr_addr, address code_buffer);
a61af66fc99e Initial load
duke
parents:
diff changeset
912
a61af66fc99e Initial load
duke
parents:
diff changeset
913 void verify();
a61af66fc99e Initial load
duke
parents:
diff changeset
914 };
a61af66fc99e Initial load
duke
parents:
diff changeset
915
a61af66fc99e Initial load
duke
parents:
diff changeset
916
a61af66fc99e Initial load
duke
parents:
diff changeset
917 class NativeIllegalInstruction: public NativeInstruction {
a61af66fc99e Initial load
duke
parents:
diff changeset
918 public:
a61af66fc99e Initial load
duke
parents:
diff changeset
919 enum Sparc_specific_constants {
a61af66fc99e Initial load
duke
parents:
diff changeset
920 instruction_size = 4
a61af66fc99e Initial load
duke
parents:
diff changeset
921 };
a61af66fc99e Initial load
duke
parents:
diff changeset
922
a61af66fc99e Initial load
duke
parents:
diff changeset
923 // Insert illegal opcode as specific address
a61af66fc99e Initial load
duke
parents:
diff changeset
924 static void insert(address code_pos);
a61af66fc99e Initial load
duke
parents:
diff changeset
925 };
1972
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1552
diff changeset
926
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1552
diff changeset
927 #endif // CPU_SPARC_VM_NATIVEINST_SPARC_HPP