annotate src/share/vm/c1/c1_LIR.cpp @ 304:dc7f315e41f7

5108146: Merge i486 and amd64 cpu directories 6459804: Want client (c1) compiler for x86_64 (amd64) for faster start-up Reviewed-by: kvn
author never
date Wed, 27 Aug 2008 00:21:55 -0700
parents d1605aabd0a1
children ff1a29907b6c
Ignore whitespace changes - Everywhere: Within whitespace: At end of lines:
rev   line source
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1 /*
196
d1605aabd0a1 6719955: Update copyright year
xdono
parents: 29
diff changeset
2 * Copyright 2000-2008 Sun Microsystems, Inc. All Rights Reserved.
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3 * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
a61af66fc99e Initial load
duke
parents:
diff changeset
4 *
a61af66fc99e Initial load
duke
parents:
diff changeset
5 * This code is free software; you can redistribute it and/or modify it
a61af66fc99e Initial load
duke
parents:
diff changeset
6 * under the terms of the GNU General Public License version 2 only, as
a61af66fc99e Initial load
duke
parents:
diff changeset
7 * published by the Free Software Foundation.
a61af66fc99e Initial load
duke
parents:
diff changeset
8 *
a61af66fc99e Initial load
duke
parents:
diff changeset
9 * This code is distributed in the hope that it will be useful, but WITHOUT
a61af66fc99e Initial load
duke
parents:
diff changeset
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
a61af66fc99e Initial load
duke
parents:
diff changeset
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
a61af66fc99e Initial load
duke
parents:
diff changeset
12 * version 2 for more details (a copy is included in the LICENSE file that
a61af66fc99e Initial load
duke
parents:
diff changeset
13 * accompanied this code).
a61af66fc99e Initial load
duke
parents:
diff changeset
14 *
a61af66fc99e Initial load
duke
parents:
diff changeset
15 * You should have received a copy of the GNU General Public License version
a61af66fc99e Initial load
duke
parents:
diff changeset
16 * 2 along with this work; if not, write to the Free Software Foundation,
a61af66fc99e Initial load
duke
parents:
diff changeset
17 * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
a61af66fc99e Initial load
duke
parents:
diff changeset
18 *
a61af66fc99e Initial load
duke
parents:
diff changeset
19 * Please contact Sun Microsystems, Inc., 4150 Network Circle, Santa Clara,
a61af66fc99e Initial load
duke
parents:
diff changeset
20 * CA 95054 USA or visit www.sun.com if you need additional information or
a61af66fc99e Initial load
duke
parents:
diff changeset
21 * have any questions.
a61af66fc99e Initial load
duke
parents:
diff changeset
22 *
a61af66fc99e Initial load
duke
parents:
diff changeset
23 */
a61af66fc99e Initial load
duke
parents:
diff changeset
24
a61af66fc99e Initial load
duke
parents:
diff changeset
25 # include "incls/_precompiled.incl"
a61af66fc99e Initial load
duke
parents:
diff changeset
26 # include "incls/_c1_LIR.cpp.incl"
a61af66fc99e Initial load
duke
parents:
diff changeset
27
a61af66fc99e Initial load
duke
parents:
diff changeset
28 Register LIR_OprDesc::as_register() const {
a61af66fc99e Initial load
duke
parents:
diff changeset
29 return FrameMap::cpu_rnr2reg(cpu_regnr());
a61af66fc99e Initial load
duke
parents:
diff changeset
30 }
a61af66fc99e Initial load
duke
parents:
diff changeset
31
a61af66fc99e Initial load
duke
parents:
diff changeset
32 Register LIR_OprDesc::as_register_lo() const {
a61af66fc99e Initial load
duke
parents:
diff changeset
33 return FrameMap::cpu_rnr2reg(cpu_regnrLo());
a61af66fc99e Initial load
duke
parents:
diff changeset
34 }
a61af66fc99e Initial load
duke
parents:
diff changeset
35
a61af66fc99e Initial load
duke
parents:
diff changeset
36 Register LIR_OprDesc::as_register_hi() const {
a61af66fc99e Initial load
duke
parents:
diff changeset
37 return FrameMap::cpu_rnr2reg(cpu_regnrHi());
a61af66fc99e Initial load
duke
parents:
diff changeset
38 }
a61af66fc99e Initial load
duke
parents:
diff changeset
39
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
40 #if defined(X86)
0
a61af66fc99e Initial load
duke
parents:
diff changeset
41
a61af66fc99e Initial load
duke
parents:
diff changeset
42 XMMRegister LIR_OprDesc::as_xmm_float_reg() const {
a61af66fc99e Initial load
duke
parents:
diff changeset
43 return FrameMap::nr2xmmreg(xmm_regnr());
a61af66fc99e Initial load
duke
parents:
diff changeset
44 }
a61af66fc99e Initial load
duke
parents:
diff changeset
45
a61af66fc99e Initial load
duke
parents:
diff changeset
46 XMMRegister LIR_OprDesc::as_xmm_double_reg() const {
a61af66fc99e Initial load
duke
parents:
diff changeset
47 assert(xmm_regnrLo() == xmm_regnrHi(), "assumed in calculation");
a61af66fc99e Initial load
duke
parents:
diff changeset
48 return FrameMap::nr2xmmreg(xmm_regnrLo());
a61af66fc99e Initial load
duke
parents:
diff changeset
49 }
a61af66fc99e Initial load
duke
parents:
diff changeset
50
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
51 #endif // X86
0
a61af66fc99e Initial load
duke
parents:
diff changeset
52
a61af66fc99e Initial load
duke
parents:
diff changeset
53
a61af66fc99e Initial load
duke
parents:
diff changeset
54 #ifdef SPARC
a61af66fc99e Initial load
duke
parents:
diff changeset
55
a61af66fc99e Initial load
duke
parents:
diff changeset
56 FloatRegister LIR_OprDesc::as_float_reg() const {
a61af66fc99e Initial load
duke
parents:
diff changeset
57 return FrameMap::nr2floatreg(fpu_regnr());
a61af66fc99e Initial load
duke
parents:
diff changeset
58 }
a61af66fc99e Initial load
duke
parents:
diff changeset
59
a61af66fc99e Initial load
duke
parents:
diff changeset
60 FloatRegister LIR_OprDesc::as_double_reg() const {
a61af66fc99e Initial load
duke
parents:
diff changeset
61 return FrameMap::nr2floatreg(fpu_regnrHi());
a61af66fc99e Initial load
duke
parents:
diff changeset
62 }
a61af66fc99e Initial load
duke
parents:
diff changeset
63
a61af66fc99e Initial load
duke
parents:
diff changeset
64 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
65
a61af66fc99e Initial load
duke
parents:
diff changeset
66 LIR_Opr LIR_OprFact::illegalOpr = LIR_OprFact::illegal();
a61af66fc99e Initial load
duke
parents:
diff changeset
67
a61af66fc99e Initial load
duke
parents:
diff changeset
68 LIR_Opr LIR_OprFact::value_type(ValueType* type) {
a61af66fc99e Initial load
duke
parents:
diff changeset
69 ValueTag tag = type->tag();
a61af66fc99e Initial load
duke
parents:
diff changeset
70 switch (tag) {
a61af66fc99e Initial load
duke
parents:
diff changeset
71 case objectTag : {
a61af66fc99e Initial load
duke
parents:
diff changeset
72 ClassConstant* c = type->as_ClassConstant();
a61af66fc99e Initial load
duke
parents:
diff changeset
73 if (c != NULL && !c->value()->is_loaded()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
74 return LIR_OprFact::oopConst(NULL);
a61af66fc99e Initial load
duke
parents:
diff changeset
75 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
76 return LIR_OprFact::oopConst(type->as_ObjectType()->encoding());
a61af66fc99e Initial load
duke
parents:
diff changeset
77 }
a61af66fc99e Initial load
duke
parents:
diff changeset
78 }
a61af66fc99e Initial load
duke
parents:
diff changeset
79 case addressTag: return LIR_OprFact::intConst(type->as_AddressConstant()->value());
a61af66fc99e Initial load
duke
parents:
diff changeset
80 case intTag : return LIR_OprFact::intConst(type->as_IntConstant()->value());
a61af66fc99e Initial load
duke
parents:
diff changeset
81 case floatTag : return LIR_OprFact::floatConst(type->as_FloatConstant()->value());
a61af66fc99e Initial load
duke
parents:
diff changeset
82 case longTag : return LIR_OprFact::longConst(type->as_LongConstant()->value());
a61af66fc99e Initial load
duke
parents:
diff changeset
83 case doubleTag : return LIR_OprFact::doubleConst(type->as_DoubleConstant()->value());
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
84 default: ShouldNotReachHere(); return LIR_OprFact::intConst(-1);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
85 }
a61af66fc99e Initial load
duke
parents:
diff changeset
86 }
a61af66fc99e Initial load
duke
parents:
diff changeset
87
a61af66fc99e Initial load
duke
parents:
diff changeset
88
a61af66fc99e Initial load
duke
parents:
diff changeset
89 LIR_Opr LIR_OprFact::dummy_value_type(ValueType* type) {
a61af66fc99e Initial load
duke
parents:
diff changeset
90 switch (type->tag()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
91 case objectTag: return LIR_OprFact::oopConst(NULL);
a61af66fc99e Initial load
duke
parents:
diff changeset
92 case addressTag:
a61af66fc99e Initial load
duke
parents:
diff changeset
93 case intTag: return LIR_OprFact::intConst(0);
a61af66fc99e Initial load
duke
parents:
diff changeset
94 case floatTag: return LIR_OprFact::floatConst(0.0);
a61af66fc99e Initial load
duke
parents:
diff changeset
95 case longTag: return LIR_OprFact::longConst(0);
a61af66fc99e Initial load
duke
parents:
diff changeset
96 case doubleTag: return LIR_OprFact::doubleConst(0.0);
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
97 default: ShouldNotReachHere(); return LIR_OprFact::intConst(-1);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
98 }
a61af66fc99e Initial load
duke
parents:
diff changeset
99 return illegalOpr;
a61af66fc99e Initial load
duke
parents:
diff changeset
100 }
a61af66fc99e Initial load
duke
parents:
diff changeset
101
a61af66fc99e Initial load
duke
parents:
diff changeset
102
a61af66fc99e Initial load
duke
parents:
diff changeset
103
a61af66fc99e Initial load
duke
parents:
diff changeset
104 //---------------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
105
a61af66fc99e Initial load
duke
parents:
diff changeset
106
a61af66fc99e Initial load
duke
parents:
diff changeset
107 LIR_Address::Scale LIR_Address::scale(BasicType type) {
29
d5fc211aea19 6633953: type2aelembytes{T_ADDRESS} should be 8 bytes in 64 bit VM
kvn
parents: 0
diff changeset
108 int elem_size = type2aelembytes(type);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
109 switch (elem_size) {
a61af66fc99e Initial load
duke
parents:
diff changeset
110 case 1: return LIR_Address::times_1;
a61af66fc99e Initial load
duke
parents:
diff changeset
111 case 2: return LIR_Address::times_2;
a61af66fc99e Initial load
duke
parents:
diff changeset
112 case 4: return LIR_Address::times_4;
a61af66fc99e Initial load
duke
parents:
diff changeset
113 case 8: return LIR_Address::times_8;
a61af66fc99e Initial load
duke
parents:
diff changeset
114 }
a61af66fc99e Initial load
duke
parents:
diff changeset
115 ShouldNotReachHere();
a61af66fc99e Initial load
duke
parents:
diff changeset
116 return LIR_Address::times_1;
a61af66fc99e Initial load
duke
parents:
diff changeset
117 }
a61af66fc99e Initial load
duke
parents:
diff changeset
118
a61af66fc99e Initial load
duke
parents:
diff changeset
119
a61af66fc99e Initial load
duke
parents:
diff changeset
120 #ifndef PRODUCT
a61af66fc99e Initial load
duke
parents:
diff changeset
121 void LIR_Address::verify() const {
a61af66fc99e Initial load
duke
parents:
diff changeset
122 #ifdef SPARC
a61af66fc99e Initial load
duke
parents:
diff changeset
123 assert(scale() == times_1, "Scaled addressing mode not available on SPARC and should not be used");
a61af66fc99e Initial load
duke
parents:
diff changeset
124 assert(disp() == 0 || index()->is_illegal(), "can't have both");
a61af66fc99e Initial load
duke
parents:
diff changeset
125 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
126 #ifdef _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
127 assert(base()->is_cpu_register(), "wrong base operand");
a61af66fc99e Initial load
duke
parents:
diff changeset
128 assert(index()->is_illegal() || index()->is_double_cpu(), "wrong index operand");
a61af66fc99e Initial load
duke
parents:
diff changeset
129 assert(base()->type() == T_OBJECT || base()->type() == T_LONG,
a61af66fc99e Initial load
duke
parents:
diff changeset
130 "wrong type for addresses");
a61af66fc99e Initial load
duke
parents:
diff changeset
131 #else
a61af66fc99e Initial load
duke
parents:
diff changeset
132 assert(base()->is_single_cpu(), "wrong base operand");
a61af66fc99e Initial load
duke
parents:
diff changeset
133 assert(index()->is_illegal() || index()->is_single_cpu(), "wrong index operand");
a61af66fc99e Initial load
duke
parents:
diff changeset
134 assert(base()->type() == T_OBJECT || base()->type() == T_INT,
a61af66fc99e Initial load
duke
parents:
diff changeset
135 "wrong type for addresses");
a61af66fc99e Initial load
duke
parents:
diff changeset
136 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
137 }
a61af66fc99e Initial load
duke
parents:
diff changeset
138 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
139
a61af66fc99e Initial load
duke
parents:
diff changeset
140
a61af66fc99e Initial load
duke
parents:
diff changeset
141 //---------------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
142
a61af66fc99e Initial load
duke
parents:
diff changeset
143 char LIR_OprDesc::type_char(BasicType t) {
a61af66fc99e Initial load
duke
parents:
diff changeset
144 switch (t) {
a61af66fc99e Initial load
duke
parents:
diff changeset
145 case T_ARRAY:
a61af66fc99e Initial load
duke
parents:
diff changeset
146 t = T_OBJECT;
a61af66fc99e Initial load
duke
parents:
diff changeset
147 case T_BOOLEAN:
a61af66fc99e Initial load
duke
parents:
diff changeset
148 case T_CHAR:
a61af66fc99e Initial load
duke
parents:
diff changeset
149 case T_FLOAT:
a61af66fc99e Initial load
duke
parents:
diff changeset
150 case T_DOUBLE:
a61af66fc99e Initial load
duke
parents:
diff changeset
151 case T_BYTE:
a61af66fc99e Initial load
duke
parents:
diff changeset
152 case T_SHORT:
a61af66fc99e Initial load
duke
parents:
diff changeset
153 case T_INT:
a61af66fc99e Initial load
duke
parents:
diff changeset
154 case T_LONG:
a61af66fc99e Initial load
duke
parents:
diff changeset
155 case T_OBJECT:
a61af66fc99e Initial load
duke
parents:
diff changeset
156 case T_ADDRESS:
a61af66fc99e Initial load
duke
parents:
diff changeset
157 case T_VOID:
a61af66fc99e Initial load
duke
parents:
diff changeset
158 return ::type2char(t);
a61af66fc99e Initial load
duke
parents:
diff changeset
159
a61af66fc99e Initial load
duke
parents:
diff changeset
160 case T_ILLEGAL:
a61af66fc99e Initial load
duke
parents:
diff changeset
161 return '?';
a61af66fc99e Initial load
duke
parents:
diff changeset
162
a61af66fc99e Initial load
duke
parents:
diff changeset
163 default:
a61af66fc99e Initial load
duke
parents:
diff changeset
164 ShouldNotReachHere();
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
165 return '?';
0
a61af66fc99e Initial load
duke
parents:
diff changeset
166 }
a61af66fc99e Initial load
duke
parents:
diff changeset
167 }
a61af66fc99e Initial load
duke
parents:
diff changeset
168
a61af66fc99e Initial load
duke
parents:
diff changeset
169 #ifndef PRODUCT
a61af66fc99e Initial load
duke
parents:
diff changeset
170 void LIR_OprDesc::validate_type() const {
a61af66fc99e Initial load
duke
parents:
diff changeset
171
a61af66fc99e Initial load
duke
parents:
diff changeset
172 #ifdef ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
173 if (!is_pointer() && !is_illegal()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
174 switch (as_BasicType(type_field())) {
a61af66fc99e Initial load
duke
parents:
diff changeset
175 case T_LONG:
a61af66fc99e Initial load
duke
parents:
diff changeset
176 assert((kind_field() == cpu_register || kind_field() == stack_value) && size_field() == double_size, "must match");
a61af66fc99e Initial load
duke
parents:
diff changeset
177 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
178 case T_FLOAT:
a61af66fc99e Initial load
duke
parents:
diff changeset
179 assert((kind_field() == fpu_register || kind_field() == stack_value) && size_field() == single_size, "must match");
a61af66fc99e Initial load
duke
parents:
diff changeset
180 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
181 case T_DOUBLE:
a61af66fc99e Initial load
duke
parents:
diff changeset
182 assert((kind_field() == fpu_register || kind_field() == stack_value) && size_field() == double_size, "must match");
a61af66fc99e Initial load
duke
parents:
diff changeset
183 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
184 case T_BOOLEAN:
a61af66fc99e Initial load
duke
parents:
diff changeset
185 case T_CHAR:
a61af66fc99e Initial load
duke
parents:
diff changeset
186 case T_BYTE:
a61af66fc99e Initial load
duke
parents:
diff changeset
187 case T_SHORT:
a61af66fc99e Initial load
duke
parents:
diff changeset
188 case T_INT:
a61af66fc99e Initial load
duke
parents:
diff changeset
189 case T_OBJECT:
a61af66fc99e Initial load
duke
parents:
diff changeset
190 case T_ARRAY:
a61af66fc99e Initial load
duke
parents:
diff changeset
191 assert((kind_field() == cpu_register || kind_field() == stack_value) && size_field() == single_size, "must match");
a61af66fc99e Initial load
duke
parents:
diff changeset
192 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
193
a61af66fc99e Initial load
duke
parents:
diff changeset
194 case T_ILLEGAL:
a61af66fc99e Initial load
duke
parents:
diff changeset
195 // XXX TKR also means unknown right now
a61af66fc99e Initial load
duke
parents:
diff changeset
196 // assert(is_illegal(), "must match");
a61af66fc99e Initial load
duke
parents:
diff changeset
197 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
198
a61af66fc99e Initial load
duke
parents:
diff changeset
199 default:
a61af66fc99e Initial load
duke
parents:
diff changeset
200 ShouldNotReachHere();
a61af66fc99e Initial load
duke
parents:
diff changeset
201 }
a61af66fc99e Initial load
duke
parents:
diff changeset
202 }
a61af66fc99e Initial load
duke
parents:
diff changeset
203 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
204
a61af66fc99e Initial load
duke
parents:
diff changeset
205 }
a61af66fc99e Initial load
duke
parents:
diff changeset
206 #endif // PRODUCT
a61af66fc99e Initial load
duke
parents:
diff changeset
207
a61af66fc99e Initial load
duke
parents:
diff changeset
208
a61af66fc99e Initial load
duke
parents:
diff changeset
209 bool LIR_OprDesc::is_oop() const {
a61af66fc99e Initial load
duke
parents:
diff changeset
210 if (is_pointer()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
211 return pointer()->is_oop_pointer();
a61af66fc99e Initial load
duke
parents:
diff changeset
212 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
213 OprType t= type_field();
a61af66fc99e Initial load
duke
parents:
diff changeset
214 assert(t != unknown_type, "not set");
a61af66fc99e Initial load
duke
parents:
diff changeset
215 return t == object_type;
a61af66fc99e Initial load
duke
parents:
diff changeset
216 }
a61af66fc99e Initial load
duke
parents:
diff changeset
217 }
a61af66fc99e Initial load
duke
parents:
diff changeset
218
a61af66fc99e Initial load
duke
parents:
diff changeset
219
a61af66fc99e Initial load
duke
parents:
diff changeset
220
a61af66fc99e Initial load
duke
parents:
diff changeset
221 void LIR_Op2::verify() const {
a61af66fc99e Initial load
duke
parents:
diff changeset
222 #ifdef ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
223 switch (code()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
224 case lir_cmove:
a61af66fc99e Initial load
duke
parents:
diff changeset
225 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
226
a61af66fc99e Initial load
duke
parents:
diff changeset
227 default:
a61af66fc99e Initial load
duke
parents:
diff changeset
228 assert(!result_opr()->is_register() || !result_opr()->is_oop_register(),
a61af66fc99e Initial load
duke
parents:
diff changeset
229 "can't produce oops from arith");
a61af66fc99e Initial load
duke
parents:
diff changeset
230 }
a61af66fc99e Initial load
duke
parents:
diff changeset
231
a61af66fc99e Initial load
duke
parents:
diff changeset
232 if (TwoOperandLIRForm) {
a61af66fc99e Initial load
duke
parents:
diff changeset
233 switch (code()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
234 case lir_add:
a61af66fc99e Initial load
duke
parents:
diff changeset
235 case lir_sub:
a61af66fc99e Initial load
duke
parents:
diff changeset
236 case lir_mul:
a61af66fc99e Initial load
duke
parents:
diff changeset
237 case lir_mul_strictfp:
a61af66fc99e Initial load
duke
parents:
diff changeset
238 case lir_div:
a61af66fc99e Initial load
duke
parents:
diff changeset
239 case lir_div_strictfp:
a61af66fc99e Initial load
duke
parents:
diff changeset
240 case lir_rem:
a61af66fc99e Initial load
duke
parents:
diff changeset
241 case lir_logic_and:
a61af66fc99e Initial load
duke
parents:
diff changeset
242 case lir_logic_or:
a61af66fc99e Initial load
duke
parents:
diff changeset
243 case lir_logic_xor:
a61af66fc99e Initial load
duke
parents:
diff changeset
244 case lir_shl:
a61af66fc99e Initial load
duke
parents:
diff changeset
245 case lir_shr:
a61af66fc99e Initial load
duke
parents:
diff changeset
246 assert(in_opr1() == result_opr(), "opr1 and result must match");
a61af66fc99e Initial load
duke
parents:
diff changeset
247 assert(in_opr1()->is_valid() && in_opr2()->is_valid(), "must be valid");
a61af66fc99e Initial load
duke
parents:
diff changeset
248 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
249
a61af66fc99e Initial load
duke
parents:
diff changeset
250 // special handling for lir_ushr because of write barriers
a61af66fc99e Initial load
duke
parents:
diff changeset
251 case lir_ushr:
a61af66fc99e Initial load
duke
parents:
diff changeset
252 assert(in_opr1() == result_opr() || in_opr2()->is_constant(), "opr1 and result must match or shift count is constant");
a61af66fc99e Initial load
duke
parents:
diff changeset
253 assert(in_opr1()->is_valid() && in_opr2()->is_valid(), "must be valid");
a61af66fc99e Initial load
duke
parents:
diff changeset
254 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
255
a61af66fc99e Initial load
duke
parents:
diff changeset
256 }
a61af66fc99e Initial load
duke
parents:
diff changeset
257 }
a61af66fc99e Initial load
duke
parents:
diff changeset
258 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
259 }
a61af66fc99e Initial load
duke
parents:
diff changeset
260
a61af66fc99e Initial load
duke
parents:
diff changeset
261
a61af66fc99e Initial load
duke
parents:
diff changeset
262 LIR_OpBranch::LIR_OpBranch(LIR_Condition cond, BasicType type, BlockBegin* block)
a61af66fc99e Initial load
duke
parents:
diff changeset
263 : LIR_Op(lir_branch, LIR_OprFact::illegalOpr, (CodeEmitInfo*)NULL)
a61af66fc99e Initial load
duke
parents:
diff changeset
264 , _cond(cond)
a61af66fc99e Initial load
duke
parents:
diff changeset
265 , _type(type)
a61af66fc99e Initial load
duke
parents:
diff changeset
266 , _label(block->label())
a61af66fc99e Initial load
duke
parents:
diff changeset
267 , _block(block)
a61af66fc99e Initial load
duke
parents:
diff changeset
268 , _ublock(NULL)
a61af66fc99e Initial load
duke
parents:
diff changeset
269 , _stub(NULL) {
a61af66fc99e Initial load
duke
parents:
diff changeset
270 }
a61af66fc99e Initial load
duke
parents:
diff changeset
271
a61af66fc99e Initial load
duke
parents:
diff changeset
272 LIR_OpBranch::LIR_OpBranch(LIR_Condition cond, BasicType type, CodeStub* stub) :
a61af66fc99e Initial load
duke
parents:
diff changeset
273 LIR_Op(lir_branch, LIR_OprFact::illegalOpr, (CodeEmitInfo*)NULL)
a61af66fc99e Initial load
duke
parents:
diff changeset
274 , _cond(cond)
a61af66fc99e Initial load
duke
parents:
diff changeset
275 , _type(type)
a61af66fc99e Initial load
duke
parents:
diff changeset
276 , _label(stub->entry())
a61af66fc99e Initial load
duke
parents:
diff changeset
277 , _block(NULL)
a61af66fc99e Initial load
duke
parents:
diff changeset
278 , _ublock(NULL)
a61af66fc99e Initial load
duke
parents:
diff changeset
279 , _stub(stub) {
a61af66fc99e Initial load
duke
parents:
diff changeset
280 }
a61af66fc99e Initial load
duke
parents:
diff changeset
281
a61af66fc99e Initial load
duke
parents:
diff changeset
282 LIR_OpBranch::LIR_OpBranch(LIR_Condition cond, BasicType type, BlockBegin* block, BlockBegin* ublock)
a61af66fc99e Initial load
duke
parents:
diff changeset
283 : LIR_Op(lir_cond_float_branch, LIR_OprFact::illegalOpr, (CodeEmitInfo*)NULL)
a61af66fc99e Initial load
duke
parents:
diff changeset
284 , _cond(cond)
a61af66fc99e Initial load
duke
parents:
diff changeset
285 , _type(type)
a61af66fc99e Initial load
duke
parents:
diff changeset
286 , _label(block->label())
a61af66fc99e Initial load
duke
parents:
diff changeset
287 , _block(block)
a61af66fc99e Initial load
duke
parents:
diff changeset
288 , _ublock(ublock)
a61af66fc99e Initial load
duke
parents:
diff changeset
289 , _stub(NULL)
a61af66fc99e Initial load
duke
parents:
diff changeset
290 {
a61af66fc99e Initial load
duke
parents:
diff changeset
291 }
a61af66fc99e Initial load
duke
parents:
diff changeset
292
a61af66fc99e Initial load
duke
parents:
diff changeset
293 void LIR_OpBranch::change_block(BlockBegin* b) {
a61af66fc99e Initial load
duke
parents:
diff changeset
294 assert(_block != NULL, "must have old block");
a61af66fc99e Initial load
duke
parents:
diff changeset
295 assert(_block->label() == label(), "must be equal");
a61af66fc99e Initial load
duke
parents:
diff changeset
296
a61af66fc99e Initial load
duke
parents:
diff changeset
297 _block = b;
a61af66fc99e Initial load
duke
parents:
diff changeset
298 _label = b->label();
a61af66fc99e Initial load
duke
parents:
diff changeset
299 }
a61af66fc99e Initial load
duke
parents:
diff changeset
300
a61af66fc99e Initial load
duke
parents:
diff changeset
301 void LIR_OpBranch::change_ublock(BlockBegin* b) {
a61af66fc99e Initial load
duke
parents:
diff changeset
302 assert(_ublock != NULL, "must have old block");
a61af66fc99e Initial load
duke
parents:
diff changeset
303 _ublock = b;
a61af66fc99e Initial load
duke
parents:
diff changeset
304 }
a61af66fc99e Initial load
duke
parents:
diff changeset
305
a61af66fc99e Initial load
duke
parents:
diff changeset
306 void LIR_OpBranch::negate_cond() {
a61af66fc99e Initial load
duke
parents:
diff changeset
307 switch (_cond) {
a61af66fc99e Initial load
duke
parents:
diff changeset
308 case lir_cond_equal: _cond = lir_cond_notEqual; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
309 case lir_cond_notEqual: _cond = lir_cond_equal; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
310 case lir_cond_less: _cond = lir_cond_greaterEqual; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
311 case lir_cond_lessEqual: _cond = lir_cond_greater; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
312 case lir_cond_greaterEqual: _cond = lir_cond_less; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
313 case lir_cond_greater: _cond = lir_cond_lessEqual; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
314 default: ShouldNotReachHere();
a61af66fc99e Initial load
duke
parents:
diff changeset
315 }
a61af66fc99e Initial load
duke
parents:
diff changeset
316 }
a61af66fc99e Initial load
duke
parents:
diff changeset
317
a61af66fc99e Initial load
duke
parents:
diff changeset
318
a61af66fc99e Initial load
duke
parents:
diff changeset
319 LIR_OpTypeCheck::LIR_OpTypeCheck(LIR_Code code, LIR_Opr result, LIR_Opr object, ciKlass* klass,
a61af66fc99e Initial load
duke
parents:
diff changeset
320 LIR_Opr tmp1, LIR_Opr tmp2, LIR_Opr tmp3,
a61af66fc99e Initial load
duke
parents:
diff changeset
321 bool fast_check, CodeEmitInfo* info_for_exception, CodeEmitInfo* info_for_patch,
a61af66fc99e Initial load
duke
parents:
diff changeset
322 CodeStub* stub,
a61af66fc99e Initial load
duke
parents:
diff changeset
323 ciMethod* profiled_method,
a61af66fc99e Initial load
duke
parents:
diff changeset
324 int profiled_bci)
a61af66fc99e Initial load
duke
parents:
diff changeset
325 : LIR_Op(code, result, NULL)
a61af66fc99e Initial load
duke
parents:
diff changeset
326 , _object(object)
a61af66fc99e Initial load
duke
parents:
diff changeset
327 , _array(LIR_OprFact::illegalOpr)
a61af66fc99e Initial load
duke
parents:
diff changeset
328 , _klass(klass)
a61af66fc99e Initial load
duke
parents:
diff changeset
329 , _tmp1(tmp1)
a61af66fc99e Initial load
duke
parents:
diff changeset
330 , _tmp2(tmp2)
a61af66fc99e Initial load
duke
parents:
diff changeset
331 , _tmp3(tmp3)
a61af66fc99e Initial load
duke
parents:
diff changeset
332 , _fast_check(fast_check)
a61af66fc99e Initial load
duke
parents:
diff changeset
333 , _stub(stub)
a61af66fc99e Initial load
duke
parents:
diff changeset
334 , _info_for_patch(info_for_patch)
a61af66fc99e Initial load
duke
parents:
diff changeset
335 , _info_for_exception(info_for_exception)
a61af66fc99e Initial load
duke
parents:
diff changeset
336 , _profiled_method(profiled_method)
a61af66fc99e Initial load
duke
parents:
diff changeset
337 , _profiled_bci(profiled_bci) {
a61af66fc99e Initial load
duke
parents:
diff changeset
338 if (code == lir_checkcast) {
a61af66fc99e Initial load
duke
parents:
diff changeset
339 assert(info_for_exception != NULL, "checkcast throws exceptions");
a61af66fc99e Initial load
duke
parents:
diff changeset
340 } else if (code == lir_instanceof) {
a61af66fc99e Initial load
duke
parents:
diff changeset
341 assert(info_for_exception == NULL, "instanceof throws no exceptions");
a61af66fc99e Initial load
duke
parents:
diff changeset
342 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
343 ShouldNotReachHere();
a61af66fc99e Initial load
duke
parents:
diff changeset
344 }
a61af66fc99e Initial load
duke
parents:
diff changeset
345 }
a61af66fc99e Initial load
duke
parents:
diff changeset
346
a61af66fc99e Initial load
duke
parents:
diff changeset
347
a61af66fc99e Initial load
duke
parents:
diff changeset
348
a61af66fc99e Initial load
duke
parents:
diff changeset
349 LIR_OpTypeCheck::LIR_OpTypeCheck(LIR_Code code, LIR_Opr object, LIR_Opr array, LIR_Opr tmp1, LIR_Opr tmp2, LIR_Opr tmp3, CodeEmitInfo* info_for_exception, ciMethod* profiled_method, int profiled_bci)
a61af66fc99e Initial load
duke
parents:
diff changeset
350 : LIR_Op(code, LIR_OprFact::illegalOpr, NULL)
a61af66fc99e Initial load
duke
parents:
diff changeset
351 , _object(object)
a61af66fc99e Initial load
duke
parents:
diff changeset
352 , _array(array)
a61af66fc99e Initial load
duke
parents:
diff changeset
353 , _klass(NULL)
a61af66fc99e Initial load
duke
parents:
diff changeset
354 , _tmp1(tmp1)
a61af66fc99e Initial load
duke
parents:
diff changeset
355 , _tmp2(tmp2)
a61af66fc99e Initial load
duke
parents:
diff changeset
356 , _tmp3(tmp3)
a61af66fc99e Initial load
duke
parents:
diff changeset
357 , _fast_check(false)
a61af66fc99e Initial load
duke
parents:
diff changeset
358 , _stub(NULL)
a61af66fc99e Initial load
duke
parents:
diff changeset
359 , _info_for_patch(NULL)
a61af66fc99e Initial load
duke
parents:
diff changeset
360 , _info_for_exception(info_for_exception)
a61af66fc99e Initial load
duke
parents:
diff changeset
361 , _profiled_method(profiled_method)
a61af66fc99e Initial load
duke
parents:
diff changeset
362 , _profiled_bci(profiled_bci) {
a61af66fc99e Initial load
duke
parents:
diff changeset
363 if (code == lir_store_check) {
a61af66fc99e Initial load
duke
parents:
diff changeset
364 _stub = new ArrayStoreExceptionStub(info_for_exception);
a61af66fc99e Initial load
duke
parents:
diff changeset
365 assert(info_for_exception != NULL, "store_check throws exceptions");
a61af66fc99e Initial load
duke
parents:
diff changeset
366 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
367 ShouldNotReachHere();
a61af66fc99e Initial load
duke
parents:
diff changeset
368 }
a61af66fc99e Initial load
duke
parents:
diff changeset
369 }
a61af66fc99e Initial load
duke
parents:
diff changeset
370
a61af66fc99e Initial load
duke
parents:
diff changeset
371
a61af66fc99e Initial load
duke
parents:
diff changeset
372 LIR_OpArrayCopy::LIR_OpArrayCopy(LIR_Opr src, LIR_Opr src_pos, LIR_Opr dst, LIR_Opr dst_pos, LIR_Opr length,
a61af66fc99e Initial load
duke
parents:
diff changeset
373 LIR_Opr tmp, ciArrayKlass* expected_type, int flags, CodeEmitInfo* info)
a61af66fc99e Initial load
duke
parents:
diff changeset
374 : LIR_Op(lir_arraycopy, LIR_OprFact::illegalOpr, info)
a61af66fc99e Initial load
duke
parents:
diff changeset
375 , _tmp(tmp)
a61af66fc99e Initial load
duke
parents:
diff changeset
376 , _src(src)
a61af66fc99e Initial load
duke
parents:
diff changeset
377 , _src_pos(src_pos)
a61af66fc99e Initial load
duke
parents:
diff changeset
378 , _dst(dst)
a61af66fc99e Initial load
duke
parents:
diff changeset
379 , _dst_pos(dst_pos)
a61af66fc99e Initial load
duke
parents:
diff changeset
380 , _flags(flags)
a61af66fc99e Initial load
duke
parents:
diff changeset
381 , _expected_type(expected_type)
a61af66fc99e Initial load
duke
parents:
diff changeset
382 , _length(length) {
a61af66fc99e Initial load
duke
parents:
diff changeset
383 _stub = new ArrayCopyStub(this);
a61af66fc99e Initial load
duke
parents:
diff changeset
384 }
a61af66fc99e Initial load
duke
parents:
diff changeset
385
a61af66fc99e Initial load
duke
parents:
diff changeset
386
a61af66fc99e Initial load
duke
parents:
diff changeset
387 //-------------------verify--------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
388
a61af66fc99e Initial load
duke
parents:
diff changeset
389 void LIR_Op1::verify() const {
a61af66fc99e Initial load
duke
parents:
diff changeset
390 switch(code()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
391 case lir_move:
a61af66fc99e Initial load
duke
parents:
diff changeset
392 assert(in_opr()->is_valid() && result_opr()->is_valid(), "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
393 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
394 case lir_null_check:
a61af66fc99e Initial load
duke
parents:
diff changeset
395 assert(in_opr()->is_register(), "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
396 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
397 case lir_return:
a61af66fc99e Initial load
duke
parents:
diff changeset
398 assert(in_opr()->is_register() || in_opr()->is_illegal(), "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
399 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
400 }
a61af66fc99e Initial load
duke
parents:
diff changeset
401 }
a61af66fc99e Initial load
duke
parents:
diff changeset
402
a61af66fc99e Initial load
duke
parents:
diff changeset
403 void LIR_OpRTCall::verify() const {
a61af66fc99e Initial load
duke
parents:
diff changeset
404 assert(strcmp(Runtime1::name_for_address(addr()), "<unknown function>") != 0, "unknown function");
a61af66fc99e Initial load
duke
parents:
diff changeset
405 }
a61af66fc99e Initial load
duke
parents:
diff changeset
406
a61af66fc99e Initial load
duke
parents:
diff changeset
407 //-------------------visits--------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
408
a61af66fc99e Initial load
duke
parents:
diff changeset
409 // complete rework of LIR instruction visitor.
a61af66fc99e Initial load
duke
parents:
diff changeset
410 // The virtual calls for each instruction type is replaced by a big
a61af66fc99e Initial load
duke
parents:
diff changeset
411 // switch that adds the operands for each instruction
a61af66fc99e Initial load
duke
parents:
diff changeset
412
a61af66fc99e Initial load
duke
parents:
diff changeset
413 void LIR_OpVisitState::visit(LIR_Op* op) {
a61af66fc99e Initial load
duke
parents:
diff changeset
414 // copy information from the LIR_Op
a61af66fc99e Initial load
duke
parents:
diff changeset
415 reset();
a61af66fc99e Initial load
duke
parents:
diff changeset
416 set_op(op);
a61af66fc99e Initial load
duke
parents:
diff changeset
417
a61af66fc99e Initial load
duke
parents:
diff changeset
418 switch (op->code()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
419
a61af66fc99e Initial load
duke
parents:
diff changeset
420 // LIR_Op0
a61af66fc99e Initial load
duke
parents:
diff changeset
421 case lir_word_align: // result and info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
422 case lir_backwardbranch_target: // result and info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
423 case lir_build_frame: // result and info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
424 case lir_fpop_raw: // result and info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
425 case lir_24bit_FPU: // result and info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
426 case lir_reset_FPU: // result and info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
427 case lir_breakpoint: // result and info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
428 case lir_membar: // result and info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
429 case lir_membar_acquire: // result and info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
430 case lir_membar_release: // result and info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
431 {
a61af66fc99e Initial load
duke
parents:
diff changeset
432 assert(op->as_Op0() != NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
433 assert(op->_info == NULL, "info not used by this instruction");
a61af66fc99e Initial load
duke
parents:
diff changeset
434 assert(op->_result->is_illegal(), "not used");
a61af66fc99e Initial load
duke
parents:
diff changeset
435 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
436 }
a61af66fc99e Initial load
duke
parents:
diff changeset
437
a61af66fc99e Initial load
duke
parents:
diff changeset
438 case lir_nop: // may have info, result always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
439 case lir_std_entry: // may have result, info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
440 case lir_osr_entry: // may have result, info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
441 case lir_get_thread: // may have result, info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
442 {
a61af66fc99e Initial load
duke
parents:
diff changeset
443 assert(op->as_Op0() != NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
444 if (op->_info != NULL) do_info(op->_info);
a61af66fc99e Initial load
duke
parents:
diff changeset
445 if (op->_result->is_valid()) do_output(op->_result);
a61af66fc99e Initial load
duke
parents:
diff changeset
446 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
447 }
a61af66fc99e Initial load
duke
parents:
diff changeset
448
a61af66fc99e Initial load
duke
parents:
diff changeset
449
a61af66fc99e Initial load
duke
parents:
diff changeset
450 // LIR_OpLabel
a61af66fc99e Initial load
duke
parents:
diff changeset
451 case lir_label: // result and info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
452 {
a61af66fc99e Initial load
duke
parents:
diff changeset
453 assert(op->as_OpLabel() != NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
454 assert(op->_info == NULL, "info not used by this instruction");
a61af66fc99e Initial load
duke
parents:
diff changeset
455 assert(op->_result->is_illegal(), "not used");
a61af66fc99e Initial load
duke
parents:
diff changeset
456 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
457 }
a61af66fc99e Initial load
duke
parents:
diff changeset
458
a61af66fc99e Initial load
duke
parents:
diff changeset
459
a61af66fc99e Initial load
duke
parents:
diff changeset
460 // LIR_Op1
a61af66fc99e Initial load
duke
parents:
diff changeset
461 case lir_fxch: // input always valid, result and info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
462 case lir_fld: // input always valid, result and info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
463 case lir_ffree: // input always valid, result and info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
464 case lir_push: // input always valid, result and info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
465 case lir_pop: // input always valid, result and info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
466 case lir_return: // input always valid, result and info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
467 case lir_leal: // input and result always valid, info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
468 case lir_neg: // input and result always valid, info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
469 case lir_monaddr: // input and result always valid, info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
470 case lir_null_check: // input and info always valid, result always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
471 case lir_move: // input and result always valid, may have info
a61af66fc99e Initial load
duke
parents:
diff changeset
472 case lir_prefetchr: // input always valid, result and info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
473 case lir_prefetchw: // input always valid, result and info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
474 {
a61af66fc99e Initial load
duke
parents:
diff changeset
475 assert(op->as_Op1() != NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
476 LIR_Op1* op1 = (LIR_Op1*)op;
a61af66fc99e Initial load
duke
parents:
diff changeset
477
a61af66fc99e Initial load
duke
parents:
diff changeset
478 if (op1->_info) do_info(op1->_info);
a61af66fc99e Initial load
duke
parents:
diff changeset
479 if (op1->_opr->is_valid()) do_input(op1->_opr);
a61af66fc99e Initial load
duke
parents:
diff changeset
480 if (op1->_result->is_valid()) do_output(op1->_result);
a61af66fc99e Initial load
duke
parents:
diff changeset
481
a61af66fc99e Initial load
duke
parents:
diff changeset
482 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
483 }
a61af66fc99e Initial load
duke
parents:
diff changeset
484
a61af66fc99e Initial load
duke
parents:
diff changeset
485 case lir_safepoint:
a61af66fc99e Initial load
duke
parents:
diff changeset
486 {
a61af66fc99e Initial load
duke
parents:
diff changeset
487 assert(op->as_Op1() != NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
488 LIR_Op1* op1 = (LIR_Op1*)op;
a61af66fc99e Initial load
duke
parents:
diff changeset
489
a61af66fc99e Initial load
duke
parents:
diff changeset
490 assert(op1->_info != NULL, ""); do_info(op1->_info);
a61af66fc99e Initial load
duke
parents:
diff changeset
491 if (op1->_opr->is_valid()) do_temp(op1->_opr); // safepoints on SPARC need temporary register
a61af66fc99e Initial load
duke
parents:
diff changeset
492 assert(op1->_result->is_illegal(), "safepoint does not produce value");
a61af66fc99e Initial load
duke
parents:
diff changeset
493
a61af66fc99e Initial load
duke
parents:
diff changeset
494 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
495 }
a61af66fc99e Initial load
duke
parents:
diff changeset
496
a61af66fc99e Initial load
duke
parents:
diff changeset
497 // LIR_OpConvert;
a61af66fc99e Initial load
duke
parents:
diff changeset
498 case lir_convert: // input and result always valid, info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
499 {
a61af66fc99e Initial load
duke
parents:
diff changeset
500 assert(op->as_OpConvert() != NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
501 LIR_OpConvert* opConvert = (LIR_OpConvert*)op;
a61af66fc99e Initial load
duke
parents:
diff changeset
502
a61af66fc99e Initial load
duke
parents:
diff changeset
503 assert(opConvert->_info == NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
504 if (opConvert->_opr->is_valid()) do_input(opConvert->_opr);
a61af66fc99e Initial load
duke
parents:
diff changeset
505 if (opConvert->_result->is_valid()) do_output(opConvert->_result);
a61af66fc99e Initial load
duke
parents:
diff changeset
506 do_stub(opConvert->_stub);
a61af66fc99e Initial load
duke
parents:
diff changeset
507
a61af66fc99e Initial load
duke
parents:
diff changeset
508 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
509 }
a61af66fc99e Initial load
duke
parents:
diff changeset
510
a61af66fc99e Initial load
duke
parents:
diff changeset
511 // LIR_OpBranch;
a61af66fc99e Initial load
duke
parents:
diff changeset
512 case lir_branch: // may have info, input and result register always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
513 case lir_cond_float_branch: // may have info, input and result register always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
514 {
a61af66fc99e Initial load
duke
parents:
diff changeset
515 assert(op->as_OpBranch() != NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
516 LIR_OpBranch* opBranch = (LIR_OpBranch*)op;
a61af66fc99e Initial load
duke
parents:
diff changeset
517
a61af66fc99e Initial load
duke
parents:
diff changeset
518 if (opBranch->_info != NULL) do_info(opBranch->_info);
a61af66fc99e Initial load
duke
parents:
diff changeset
519 assert(opBranch->_result->is_illegal(), "not used");
a61af66fc99e Initial load
duke
parents:
diff changeset
520 if (opBranch->_stub != NULL) opBranch->stub()->visit(this);
a61af66fc99e Initial load
duke
parents:
diff changeset
521
a61af66fc99e Initial load
duke
parents:
diff changeset
522 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
523 }
a61af66fc99e Initial load
duke
parents:
diff changeset
524
a61af66fc99e Initial load
duke
parents:
diff changeset
525
a61af66fc99e Initial load
duke
parents:
diff changeset
526 // LIR_OpAllocObj
a61af66fc99e Initial load
duke
parents:
diff changeset
527 case lir_alloc_object:
a61af66fc99e Initial load
duke
parents:
diff changeset
528 {
a61af66fc99e Initial load
duke
parents:
diff changeset
529 assert(op->as_OpAllocObj() != NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
530 LIR_OpAllocObj* opAllocObj = (LIR_OpAllocObj*)op;
a61af66fc99e Initial load
duke
parents:
diff changeset
531
a61af66fc99e Initial load
duke
parents:
diff changeset
532 if (opAllocObj->_info) do_info(opAllocObj->_info);
a61af66fc99e Initial load
duke
parents:
diff changeset
533 if (opAllocObj->_opr->is_valid()) do_input(opAllocObj->_opr);
a61af66fc99e Initial load
duke
parents:
diff changeset
534 if (opAllocObj->_tmp1->is_valid()) do_temp(opAllocObj->_tmp1);
a61af66fc99e Initial load
duke
parents:
diff changeset
535 if (opAllocObj->_tmp2->is_valid()) do_temp(opAllocObj->_tmp2);
a61af66fc99e Initial load
duke
parents:
diff changeset
536 if (opAllocObj->_tmp3->is_valid()) do_temp(opAllocObj->_tmp3);
a61af66fc99e Initial load
duke
parents:
diff changeset
537 if (opAllocObj->_tmp4->is_valid()) do_temp(opAllocObj->_tmp4);
a61af66fc99e Initial load
duke
parents:
diff changeset
538 if (opAllocObj->_result->is_valid()) do_output(opAllocObj->_result);
a61af66fc99e Initial load
duke
parents:
diff changeset
539 do_stub(opAllocObj->_stub);
a61af66fc99e Initial load
duke
parents:
diff changeset
540 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
541 }
a61af66fc99e Initial load
duke
parents:
diff changeset
542
a61af66fc99e Initial load
duke
parents:
diff changeset
543
a61af66fc99e Initial load
duke
parents:
diff changeset
544 // LIR_OpRoundFP;
a61af66fc99e Initial load
duke
parents:
diff changeset
545 case lir_roundfp: {
a61af66fc99e Initial load
duke
parents:
diff changeset
546 assert(op->as_OpRoundFP() != NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
547 LIR_OpRoundFP* opRoundFP = (LIR_OpRoundFP*)op;
a61af66fc99e Initial load
duke
parents:
diff changeset
548
a61af66fc99e Initial load
duke
parents:
diff changeset
549 assert(op->_info == NULL, "info not used by this instruction");
a61af66fc99e Initial load
duke
parents:
diff changeset
550 assert(opRoundFP->_tmp->is_illegal(), "not used");
a61af66fc99e Initial load
duke
parents:
diff changeset
551 do_input(opRoundFP->_opr);
a61af66fc99e Initial load
duke
parents:
diff changeset
552 do_output(opRoundFP->_result);
a61af66fc99e Initial load
duke
parents:
diff changeset
553
a61af66fc99e Initial load
duke
parents:
diff changeset
554 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
555 }
a61af66fc99e Initial load
duke
parents:
diff changeset
556
a61af66fc99e Initial load
duke
parents:
diff changeset
557
a61af66fc99e Initial load
duke
parents:
diff changeset
558 // LIR_Op2
a61af66fc99e Initial load
duke
parents:
diff changeset
559 case lir_cmp:
a61af66fc99e Initial load
duke
parents:
diff changeset
560 case lir_cmp_l2i:
a61af66fc99e Initial load
duke
parents:
diff changeset
561 case lir_ucmp_fd2i:
a61af66fc99e Initial load
duke
parents:
diff changeset
562 case lir_cmp_fd2i:
a61af66fc99e Initial load
duke
parents:
diff changeset
563 case lir_add:
a61af66fc99e Initial load
duke
parents:
diff changeset
564 case lir_sub:
a61af66fc99e Initial load
duke
parents:
diff changeset
565 case lir_mul:
a61af66fc99e Initial load
duke
parents:
diff changeset
566 case lir_div:
a61af66fc99e Initial load
duke
parents:
diff changeset
567 case lir_rem:
a61af66fc99e Initial load
duke
parents:
diff changeset
568 case lir_sqrt:
a61af66fc99e Initial load
duke
parents:
diff changeset
569 case lir_abs:
a61af66fc99e Initial load
duke
parents:
diff changeset
570 case lir_log:
a61af66fc99e Initial load
duke
parents:
diff changeset
571 case lir_log10:
a61af66fc99e Initial load
duke
parents:
diff changeset
572 case lir_logic_and:
a61af66fc99e Initial load
duke
parents:
diff changeset
573 case lir_logic_or:
a61af66fc99e Initial load
duke
parents:
diff changeset
574 case lir_logic_xor:
a61af66fc99e Initial load
duke
parents:
diff changeset
575 case lir_shl:
a61af66fc99e Initial load
duke
parents:
diff changeset
576 case lir_shr:
a61af66fc99e Initial load
duke
parents:
diff changeset
577 case lir_ushr:
a61af66fc99e Initial load
duke
parents:
diff changeset
578 {
a61af66fc99e Initial load
duke
parents:
diff changeset
579 assert(op->as_Op2() != NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
580 LIR_Op2* op2 = (LIR_Op2*)op;
a61af66fc99e Initial load
duke
parents:
diff changeset
581
a61af66fc99e Initial load
duke
parents:
diff changeset
582 if (op2->_info) do_info(op2->_info);
a61af66fc99e Initial load
duke
parents:
diff changeset
583 if (op2->_opr1->is_valid()) do_input(op2->_opr1);
a61af66fc99e Initial load
duke
parents:
diff changeset
584 if (op2->_opr2->is_valid()) do_input(op2->_opr2);
a61af66fc99e Initial load
duke
parents:
diff changeset
585 if (op2->_tmp->is_valid()) do_temp(op2->_tmp);
a61af66fc99e Initial load
duke
parents:
diff changeset
586 if (op2->_result->is_valid()) do_output(op2->_result);
a61af66fc99e Initial load
duke
parents:
diff changeset
587
a61af66fc99e Initial load
duke
parents:
diff changeset
588 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
589 }
a61af66fc99e Initial load
duke
parents:
diff changeset
590
a61af66fc99e Initial load
duke
parents:
diff changeset
591 // special handling for cmove: right input operand must not be equal
a61af66fc99e Initial load
duke
parents:
diff changeset
592 // to the result operand, otherwise the backend fails
a61af66fc99e Initial load
duke
parents:
diff changeset
593 case lir_cmove:
a61af66fc99e Initial load
duke
parents:
diff changeset
594 {
a61af66fc99e Initial load
duke
parents:
diff changeset
595 assert(op->as_Op2() != NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
596 LIR_Op2* op2 = (LIR_Op2*)op;
a61af66fc99e Initial load
duke
parents:
diff changeset
597
a61af66fc99e Initial load
duke
parents:
diff changeset
598 assert(op2->_info == NULL && op2->_tmp->is_illegal(), "not used");
a61af66fc99e Initial load
duke
parents:
diff changeset
599 assert(op2->_opr1->is_valid() && op2->_opr2->is_valid() && op2->_result->is_valid(), "used");
a61af66fc99e Initial load
duke
parents:
diff changeset
600
a61af66fc99e Initial load
duke
parents:
diff changeset
601 do_input(op2->_opr1);
a61af66fc99e Initial load
duke
parents:
diff changeset
602 do_input(op2->_opr2);
a61af66fc99e Initial load
duke
parents:
diff changeset
603 do_temp(op2->_opr2);
a61af66fc99e Initial load
duke
parents:
diff changeset
604 do_output(op2->_result);
a61af66fc99e Initial load
duke
parents:
diff changeset
605
a61af66fc99e Initial load
duke
parents:
diff changeset
606 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
607 }
a61af66fc99e Initial load
duke
parents:
diff changeset
608
a61af66fc99e Initial load
duke
parents:
diff changeset
609 // vspecial handling for strict operations: register input operands
a61af66fc99e Initial load
duke
parents:
diff changeset
610 // as temp to guarantee that they do not overlap with other
a61af66fc99e Initial load
duke
parents:
diff changeset
611 // registers
a61af66fc99e Initial load
duke
parents:
diff changeset
612 case lir_mul_strictfp:
a61af66fc99e Initial load
duke
parents:
diff changeset
613 case lir_div_strictfp:
a61af66fc99e Initial load
duke
parents:
diff changeset
614 {
a61af66fc99e Initial load
duke
parents:
diff changeset
615 assert(op->as_Op2() != NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
616 LIR_Op2* op2 = (LIR_Op2*)op;
a61af66fc99e Initial load
duke
parents:
diff changeset
617
a61af66fc99e Initial load
duke
parents:
diff changeset
618 assert(op2->_info == NULL, "not used");
a61af66fc99e Initial load
duke
parents:
diff changeset
619 assert(op2->_opr1->is_valid(), "used");
a61af66fc99e Initial load
duke
parents:
diff changeset
620 assert(op2->_opr2->is_valid(), "used");
a61af66fc99e Initial load
duke
parents:
diff changeset
621 assert(op2->_result->is_valid(), "used");
a61af66fc99e Initial load
duke
parents:
diff changeset
622
a61af66fc99e Initial load
duke
parents:
diff changeset
623 do_input(op2->_opr1); do_temp(op2->_opr1);
a61af66fc99e Initial load
duke
parents:
diff changeset
624 do_input(op2->_opr2); do_temp(op2->_opr2);
a61af66fc99e Initial load
duke
parents:
diff changeset
625 if (op2->_tmp->is_valid()) do_temp(op2->_tmp);
a61af66fc99e Initial load
duke
parents:
diff changeset
626 do_output(op2->_result);
a61af66fc99e Initial load
duke
parents:
diff changeset
627
a61af66fc99e Initial load
duke
parents:
diff changeset
628 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
629 }
a61af66fc99e Initial load
duke
parents:
diff changeset
630
a61af66fc99e Initial load
duke
parents:
diff changeset
631 case lir_throw:
a61af66fc99e Initial load
duke
parents:
diff changeset
632 case lir_unwind: {
a61af66fc99e Initial load
duke
parents:
diff changeset
633 assert(op->as_Op2() != NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
634 LIR_Op2* op2 = (LIR_Op2*)op;
a61af66fc99e Initial load
duke
parents:
diff changeset
635
a61af66fc99e Initial load
duke
parents:
diff changeset
636 if (op2->_info) do_info(op2->_info);
a61af66fc99e Initial load
duke
parents:
diff changeset
637 if (op2->_opr1->is_valid()) do_temp(op2->_opr1);
a61af66fc99e Initial load
duke
parents:
diff changeset
638 if (op2->_opr2->is_valid()) do_input(op2->_opr2); // exception object is input parameter
a61af66fc99e Initial load
duke
parents:
diff changeset
639 assert(op2->_result->is_illegal(), "no result");
a61af66fc99e Initial load
duke
parents:
diff changeset
640
a61af66fc99e Initial load
duke
parents:
diff changeset
641 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
642 }
a61af66fc99e Initial load
duke
parents:
diff changeset
643
a61af66fc99e Initial load
duke
parents:
diff changeset
644
a61af66fc99e Initial load
duke
parents:
diff changeset
645 case lir_tan:
a61af66fc99e Initial load
duke
parents:
diff changeset
646 case lir_sin:
a61af66fc99e Initial load
duke
parents:
diff changeset
647 case lir_cos: {
a61af66fc99e Initial load
duke
parents:
diff changeset
648 assert(op->as_Op2() != NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
649 LIR_Op2* op2 = (LIR_Op2*)op;
a61af66fc99e Initial load
duke
parents:
diff changeset
650
a61af66fc99e Initial load
duke
parents:
diff changeset
651 // sin and cos need two temporary fpu stack slots, so register
a61af66fc99e Initial load
duke
parents:
diff changeset
652 // two temp operands. Register input operand as temp to
a61af66fc99e Initial load
duke
parents:
diff changeset
653 // guarantee that they do not overlap
a61af66fc99e Initial load
duke
parents:
diff changeset
654 assert(op2->_info == NULL, "not used");
a61af66fc99e Initial load
duke
parents:
diff changeset
655 assert(op2->_opr1->is_valid(), "used");
a61af66fc99e Initial load
duke
parents:
diff changeset
656 do_input(op2->_opr1); do_temp(op2->_opr1);
a61af66fc99e Initial load
duke
parents:
diff changeset
657
a61af66fc99e Initial load
duke
parents:
diff changeset
658 if (op2->_opr2->is_valid()) do_temp(op2->_opr2);
a61af66fc99e Initial load
duke
parents:
diff changeset
659 if (op2->_tmp->is_valid()) do_temp(op2->_tmp);
a61af66fc99e Initial load
duke
parents:
diff changeset
660 if (op2->_result->is_valid()) do_output(op2->_result);
a61af66fc99e Initial load
duke
parents:
diff changeset
661
a61af66fc99e Initial load
duke
parents:
diff changeset
662 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
663 }
a61af66fc99e Initial load
duke
parents:
diff changeset
664
a61af66fc99e Initial load
duke
parents:
diff changeset
665
a61af66fc99e Initial load
duke
parents:
diff changeset
666 // LIR_Op3
a61af66fc99e Initial load
duke
parents:
diff changeset
667 case lir_idiv:
a61af66fc99e Initial load
duke
parents:
diff changeset
668 case lir_irem: {
a61af66fc99e Initial load
duke
parents:
diff changeset
669 assert(op->as_Op3() != NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
670 LIR_Op3* op3= (LIR_Op3*)op;
a61af66fc99e Initial load
duke
parents:
diff changeset
671
a61af66fc99e Initial load
duke
parents:
diff changeset
672 if (op3->_info) do_info(op3->_info);
a61af66fc99e Initial load
duke
parents:
diff changeset
673 if (op3->_opr1->is_valid()) do_input(op3->_opr1);
a61af66fc99e Initial load
duke
parents:
diff changeset
674
a61af66fc99e Initial load
duke
parents:
diff changeset
675 // second operand is input and temp, so ensure that second operand
a61af66fc99e Initial load
duke
parents:
diff changeset
676 // and third operand get not the same register
a61af66fc99e Initial load
duke
parents:
diff changeset
677 if (op3->_opr2->is_valid()) do_input(op3->_opr2);
a61af66fc99e Initial load
duke
parents:
diff changeset
678 if (op3->_opr2->is_valid()) do_temp(op3->_opr2);
a61af66fc99e Initial load
duke
parents:
diff changeset
679 if (op3->_opr3->is_valid()) do_temp(op3->_opr3);
a61af66fc99e Initial load
duke
parents:
diff changeset
680
a61af66fc99e Initial load
duke
parents:
diff changeset
681 if (op3->_result->is_valid()) do_output(op3->_result);
a61af66fc99e Initial load
duke
parents:
diff changeset
682
a61af66fc99e Initial load
duke
parents:
diff changeset
683 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
684 }
a61af66fc99e Initial load
duke
parents:
diff changeset
685
a61af66fc99e Initial load
duke
parents:
diff changeset
686
a61af66fc99e Initial load
duke
parents:
diff changeset
687 // LIR_OpJavaCall
a61af66fc99e Initial load
duke
parents:
diff changeset
688 case lir_static_call:
a61af66fc99e Initial load
duke
parents:
diff changeset
689 case lir_optvirtual_call:
a61af66fc99e Initial load
duke
parents:
diff changeset
690 case lir_icvirtual_call:
a61af66fc99e Initial load
duke
parents:
diff changeset
691 case lir_virtual_call: {
a61af66fc99e Initial load
duke
parents:
diff changeset
692 assert(op->as_OpJavaCall() != NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
693 LIR_OpJavaCall* opJavaCall = (LIR_OpJavaCall*)op;
a61af66fc99e Initial load
duke
parents:
diff changeset
694
a61af66fc99e Initial load
duke
parents:
diff changeset
695 if (opJavaCall->_receiver->is_valid()) do_input(opJavaCall->_receiver);
a61af66fc99e Initial load
duke
parents:
diff changeset
696
a61af66fc99e Initial load
duke
parents:
diff changeset
697 // only visit register parameters
a61af66fc99e Initial load
duke
parents:
diff changeset
698 int n = opJavaCall->_arguments->length();
a61af66fc99e Initial load
duke
parents:
diff changeset
699 for (int i = 0; i < n; i++) {
a61af66fc99e Initial load
duke
parents:
diff changeset
700 if (!opJavaCall->_arguments->at(i)->is_pointer()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
701 do_input(*opJavaCall->_arguments->adr_at(i));
a61af66fc99e Initial load
duke
parents:
diff changeset
702 }
a61af66fc99e Initial load
duke
parents:
diff changeset
703 }
a61af66fc99e Initial load
duke
parents:
diff changeset
704
a61af66fc99e Initial load
duke
parents:
diff changeset
705 if (opJavaCall->_info) do_info(opJavaCall->_info);
a61af66fc99e Initial load
duke
parents:
diff changeset
706 do_call();
a61af66fc99e Initial load
duke
parents:
diff changeset
707 if (opJavaCall->_result->is_valid()) do_output(opJavaCall->_result);
a61af66fc99e Initial load
duke
parents:
diff changeset
708
a61af66fc99e Initial load
duke
parents:
diff changeset
709 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
710 }
a61af66fc99e Initial load
duke
parents:
diff changeset
711
a61af66fc99e Initial load
duke
parents:
diff changeset
712
a61af66fc99e Initial load
duke
parents:
diff changeset
713 // LIR_OpRTCall
a61af66fc99e Initial load
duke
parents:
diff changeset
714 case lir_rtcall: {
a61af66fc99e Initial load
duke
parents:
diff changeset
715 assert(op->as_OpRTCall() != NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
716 LIR_OpRTCall* opRTCall = (LIR_OpRTCall*)op;
a61af66fc99e Initial load
duke
parents:
diff changeset
717
a61af66fc99e Initial load
duke
parents:
diff changeset
718 // only visit register parameters
a61af66fc99e Initial load
duke
parents:
diff changeset
719 int n = opRTCall->_arguments->length();
a61af66fc99e Initial load
duke
parents:
diff changeset
720 for (int i = 0; i < n; i++) {
a61af66fc99e Initial load
duke
parents:
diff changeset
721 if (!opRTCall->_arguments->at(i)->is_pointer()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
722 do_input(*opRTCall->_arguments->adr_at(i));
a61af66fc99e Initial load
duke
parents:
diff changeset
723 }
a61af66fc99e Initial load
duke
parents:
diff changeset
724 }
a61af66fc99e Initial load
duke
parents:
diff changeset
725 if (opRTCall->_info) do_info(opRTCall->_info);
a61af66fc99e Initial load
duke
parents:
diff changeset
726 if (opRTCall->_tmp->is_valid()) do_temp(opRTCall->_tmp);
a61af66fc99e Initial load
duke
parents:
diff changeset
727 do_call();
a61af66fc99e Initial load
duke
parents:
diff changeset
728 if (opRTCall->_result->is_valid()) do_output(opRTCall->_result);
a61af66fc99e Initial load
duke
parents:
diff changeset
729
a61af66fc99e Initial load
duke
parents:
diff changeset
730 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
731 }
a61af66fc99e Initial load
duke
parents:
diff changeset
732
a61af66fc99e Initial load
duke
parents:
diff changeset
733
a61af66fc99e Initial load
duke
parents:
diff changeset
734 // LIR_OpArrayCopy
a61af66fc99e Initial load
duke
parents:
diff changeset
735 case lir_arraycopy: {
a61af66fc99e Initial load
duke
parents:
diff changeset
736 assert(op->as_OpArrayCopy() != NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
737 LIR_OpArrayCopy* opArrayCopy = (LIR_OpArrayCopy*)op;
a61af66fc99e Initial load
duke
parents:
diff changeset
738
a61af66fc99e Initial load
duke
parents:
diff changeset
739 assert(opArrayCopy->_result->is_illegal(), "unused");
a61af66fc99e Initial load
duke
parents:
diff changeset
740 assert(opArrayCopy->_src->is_valid(), "used"); do_input(opArrayCopy->_src); do_temp(opArrayCopy->_src);
a61af66fc99e Initial load
duke
parents:
diff changeset
741 assert(opArrayCopy->_src_pos->is_valid(), "used"); do_input(opArrayCopy->_src_pos); do_temp(opArrayCopy->_src_pos);
a61af66fc99e Initial load
duke
parents:
diff changeset
742 assert(opArrayCopy->_dst->is_valid(), "used"); do_input(opArrayCopy->_dst); do_temp(opArrayCopy->_dst);
a61af66fc99e Initial load
duke
parents:
diff changeset
743 assert(opArrayCopy->_dst_pos->is_valid(), "used"); do_input(opArrayCopy->_dst_pos); do_temp(opArrayCopy->_dst_pos);
a61af66fc99e Initial load
duke
parents:
diff changeset
744 assert(opArrayCopy->_length->is_valid(), "used"); do_input(opArrayCopy->_length); do_temp(opArrayCopy->_length);
a61af66fc99e Initial load
duke
parents:
diff changeset
745 assert(opArrayCopy->_tmp->is_valid(), "used"); do_temp(opArrayCopy->_tmp);
a61af66fc99e Initial load
duke
parents:
diff changeset
746 if (opArrayCopy->_info) do_info(opArrayCopy->_info);
a61af66fc99e Initial load
duke
parents:
diff changeset
747
a61af66fc99e Initial load
duke
parents:
diff changeset
748 // the implementation of arraycopy always has a call into the runtime
a61af66fc99e Initial load
duke
parents:
diff changeset
749 do_call();
a61af66fc99e Initial load
duke
parents:
diff changeset
750
a61af66fc99e Initial load
duke
parents:
diff changeset
751 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
752 }
a61af66fc99e Initial load
duke
parents:
diff changeset
753
a61af66fc99e Initial load
duke
parents:
diff changeset
754
a61af66fc99e Initial load
duke
parents:
diff changeset
755 // LIR_OpLock
a61af66fc99e Initial load
duke
parents:
diff changeset
756 case lir_lock:
a61af66fc99e Initial load
duke
parents:
diff changeset
757 case lir_unlock: {
a61af66fc99e Initial load
duke
parents:
diff changeset
758 assert(op->as_OpLock() != NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
759 LIR_OpLock* opLock = (LIR_OpLock*)op;
a61af66fc99e Initial load
duke
parents:
diff changeset
760
a61af66fc99e Initial load
duke
parents:
diff changeset
761 if (opLock->_info) do_info(opLock->_info);
a61af66fc99e Initial load
duke
parents:
diff changeset
762
a61af66fc99e Initial load
duke
parents:
diff changeset
763 // TODO: check if these operands really have to be temp
a61af66fc99e Initial load
duke
parents:
diff changeset
764 // (or if input is sufficient). This may have influence on the oop map!
a61af66fc99e Initial load
duke
parents:
diff changeset
765 assert(opLock->_lock->is_valid(), "used"); do_temp(opLock->_lock);
a61af66fc99e Initial load
duke
parents:
diff changeset
766 assert(opLock->_hdr->is_valid(), "used"); do_temp(opLock->_hdr);
a61af66fc99e Initial load
duke
parents:
diff changeset
767 assert(opLock->_obj->is_valid(), "used"); do_temp(opLock->_obj);
a61af66fc99e Initial load
duke
parents:
diff changeset
768
a61af66fc99e Initial load
duke
parents:
diff changeset
769 if (opLock->_scratch->is_valid()) do_temp(opLock->_scratch);
a61af66fc99e Initial load
duke
parents:
diff changeset
770 assert(opLock->_result->is_illegal(), "unused");
a61af66fc99e Initial load
duke
parents:
diff changeset
771
a61af66fc99e Initial load
duke
parents:
diff changeset
772 do_stub(opLock->_stub);
a61af66fc99e Initial load
duke
parents:
diff changeset
773
a61af66fc99e Initial load
duke
parents:
diff changeset
774 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
775 }
a61af66fc99e Initial load
duke
parents:
diff changeset
776
a61af66fc99e Initial load
duke
parents:
diff changeset
777
a61af66fc99e Initial load
duke
parents:
diff changeset
778 // LIR_OpDelay
a61af66fc99e Initial load
duke
parents:
diff changeset
779 case lir_delay_slot: {
a61af66fc99e Initial load
duke
parents:
diff changeset
780 assert(op->as_OpDelay() != NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
781 LIR_OpDelay* opDelay = (LIR_OpDelay*)op;
a61af66fc99e Initial load
duke
parents:
diff changeset
782
a61af66fc99e Initial load
duke
parents:
diff changeset
783 visit(opDelay->delay_op());
a61af66fc99e Initial load
duke
parents:
diff changeset
784 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
785 }
a61af66fc99e Initial load
duke
parents:
diff changeset
786
a61af66fc99e Initial load
duke
parents:
diff changeset
787 // LIR_OpTypeCheck
a61af66fc99e Initial load
duke
parents:
diff changeset
788 case lir_instanceof:
a61af66fc99e Initial load
duke
parents:
diff changeset
789 case lir_checkcast:
a61af66fc99e Initial load
duke
parents:
diff changeset
790 case lir_store_check: {
a61af66fc99e Initial load
duke
parents:
diff changeset
791 assert(op->as_OpTypeCheck() != NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
792 LIR_OpTypeCheck* opTypeCheck = (LIR_OpTypeCheck*)op;
a61af66fc99e Initial load
duke
parents:
diff changeset
793
a61af66fc99e Initial load
duke
parents:
diff changeset
794 if (opTypeCheck->_info_for_exception) do_info(opTypeCheck->_info_for_exception);
a61af66fc99e Initial load
duke
parents:
diff changeset
795 if (opTypeCheck->_info_for_patch) do_info(opTypeCheck->_info_for_patch);
a61af66fc99e Initial load
duke
parents:
diff changeset
796 if (opTypeCheck->_object->is_valid()) do_input(opTypeCheck->_object);
a61af66fc99e Initial load
duke
parents:
diff changeset
797 if (opTypeCheck->_array->is_valid()) do_input(opTypeCheck->_array);
a61af66fc99e Initial load
duke
parents:
diff changeset
798 if (opTypeCheck->_tmp1->is_valid()) do_temp(opTypeCheck->_tmp1);
a61af66fc99e Initial load
duke
parents:
diff changeset
799 if (opTypeCheck->_tmp2->is_valid()) do_temp(opTypeCheck->_tmp2);
a61af66fc99e Initial load
duke
parents:
diff changeset
800 if (opTypeCheck->_tmp3->is_valid()) do_temp(opTypeCheck->_tmp3);
a61af66fc99e Initial load
duke
parents:
diff changeset
801 if (opTypeCheck->_result->is_valid()) do_output(opTypeCheck->_result);
a61af66fc99e Initial load
duke
parents:
diff changeset
802 do_stub(opTypeCheck->_stub);
a61af66fc99e Initial load
duke
parents:
diff changeset
803 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
804 }
a61af66fc99e Initial load
duke
parents:
diff changeset
805
a61af66fc99e Initial load
duke
parents:
diff changeset
806 // LIR_OpCompareAndSwap
a61af66fc99e Initial load
duke
parents:
diff changeset
807 case lir_cas_long:
a61af66fc99e Initial load
duke
parents:
diff changeset
808 case lir_cas_obj:
a61af66fc99e Initial load
duke
parents:
diff changeset
809 case lir_cas_int: {
a61af66fc99e Initial load
duke
parents:
diff changeset
810 assert(op->as_OpCompareAndSwap() != NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
811 LIR_OpCompareAndSwap* opCompareAndSwap = (LIR_OpCompareAndSwap*)op;
a61af66fc99e Initial load
duke
parents:
diff changeset
812
a61af66fc99e Initial load
duke
parents:
diff changeset
813 if (opCompareAndSwap->_info) do_info(opCompareAndSwap->_info);
a61af66fc99e Initial load
duke
parents:
diff changeset
814 if (opCompareAndSwap->_addr->is_valid()) do_input(opCompareAndSwap->_addr);
a61af66fc99e Initial load
duke
parents:
diff changeset
815 if (opCompareAndSwap->_cmp_value->is_valid()) do_input(opCompareAndSwap->_cmp_value);
a61af66fc99e Initial load
duke
parents:
diff changeset
816 if (opCompareAndSwap->_new_value->is_valid()) do_input(opCompareAndSwap->_new_value);
a61af66fc99e Initial load
duke
parents:
diff changeset
817 if (opCompareAndSwap->_tmp1->is_valid()) do_temp(opCompareAndSwap->_tmp1);
a61af66fc99e Initial load
duke
parents:
diff changeset
818 if (opCompareAndSwap->_tmp2->is_valid()) do_temp(opCompareAndSwap->_tmp2);
a61af66fc99e Initial load
duke
parents:
diff changeset
819 if (opCompareAndSwap->_result->is_valid()) do_output(opCompareAndSwap->_result);
a61af66fc99e Initial load
duke
parents:
diff changeset
820
a61af66fc99e Initial load
duke
parents:
diff changeset
821 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
822 }
a61af66fc99e Initial load
duke
parents:
diff changeset
823
a61af66fc99e Initial load
duke
parents:
diff changeset
824
a61af66fc99e Initial load
duke
parents:
diff changeset
825 // LIR_OpAllocArray;
a61af66fc99e Initial load
duke
parents:
diff changeset
826 case lir_alloc_array: {
a61af66fc99e Initial load
duke
parents:
diff changeset
827 assert(op->as_OpAllocArray() != NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
828 LIR_OpAllocArray* opAllocArray = (LIR_OpAllocArray*)op;
a61af66fc99e Initial load
duke
parents:
diff changeset
829
a61af66fc99e Initial load
duke
parents:
diff changeset
830 if (opAllocArray->_info) do_info(opAllocArray->_info);
a61af66fc99e Initial load
duke
parents:
diff changeset
831 if (opAllocArray->_klass->is_valid()) do_input(opAllocArray->_klass); do_temp(opAllocArray->_klass);
a61af66fc99e Initial load
duke
parents:
diff changeset
832 if (opAllocArray->_len->is_valid()) do_input(opAllocArray->_len); do_temp(opAllocArray->_len);
a61af66fc99e Initial load
duke
parents:
diff changeset
833 if (opAllocArray->_tmp1->is_valid()) do_temp(opAllocArray->_tmp1);
a61af66fc99e Initial load
duke
parents:
diff changeset
834 if (opAllocArray->_tmp2->is_valid()) do_temp(opAllocArray->_tmp2);
a61af66fc99e Initial load
duke
parents:
diff changeset
835 if (opAllocArray->_tmp3->is_valid()) do_temp(opAllocArray->_tmp3);
a61af66fc99e Initial load
duke
parents:
diff changeset
836 if (opAllocArray->_tmp4->is_valid()) do_temp(opAllocArray->_tmp4);
a61af66fc99e Initial load
duke
parents:
diff changeset
837 if (opAllocArray->_result->is_valid()) do_output(opAllocArray->_result);
a61af66fc99e Initial load
duke
parents:
diff changeset
838 do_stub(opAllocArray->_stub);
a61af66fc99e Initial load
duke
parents:
diff changeset
839 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
840 }
a61af66fc99e Initial load
duke
parents:
diff changeset
841
a61af66fc99e Initial load
duke
parents:
diff changeset
842 // LIR_OpProfileCall:
a61af66fc99e Initial load
duke
parents:
diff changeset
843 case lir_profile_call: {
a61af66fc99e Initial load
duke
parents:
diff changeset
844 assert(op->as_OpProfileCall() != NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
845 LIR_OpProfileCall* opProfileCall = (LIR_OpProfileCall*)op;
a61af66fc99e Initial load
duke
parents:
diff changeset
846
a61af66fc99e Initial load
duke
parents:
diff changeset
847 if (opProfileCall->_recv->is_valid()) do_temp(opProfileCall->_recv);
a61af66fc99e Initial load
duke
parents:
diff changeset
848 assert(opProfileCall->_mdo->is_valid(), "used"); do_temp(opProfileCall->_mdo);
a61af66fc99e Initial load
duke
parents:
diff changeset
849 assert(opProfileCall->_tmp1->is_valid(), "used"); do_temp(opProfileCall->_tmp1);
a61af66fc99e Initial load
duke
parents:
diff changeset
850 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
851 }
a61af66fc99e Initial load
duke
parents:
diff changeset
852
a61af66fc99e Initial load
duke
parents:
diff changeset
853 default:
a61af66fc99e Initial load
duke
parents:
diff changeset
854 ShouldNotReachHere();
a61af66fc99e Initial load
duke
parents:
diff changeset
855 }
a61af66fc99e Initial load
duke
parents:
diff changeset
856 }
a61af66fc99e Initial load
duke
parents:
diff changeset
857
a61af66fc99e Initial load
duke
parents:
diff changeset
858
a61af66fc99e Initial load
duke
parents:
diff changeset
859 void LIR_OpVisitState::do_stub(CodeStub* stub) {
a61af66fc99e Initial load
duke
parents:
diff changeset
860 if (stub != NULL) {
a61af66fc99e Initial load
duke
parents:
diff changeset
861 stub->visit(this);
a61af66fc99e Initial load
duke
parents:
diff changeset
862 }
a61af66fc99e Initial load
duke
parents:
diff changeset
863 }
a61af66fc99e Initial load
duke
parents:
diff changeset
864
a61af66fc99e Initial load
duke
parents:
diff changeset
865 XHandlers* LIR_OpVisitState::all_xhandler() {
a61af66fc99e Initial load
duke
parents:
diff changeset
866 XHandlers* result = NULL;
a61af66fc99e Initial load
duke
parents:
diff changeset
867
a61af66fc99e Initial load
duke
parents:
diff changeset
868 int i;
a61af66fc99e Initial load
duke
parents:
diff changeset
869 for (i = 0; i < info_count(); i++) {
a61af66fc99e Initial load
duke
parents:
diff changeset
870 if (info_at(i)->exception_handlers() != NULL) {
a61af66fc99e Initial load
duke
parents:
diff changeset
871 result = info_at(i)->exception_handlers();
a61af66fc99e Initial load
duke
parents:
diff changeset
872 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
873 }
a61af66fc99e Initial load
duke
parents:
diff changeset
874 }
a61af66fc99e Initial load
duke
parents:
diff changeset
875
a61af66fc99e Initial load
duke
parents:
diff changeset
876 #ifdef ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
877 for (i = 0; i < info_count(); i++) {
a61af66fc99e Initial load
duke
parents:
diff changeset
878 assert(info_at(i)->exception_handlers() == NULL ||
a61af66fc99e Initial load
duke
parents:
diff changeset
879 info_at(i)->exception_handlers() == result,
a61af66fc99e Initial load
duke
parents:
diff changeset
880 "only one xhandler list allowed per LIR-operation");
a61af66fc99e Initial load
duke
parents:
diff changeset
881 }
a61af66fc99e Initial load
duke
parents:
diff changeset
882 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
883
a61af66fc99e Initial load
duke
parents:
diff changeset
884 if (result != NULL) {
a61af66fc99e Initial load
duke
parents:
diff changeset
885 return result;
a61af66fc99e Initial load
duke
parents:
diff changeset
886 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
887 return new XHandlers();
a61af66fc99e Initial load
duke
parents:
diff changeset
888 }
a61af66fc99e Initial load
duke
parents:
diff changeset
889
a61af66fc99e Initial load
duke
parents:
diff changeset
890 return result;
a61af66fc99e Initial load
duke
parents:
diff changeset
891 }
a61af66fc99e Initial load
duke
parents:
diff changeset
892
a61af66fc99e Initial load
duke
parents:
diff changeset
893
a61af66fc99e Initial load
duke
parents:
diff changeset
894 #ifdef ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
895 bool LIR_OpVisitState::no_operands(LIR_Op* op) {
a61af66fc99e Initial load
duke
parents:
diff changeset
896 visit(op);
a61af66fc99e Initial load
duke
parents:
diff changeset
897
a61af66fc99e Initial load
duke
parents:
diff changeset
898 return opr_count(inputMode) == 0 &&
a61af66fc99e Initial load
duke
parents:
diff changeset
899 opr_count(outputMode) == 0 &&
a61af66fc99e Initial load
duke
parents:
diff changeset
900 opr_count(tempMode) == 0 &&
a61af66fc99e Initial load
duke
parents:
diff changeset
901 info_count() == 0 &&
a61af66fc99e Initial load
duke
parents:
diff changeset
902 !has_call() &&
a61af66fc99e Initial load
duke
parents:
diff changeset
903 !has_slow_case();
a61af66fc99e Initial load
duke
parents:
diff changeset
904 }
a61af66fc99e Initial load
duke
parents:
diff changeset
905 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
906
a61af66fc99e Initial load
duke
parents:
diff changeset
907 //---------------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
908
a61af66fc99e Initial load
duke
parents:
diff changeset
909
a61af66fc99e Initial load
duke
parents:
diff changeset
910 void LIR_OpJavaCall::emit_code(LIR_Assembler* masm) {
a61af66fc99e Initial load
duke
parents:
diff changeset
911 masm->emit_call(this);
a61af66fc99e Initial load
duke
parents:
diff changeset
912 }
a61af66fc99e Initial load
duke
parents:
diff changeset
913
a61af66fc99e Initial load
duke
parents:
diff changeset
914 void LIR_OpRTCall::emit_code(LIR_Assembler* masm) {
a61af66fc99e Initial load
duke
parents:
diff changeset
915 masm->emit_rtcall(this);
a61af66fc99e Initial load
duke
parents:
diff changeset
916 }
a61af66fc99e Initial load
duke
parents:
diff changeset
917
a61af66fc99e Initial load
duke
parents:
diff changeset
918 void LIR_OpLabel::emit_code(LIR_Assembler* masm) {
a61af66fc99e Initial load
duke
parents:
diff changeset
919 masm->emit_opLabel(this);
a61af66fc99e Initial load
duke
parents:
diff changeset
920 }
a61af66fc99e Initial load
duke
parents:
diff changeset
921
a61af66fc99e Initial load
duke
parents:
diff changeset
922 void LIR_OpArrayCopy::emit_code(LIR_Assembler* masm) {
a61af66fc99e Initial load
duke
parents:
diff changeset
923 masm->emit_arraycopy(this);
a61af66fc99e Initial load
duke
parents:
diff changeset
924 masm->emit_code_stub(stub());
a61af66fc99e Initial load
duke
parents:
diff changeset
925 }
a61af66fc99e Initial load
duke
parents:
diff changeset
926
a61af66fc99e Initial load
duke
parents:
diff changeset
927 void LIR_Op0::emit_code(LIR_Assembler* masm) {
a61af66fc99e Initial load
duke
parents:
diff changeset
928 masm->emit_op0(this);
a61af66fc99e Initial load
duke
parents:
diff changeset
929 }
a61af66fc99e Initial load
duke
parents:
diff changeset
930
a61af66fc99e Initial load
duke
parents:
diff changeset
931 void LIR_Op1::emit_code(LIR_Assembler* masm) {
a61af66fc99e Initial load
duke
parents:
diff changeset
932 masm->emit_op1(this);
a61af66fc99e Initial load
duke
parents:
diff changeset
933 }
a61af66fc99e Initial load
duke
parents:
diff changeset
934
a61af66fc99e Initial load
duke
parents:
diff changeset
935 void LIR_OpAllocObj::emit_code(LIR_Assembler* masm) {
a61af66fc99e Initial load
duke
parents:
diff changeset
936 masm->emit_alloc_obj(this);
a61af66fc99e Initial load
duke
parents:
diff changeset
937 masm->emit_code_stub(stub());
a61af66fc99e Initial load
duke
parents:
diff changeset
938 }
a61af66fc99e Initial load
duke
parents:
diff changeset
939
a61af66fc99e Initial load
duke
parents:
diff changeset
940 void LIR_OpBranch::emit_code(LIR_Assembler* masm) {
a61af66fc99e Initial load
duke
parents:
diff changeset
941 masm->emit_opBranch(this);
a61af66fc99e Initial load
duke
parents:
diff changeset
942 if (stub()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
943 masm->emit_code_stub(stub());
a61af66fc99e Initial load
duke
parents:
diff changeset
944 }
a61af66fc99e Initial load
duke
parents:
diff changeset
945 }
a61af66fc99e Initial load
duke
parents:
diff changeset
946
a61af66fc99e Initial load
duke
parents:
diff changeset
947 void LIR_OpConvert::emit_code(LIR_Assembler* masm) {
a61af66fc99e Initial load
duke
parents:
diff changeset
948 masm->emit_opConvert(this);
a61af66fc99e Initial load
duke
parents:
diff changeset
949 if (stub() != NULL) {
a61af66fc99e Initial load
duke
parents:
diff changeset
950 masm->emit_code_stub(stub());
a61af66fc99e Initial load
duke
parents:
diff changeset
951 }
a61af66fc99e Initial load
duke
parents:
diff changeset
952 }
a61af66fc99e Initial load
duke
parents:
diff changeset
953
a61af66fc99e Initial load
duke
parents:
diff changeset
954 void LIR_Op2::emit_code(LIR_Assembler* masm) {
a61af66fc99e Initial load
duke
parents:
diff changeset
955 masm->emit_op2(this);
a61af66fc99e Initial load
duke
parents:
diff changeset
956 }
a61af66fc99e Initial load
duke
parents:
diff changeset
957
a61af66fc99e Initial load
duke
parents:
diff changeset
958 void LIR_OpAllocArray::emit_code(LIR_Assembler* masm) {
a61af66fc99e Initial load
duke
parents:
diff changeset
959 masm->emit_alloc_array(this);
a61af66fc99e Initial load
duke
parents:
diff changeset
960 masm->emit_code_stub(stub());
a61af66fc99e Initial load
duke
parents:
diff changeset
961 }
a61af66fc99e Initial load
duke
parents:
diff changeset
962
a61af66fc99e Initial load
duke
parents:
diff changeset
963 void LIR_OpTypeCheck::emit_code(LIR_Assembler* masm) {
a61af66fc99e Initial load
duke
parents:
diff changeset
964 masm->emit_opTypeCheck(this);
a61af66fc99e Initial load
duke
parents:
diff changeset
965 if (stub()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
966 masm->emit_code_stub(stub());
a61af66fc99e Initial load
duke
parents:
diff changeset
967 }
a61af66fc99e Initial load
duke
parents:
diff changeset
968 }
a61af66fc99e Initial load
duke
parents:
diff changeset
969
a61af66fc99e Initial load
duke
parents:
diff changeset
970 void LIR_OpCompareAndSwap::emit_code(LIR_Assembler* masm) {
a61af66fc99e Initial load
duke
parents:
diff changeset
971 masm->emit_compare_and_swap(this);
a61af66fc99e Initial load
duke
parents:
diff changeset
972 }
a61af66fc99e Initial load
duke
parents:
diff changeset
973
a61af66fc99e Initial load
duke
parents:
diff changeset
974 void LIR_Op3::emit_code(LIR_Assembler* masm) {
a61af66fc99e Initial load
duke
parents:
diff changeset
975 masm->emit_op3(this);
a61af66fc99e Initial load
duke
parents:
diff changeset
976 }
a61af66fc99e Initial load
duke
parents:
diff changeset
977
a61af66fc99e Initial load
duke
parents:
diff changeset
978 void LIR_OpLock::emit_code(LIR_Assembler* masm) {
a61af66fc99e Initial load
duke
parents:
diff changeset
979 masm->emit_lock(this);
a61af66fc99e Initial load
duke
parents:
diff changeset
980 if (stub()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
981 masm->emit_code_stub(stub());
a61af66fc99e Initial load
duke
parents:
diff changeset
982 }
a61af66fc99e Initial load
duke
parents:
diff changeset
983 }
a61af66fc99e Initial load
duke
parents:
diff changeset
984
a61af66fc99e Initial load
duke
parents:
diff changeset
985
a61af66fc99e Initial load
duke
parents:
diff changeset
986 void LIR_OpDelay::emit_code(LIR_Assembler* masm) {
a61af66fc99e Initial load
duke
parents:
diff changeset
987 masm->emit_delay(this);
a61af66fc99e Initial load
duke
parents:
diff changeset
988 }
a61af66fc99e Initial load
duke
parents:
diff changeset
989
a61af66fc99e Initial load
duke
parents:
diff changeset
990
a61af66fc99e Initial load
duke
parents:
diff changeset
991 void LIR_OpProfileCall::emit_code(LIR_Assembler* masm) {
a61af66fc99e Initial load
duke
parents:
diff changeset
992 masm->emit_profile_call(this);
a61af66fc99e Initial load
duke
parents:
diff changeset
993 }
a61af66fc99e Initial load
duke
parents:
diff changeset
994
a61af66fc99e Initial load
duke
parents:
diff changeset
995
a61af66fc99e Initial load
duke
parents:
diff changeset
996 // LIR_List
a61af66fc99e Initial load
duke
parents:
diff changeset
997 LIR_List::LIR_List(Compilation* compilation, BlockBegin* block)
a61af66fc99e Initial load
duke
parents:
diff changeset
998 : _operations(8)
a61af66fc99e Initial load
duke
parents:
diff changeset
999 , _compilation(compilation)
a61af66fc99e Initial load
duke
parents:
diff changeset
1000 #ifndef PRODUCT
a61af66fc99e Initial load
duke
parents:
diff changeset
1001 , _block(block)
a61af66fc99e Initial load
duke
parents:
diff changeset
1002 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
1003 #ifdef ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
1004 , _file(NULL)
a61af66fc99e Initial load
duke
parents:
diff changeset
1005 , _line(0)
a61af66fc99e Initial load
duke
parents:
diff changeset
1006 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
1007 { }
a61af66fc99e Initial load
duke
parents:
diff changeset
1008
a61af66fc99e Initial load
duke
parents:
diff changeset
1009
a61af66fc99e Initial load
duke
parents:
diff changeset
1010 #ifdef ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
1011 void LIR_List::set_file_and_line(const char * file, int line) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1012 const char * f = strrchr(file, '/');
a61af66fc99e Initial load
duke
parents:
diff changeset
1013 if (f == NULL) f = strrchr(file, '\\');
a61af66fc99e Initial load
duke
parents:
diff changeset
1014 if (f == NULL) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1015 f = file;
a61af66fc99e Initial load
duke
parents:
diff changeset
1016 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1017 f++;
a61af66fc99e Initial load
duke
parents:
diff changeset
1018 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1019 _file = f;
a61af66fc99e Initial load
duke
parents:
diff changeset
1020 _line = line;
a61af66fc99e Initial load
duke
parents:
diff changeset
1021 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1022 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
1023
a61af66fc99e Initial load
duke
parents:
diff changeset
1024
a61af66fc99e Initial load
duke
parents:
diff changeset
1025 void LIR_List::append(LIR_InsertionBuffer* buffer) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1026 assert(this == buffer->lir_list(), "wrong lir list");
a61af66fc99e Initial load
duke
parents:
diff changeset
1027 const int n = _operations.length();
a61af66fc99e Initial load
duke
parents:
diff changeset
1028
a61af66fc99e Initial load
duke
parents:
diff changeset
1029 if (buffer->number_of_ops() > 0) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1030 // increase size of instructions list
a61af66fc99e Initial load
duke
parents:
diff changeset
1031 _operations.at_grow(n + buffer->number_of_ops() - 1, NULL);
a61af66fc99e Initial load
duke
parents:
diff changeset
1032 // insert ops from buffer into instructions list
a61af66fc99e Initial load
duke
parents:
diff changeset
1033 int op_index = buffer->number_of_ops() - 1;
a61af66fc99e Initial load
duke
parents:
diff changeset
1034 int ip_index = buffer->number_of_insertion_points() - 1;
a61af66fc99e Initial load
duke
parents:
diff changeset
1035 int from_index = n - 1;
a61af66fc99e Initial load
duke
parents:
diff changeset
1036 int to_index = _operations.length() - 1;
a61af66fc99e Initial load
duke
parents:
diff changeset
1037 for (; ip_index >= 0; ip_index --) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1038 int index = buffer->index_at(ip_index);
a61af66fc99e Initial load
duke
parents:
diff changeset
1039 // make room after insertion point
a61af66fc99e Initial load
duke
parents:
diff changeset
1040 while (index < from_index) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1041 _operations.at_put(to_index --, _operations.at(from_index --));
a61af66fc99e Initial load
duke
parents:
diff changeset
1042 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1043 // insert ops from buffer
a61af66fc99e Initial load
duke
parents:
diff changeset
1044 for (int i = buffer->count_at(ip_index); i > 0; i --) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1045 _operations.at_put(to_index --, buffer->op_at(op_index --));
a61af66fc99e Initial load
duke
parents:
diff changeset
1046 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1047 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1048 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1049
a61af66fc99e Initial load
duke
parents:
diff changeset
1050 buffer->finish();
a61af66fc99e Initial load
duke
parents:
diff changeset
1051 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1052
a61af66fc99e Initial load
duke
parents:
diff changeset
1053
a61af66fc99e Initial load
duke
parents:
diff changeset
1054 void LIR_List::oop2reg_patch(jobject o, LIR_Opr reg, CodeEmitInfo* info) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1055 append(new LIR_Op1(lir_move, LIR_OprFact::oopConst(o), reg, T_OBJECT, lir_patch_normal, info));
a61af66fc99e Initial load
duke
parents:
diff changeset
1056 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1057
a61af66fc99e Initial load
duke
parents:
diff changeset
1058
a61af66fc99e Initial load
duke
parents:
diff changeset
1059 void LIR_List::load(LIR_Address* addr, LIR_Opr src, CodeEmitInfo* info, LIR_PatchCode patch_code) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1060 append(new LIR_Op1(
a61af66fc99e Initial load
duke
parents:
diff changeset
1061 lir_move,
a61af66fc99e Initial load
duke
parents:
diff changeset
1062 LIR_OprFact::address(addr),
a61af66fc99e Initial load
duke
parents:
diff changeset
1063 src,
a61af66fc99e Initial load
duke
parents:
diff changeset
1064 addr->type(),
a61af66fc99e Initial load
duke
parents:
diff changeset
1065 patch_code,
a61af66fc99e Initial load
duke
parents:
diff changeset
1066 info));
a61af66fc99e Initial load
duke
parents:
diff changeset
1067 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1068
a61af66fc99e Initial load
duke
parents:
diff changeset
1069
a61af66fc99e Initial load
duke
parents:
diff changeset
1070 void LIR_List::volatile_load_mem_reg(LIR_Address* address, LIR_Opr dst, CodeEmitInfo* info, LIR_PatchCode patch_code) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1071 append(new LIR_Op1(
a61af66fc99e Initial load
duke
parents:
diff changeset
1072 lir_move,
a61af66fc99e Initial load
duke
parents:
diff changeset
1073 LIR_OprFact::address(address),
a61af66fc99e Initial load
duke
parents:
diff changeset
1074 dst,
a61af66fc99e Initial load
duke
parents:
diff changeset
1075 address->type(),
a61af66fc99e Initial load
duke
parents:
diff changeset
1076 patch_code,
a61af66fc99e Initial load
duke
parents:
diff changeset
1077 info, lir_move_volatile));
a61af66fc99e Initial load
duke
parents:
diff changeset
1078 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1079
a61af66fc99e Initial load
duke
parents:
diff changeset
1080 void LIR_List::volatile_load_unsafe_reg(LIR_Opr base, LIR_Opr offset, LIR_Opr dst, BasicType type, CodeEmitInfo* info, LIR_PatchCode patch_code) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1081 append(new LIR_Op1(
a61af66fc99e Initial load
duke
parents:
diff changeset
1082 lir_move,
a61af66fc99e Initial load
duke
parents:
diff changeset
1083 LIR_OprFact::address(new LIR_Address(base, offset, type)),
a61af66fc99e Initial load
duke
parents:
diff changeset
1084 dst,
a61af66fc99e Initial load
duke
parents:
diff changeset
1085 type,
a61af66fc99e Initial load
duke
parents:
diff changeset
1086 patch_code,
a61af66fc99e Initial load
duke
parents:
diff changeset
1087 info, lir_move_volatile));
a61af66fc99e Initial load
duke
parents:
diff changeset
1088 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1089
a61af66fc99e Initial load
duke
parents:
diff changeset
1090
a61af66fc99e Initial load
duke
parents:
diff changeset
1091 void LIR_List::prefetch(LIR_Address* addr, bool is_store) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1092 append(new LIR_Op1(
a61af66fc99e Initial load
duke
parents:
diff changeset
1093 is_store ? lir_prefetchw : lir_prefetchr,
a61af66fc99e Initial load
duke
parents:
diff changeset
1094 LIR_OprFact::address(addr)));
a61af66fc99e Initial load
duke
parents:
diff changeset
1095 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1096
a61af66fc99e Initial load
duke
parents:
diff changeset
1097
a61af66fc99e Initial load
duke
parents:
diff changeset
1098 void LIR_List::store_mem_int(jint v, LIR_Opr base, int offset_in_bytes, BasicType type, CodeEmitInfo* info, LIR_PatchCode patch_code) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1099 append(new LIR_Op1(
a61af66fc99e Initial load
duke
parents:
diff changeset
1100 lir_move,
a61af66fc99e Initial load
duke
parents:
diff changeset
1101 LIR_OprFact::intConst(v),
a61af66fc99e Initial load
duke
parents:
diff changeset
1102 LIR_OprFact::address(new LIR_Address(base, offset_in_bytes, type)),
a61af66fc99e Initial load
duke
parents:
diff changeset
1103 type,
a61af66fc99e Initial load
duke
parents:
diff changeset
1104 patch_code,
a61af66fc99e Initial load
duke
parents:
diff changeset
1105 info));
a61af66fc99e Initial load
duke
parents:
diff changeset
1106 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1107
a61af66fc99e Initial load
duke
parents:
diff changeset
1108
a61af66fc99e Initial load
duke
parents:
diff changeset
1109 void LIR_List::store_mem_oop(jobject o, LIR_Opr base, int offset_in_bytes, BasicType type, CodeEmitInfo* info, LIR_PatchCode patch_code) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1110 append(new LIR_Op1(
a61af66fc99e Initial load
duke
parents:
diff changeset
1111 lir_move,
a61af66fc99e Initial load
duke
parents:
diff changeset
1112 LIR_OprFact::oopConst(o),
a61af66fc99e Initial load
duke
parents:
diff changeset
1113 LIR_OprFact::address(new LIR_Address(base, offset_in_bytes, type)),
a61af66fc99e Initial load
duke
parents:
diff changeset
1114 type,
a61af66fc99e Initial load
duke
parents:
diff changeset
1115 patch_code,
a61af66fc99e Initial load
duke
parents:
diff changeset
1116 info));
a61af66fc99e Initial load
duke
parents:
diff changeset
1117 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1118
a61af66fc99e Initial load
duke
parents:
diff changeset
1119
a61af66fc99e Initial load
duke
parents:
diff changeset
1120 void LIR_List::store(LIR_Opr src, LIR_Address* addr, CodeEmitInfo* info, LIR_PatchCode patch_code) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1121 append(new LIR_Op1(
a61af66fc99e Initial load
duke
parents:
diff changeset
1122 lir_move,
a61af66fc99e Initial load
duke
parents:
diff changeset
1123 src,
a61af66fc99e Initial load
duke
parents:
diff changeset
1124 LIR_OprFact::address(addr),
a61af66fc99e Initial load
duke
parents:
diff changeset
1125 addr->type(),
a61af66fc99e Initial load
duke
parents:
diff changeset
1126 patch_code,
a61af66fc99e Initial load
duke
parents:
diff changeset
1127 info));
a61af66fc99e Initial load
duke
parents:
diff changeset
1128 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1129
a61af66fc99e Initial load
duke
parents:
diff changeset
1130
a61af66fc99e Initial load
duke
parents:
diff changeset
1131 void LIR_List::volatile_store_mem_reg(LIR_Opr src, LIR_Address* addr, CodeEmitInfo* info, LIR_PatchCode patch_code) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1132 append(new LIR_Op1(
a61af66fc99e Initial load
duke
parents:
diff changeset
1133 lir_move,
a61af66fc99e Initial load
duke
parents:
diff changeset
1134 src,
a61af66fc99e Initial load
duke
parents:
diff changeset
1135 LIR_OprFact::address(addr),
a61af66fc99e Initial load
duke
parents:
diff changeset
1136 addr->type(),
a61af66fc99e Initial load
duke
parents:
diff changeset
1137 patch_code,
a61af66fc99e Initial load
duke
parents:
diff changeset
1138 info,
a61af66fc99e Initial load
duke
parents:
diff changeset
1139 lir_move_volatile));
a61af66fc99e Initial load
duke
parents:
diff changeset
1140 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1141
a61af66fc99e Initial load
duke
parents:
diff changeset
1142 void LIR_List::volatile_store_unsafe_reg(LIR_Opr src, LIR_Opr base, LIR_Opr offset, BasicType type, CodeEmitInfo* info, LIR_PatchCode patch_code) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1143 append(new LIR_Op1(
a61af66fc99e Initial load
duke
parents:
diff changeset
1144 lir_move,
a61af66fc99e Initial load
duke
parents:
diff changeset
1145 src,
a61af66fc99e Initial load
duke
parents:
diff changeset
1146 LIR_OprFact::address(new LIR_Address(base, offset, type)),
a61af66fc99e Initial load
duke
parents:
diff changeset
1147 type,
a61af66fc99e Initial load
duke
parents:
diff changeset
1148 patch_code,
a61af66fc99e Initial load
duke
parents:
diff changeset
1149 info, lir_move_volatile));
a61af66fc99e Initial load
duke
parents:
diff changeset
1150 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1151
a61af66fc99e Initial load
duke
parents:
diff changeset
1152
a61af66fc99e Initial load
duke
parents:
diff changeset
1153 void LIR_List::idiv(LIR_Opr left, LIR_Opr right, LIR_Opr res, LIR_Opr tmp, CodeEmitInfo* info) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1154 append(new LIR_Op3(
a61af66fc99e Initial load
duke
parents:
diff changeset
1155 lir_idiv,
a61af66fc99e Initial load
duke
parents:
diff changeset
1156 left,
a61af66fc99e Initial load
duke
parents:
diff changeset
1157 right,
a61af66fc99e Initial load
duke
parents:
diff changeset
1158 tmp,
a61af66fc99e Initial load
duke
parents:
diff changeset
1159 res,
a61af66fc99e Initial load
duke
parents:
diff changeset
1160 info));
a61af66fc99e Initial load
duke
parents:
diff changeset
1161 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1162
a61af66fc99e Initial load
duke
parents:
diff changeset
1163
a61af66fc99e Initial load
duke
parents:
diff changeset
1164 void LIR_List::idiv(LIR_Opr left, int right, LIR_Opr res, LIR_Opr tmp, CodeEmitInfo* info) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1165 append(new LIR_Op3(
a61af66fc99e Initial load
duke
parents:
diff changeset
1166 lir_idiv,
a61af66fc99e Initial load
duke
parents:
diff changeset
1167 left,
a61af66fc99e Initial load
duke
parents:
diff changeset
1168 LIR_OprFact::intConst(right),
a61af66fc99e Initial load
duke
parents:
diff changeset
1169 tmp,
a61af66fc99e Initial load
duke
parents:
diff changeset
1170 res,
a61af66fc99e Initial load
duke
parents:
diff changeset
1171 info));
a61af66fc99e Initial load
duke
parents:
diff changeset
1172 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1173
a61af66fc99e Initial load
duke
parents:
diff changeset
1174
a61af66fc99e Initial load
duke
parents:
diff changeset
1175 void LIR_List::irem(LIR_Opr left, LIR_Opr right, LIR_Opr res, LIR_Opr tmp, CodeEmitInfo* info) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1176 append(new LIR_Op3(
a61af66fc99e Initial load
duke
parents:
diff changeset
1177 lir_irem,
a61af66fc99e Initial load
duke
parents:
diff changeset
1178 left,
a61af66fc99e Initial load
duke
parents:
diff changeset
1179 right,
a61af66fc99e Initial load
duke
parents:
diff changeset
1180 tmp,
a61af66fc99e Initial load
duke
parents:
diff changeset
1181 res,
a61af66fc99e Initial load
duke
parents:
diff changeset
1182 info));
a61af66fc99e Initial load
duke
parents:
diff changeset
1183 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1184
a61af66fc99e Initial load
duke
parents:
diff changeset
1185
a61af66fc99e Initial load
duke
parents:
diff changeset
1186 void LIR_List::irem(LIR_Opr left, int right, LIR_Opr res, LIR_Opr tmp, CodeEmitInfo* info) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1187 append(new LIR_Op3(
a61af66fc99e Initial load
duke
parents:
diff changeset
1188 lir_irem,
a61af66fc99e Initial load
duke
parents:
diff changeset
1189 left,
a61af66fc99e Initial load
duke
parents:
diff changeset
1190 LIR_OprFact::intConst(right),
a61af66fc99e Initial load
duke
parents:
diff changeset
1191 tmp,
a61af66fc99e Initial load
duke
parents:
diff changeset
1192 res,
a61af66fc99e Initial load
duke
parents:
diff changeset
1193 info));
a61af66fc99e Initial load
duke
parents:
diff changeset
1194 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1195
a61af66fc99e Initial load
duke
parents:
diff changeset
1196
a61af66fc99e Initial load
duke
parents:
diff changeset
1197 void LIR_List::cmp_mem_int(LIR_Condition condition, LIR_Opr base, int disp, int c, CodeEmitInfo* info) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1198 append(new LIR_Op2(
a61af66fc99e Initial load
duke
parents:
diff changeset
1199 lir_cmp,
a61af66fc99e Initial load
duke
parents:
diff changeset
1200 condition,
a61af66fc99e Initial load
duke
parents:
diff changeset
1201 LIR_OprFact::address(new LIR_Address(base, disp, T_INT)),
a61af66fc99e Initial load
duke
parents:
diff changeset
1202 LIR_OprFact::intConst(c),
a61af66fc99e Initial load
duke
parents:
diff changeset
1203 info));
a61af66fc99e Initial load
duke
parents:
diff changeset
1204 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1205
a61af66fc99e Initial load
duke
parents:
diff changeset
1206
a61af66fc99e Initial load
duke
parents:
diff changeset
1207 void LIR_List::cmp_reg_mem(LIR_Condition condition, LIR_Opr reg, LIR_Address* addr, CodeEmitInfo* info) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1208 append(new LIR_Op2(
a61af66fc99e Initial load
duke
parents:
diff changeset
1209 lir_cmp,
a61af66fc99e Initial load
duke
parents:
diff changeset
1210 condition,
a61af66fc99e Initial load
duke
parents:
diff changeset
1211 reg,
a61af66fc99e Initial load
duke
parents:
diff changeset
1212 LIR_OprFact::address(addr),
a61af66fc99e Initial load
duke
parents:
diff changeset
1213 info));
a61af66fc99e Initial load
duke
parents:
diff changeset
1214 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1215
a61af66fc99e Initial load
duke
parents:
diff changeset
1216 void LIR_List::allocate_object(LIR_Opr dst, LIR_Opr t1, LIR_Opr t2, LIR_Opr t3, LIR_Opr t4,
a61af66fc99e Initial load
duke
parents:
diff changeset
1217 int header_size, int object_size, LIR_Opr klass, bool init_check, CodeStub* stub) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1218 append(new LIR_OpAllocObj(
a61af66fc99e Initial load
duke
parents:
diff changeset
1219 klass,
a61af66fc99e Initial load
duke
parents:
diff changeset
1220 dst,
a61af66fc99e Initial load
duke
parents:
diff changeset
1221 t1,
a61af66fc99e Initial load
duke
parents:
diff changeset
1222 t2,
a61af66fc99e Initial load
duke
parents:
diff changeset
1223 t3,
a61af66fc99e Initial load
duke
parents:
diff changeset
1224 t4,
a61af66fc99e Initial load
duke
parents:
diff changeset
1225 header_size,
a61af66fc99e Initial load
duke
parents:
diff changeset
1226 object_size,
a61af66fc99e Initial load
duke
parents:
diff changeset
1227 init_check,
a61af66fc99e Initial load
duke
parents:
diff changeset
1228 stub));
a61af66fc99e Initial load
duke
parents:
diff changeset
1229 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1230
a61af66fc99e Initial load
duke
parents:
diff changeset
1231 void LIR_List::allocate_array(LIR_Opr dst, LIR_Opr len, LIR_Opr t1,LIR_Opr t2, LIR_Opr t3,LIR_Opr t4, BasicType type, LIR_Opr klass, CodeStub* stub) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1232 append(new LIR_OpAllocArray(
a61af66fc99e Initial load
duke
parents:
diff changeset
1233 klass,
a61af66fc99e Initial load
duke
parents:
diff changeset
1234 len,
a61af66fc99e Initial load
duke
parents:
diff changeset
1235 dst,
a61af66fc99e Initial load
duke
parents:
diff changeset
1236 t1,
a61af66fc99e Initial load
duke
parents:
diff changeset
1237 t2,
a61af66fc99e Initial load
duke
parents:
diff changeset
1238 t3,
a61af66fc99e Initial load
duke
parents:
diff changeset
1239 t4,
a61af66fc99e Initial load
duke
parents:
diff changeset
1240 type,
a61af66fc99e Initial load
duke
parents:
diff changeset
1241 stub));
a61af66fc99e Initial load
duke
parents:
diff changeset
1242 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1243
a61af66fc99e Initial load
duke
parents:
diff changeset
1244 void LIR_List::shift_left(LIR_Opr value, LIR_Opr count, LIR_Opr dst, LIR_Opr tmp) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1245 append(new LIR_Op2(
a61af66fc99e Initial load
duke
parents:
diff changeset
1246 lir_shl,
a61af66fc99e Initial load
duke
parents:
diff changeset
1247 value,
a61af66fc99e Initial load
duke
parents:
diff changeset
1248 count,
a61af66fc99e Initial load
duke
parents:
diff changeset
1249 dst,
a61af66fc99e Initial load
duke
parents:
diff changeset
1250 tmp));
a61af66fc99e Initial load
duke
parents:
diff changeset
1251 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1252
a61af66fc99e Initial load
duke
parents:
diff changeset
1253 void LIR_List::shift_right(LIR_Opr value, LIR_Opr count, LIR_Opr dst, LIR_Opr tmp) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1254 append(new LIR_Op2(
a61af66fc99e Initial load
duke
parents:
diff changeset
1255 lir_shr,
a61af66fc99e Initial load
duke
parents:
diff changeset
1256 value,
a61af66fc99e Initial load
duke
parents:
diff changeset
1257 count,
a61af66fc99e Initial load
duke
parents:
diff changeset
1258 dst,
a61af66fc99e Initial load
duke
parents:
diff changeset
1259 tmp));
a61af66fc99e Initial load
duke
parents:
diff changeset
1260 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1261
a61af66fc99e Initial load
duke
parents:
diff changeset
1262
a61af66fc99e Initial load
duke
parents:
diff changeset
1263 void LIR_List::unsigned_shift_right(LIR_Opr value, LIR_Opr count, LIR_Opr dst, LIR_Opr tmp) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1264 append(new LIR_Op2(
a61af66fc99e Initial load
duke
parents:
diff changeset
1265 lir_ushr,
a61af66fc99e Initial load
duke
parents:
diff changeset
1266 value,
a61af66fc99e Initial load
duke
parents:
diff changeset
1267 count,
a61af66fc99e Initial load
duke
parents:
diff changeset
1268 dst,
a61af66fc99e Initial load
duke
parents:
diff changeset
1269 tmp));
a61af66fc99e Initial load
duke
parents:
diff changeset
1270 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1271
a61af66fc99e Initial load
duke
parents:
diff changeset
1272 void LIR_List::fcmp2int(LIR_Opr left, LIR_Opr right, LIR_Opr dst, bool is_unordered_less) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1273 append(new LIR_Op2(is_unordered_less ? lir_ucmp_fd2i : lir_cmp_fd2i,
a61af66fc99e Initial load
duke
parents:
diff changeset
1274 left,
a61af66fc99e Initial load
duke
parents:
diff changeset
1275 right,
a61af66fc99e Initial load
duke
parents:
diff changeset
1276 dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
1277 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1278
a61af66fc99e Initial load
duke
parents:
diff changeset
1279 void LIR_List::lock_object(LIR_Opr hdr, LIR_Opr obj, LIR_Opr lock, LIR_Opr scratch, CodeStub* stub, CodeEmitInfo* info) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1280 append(new LIR_OpLock(
a61af66fc99e Initial load
duke
parents:
diff changeset
1281 lir_lock,
a61af66fc99e Initial load
duke
parents:
diff changeset
1282 hdr,
a61af66fc99e Initial load
duke
parents:
diff changeset
1283 obj,
a61af66fc99e Initial load
duke
parents:
diff changeset
1284 lock,
a61af66fc99e Initial load
duke
parents:
diff changeset
1285 scratch,
a61af66fc99e Initial load
duke
parents:
diff changeset
1286 stub,
a61af66fc99e Initial load
duke
parents:
diff changeset
1287 info));
a61af66fc99e Initial load
duke
parents:
diff changeset
1288 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1289
a61af66fc99e Initial load
duke
parents:
diff changeset
1290 void LIR_List::unlock_object(LIR_Opr hdr, LIR_Opr obj, LIR_Opr lock, CodeStub* stub) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1291 append(new LIR_OpLock(
a61af66fc99e Initial load
duke
parents:
diff changeset
1292 lir_unlock,
a61af66fc99e Initial load
duke
parents:
diff changeset
1293 hdr,
a61af66fc99e Initial load
duke
parents:
diff changeset
1294 obj,
a61af66fc99e Initial load
duke
parents:
diff changeset
1295 lock,
a61af66fc99e Initial load
duke
parents:
diff changeset
1296 LIR_OprFact::illegalOpr,
a61af66fc99e Initial load
duke
parents:
diff changeset
1297 stub,
a61af66fc99e Initial load
duke
parents:
diff changeset
1298 NULL));
a61af66fc99e Initial load
duke
parents:
diff changeset
1299 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1300
a61af66fc99e Initial load
duke
parents:
diff changeset
1301
a61af66fc99e Initial load
duke
parents:
diff changeset
1302 void check_LIR() {
a61af66fc99e Initial load
duke
parents:
diff changeset
1303 // cannot do the proper checking as PRODUCT and other modes return different results
a61af66fc99e Initial load
duke
parents:
diff changeset
1304 // guarantee(sizeof(LIR_OprDesc) == wordSize, "may not have a v-table");
a61af66fc99e Initial load
duke
parents:
diff changeset
1305 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1306
a61af66fc99e Initial load
duke
parents:
diff changeset
1307
a61af66fc99e Initial load
duke
parents:
diff changeset
1308
a61af66fc99e Initial load
duke
parents:
diff changeset
1309 void LIR_List::checkcast (LIR_Opr result, LIR_Opr object, ciKlass* klass,
a61af66fc99e Initial load
duke
parents:
diff changeset
1310 LIR_Opr tmp1, LIR_Opr tmp2, LIR_Opr tmp3, bool fast_check,
a61af66fc99e Initial load
duke
parents:
diff changeset
1311 CodeEmitInfo* info_for_exception, CodeEmitInfo* info_for_patch, CodeStub* stub,
a61af66fc99e Initial load
duke
parents:
diff changeset
1312 ciMethod* profiled_method, int profiled_bci) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1313 append(new LIR_OpTypeCheck(lir_checkcast, result, object, klass,
a61af66fc99e Initial load
duke
parents:
diff changeset
1314 tmp1, tmp2, tmp3, fast_check, info_for_exception, info_for_patch, stub,
a61af66fc99e Initial load
duke
parents:
diff changeset
1315 profiled_method, profiled_bci));
a61af66fc99e Initial load
duke
parents:
diff changeset
1316 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1317
a61af66fc99e Initial load
duke
parents:
diff changeset
1318
a61af66fc99e Initial load
duke
parents:
diff changeset
1319 void LIR_List::instanceof(LIR_Opr result, LIR_Opr object, ciKlass* klass, LIR_Opr tmp1, LIR_Opr tmp2, LIR_Opr tmp3, bool fast_check, CodeEmitInfo* info_for_patch) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1320 append(new LIR_OpTypeCheck(lir_instanceof, result, object, klass, tmp1, tmp2, tmp3, fast_check, NULL, info_for_patch, NULL, NULL, 0));
a61af66fc99e Initial load
duke
parents:
diff changeset
1321 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1322
a61af66fc99e Initial load
duke
parents:
diff changeset
1323
a61af66fc99e Initial load
duke
parents:
diff changeset
1324 void LIR_List::store_check(LIR_Opr object, LIR_Opr array, LIR_Opr tmp1, LIR_Opr tmp2, LIR_Opr tmp3, CodeEmitInfo* info_for_exception) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1325 append(new LIR_OpTypeCheck(lir_store_check, object, array, tmp1, tmp2, tmp3, info_for_exception, NULL, 0));
a61af66fc99e Initial load
duke
parents:
diff changeset
1326 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1327
a61af66fc99e Initial load
duke
parents:
diff changeset
1328
a61af66fc99e Initial load
duke
parents:
diff changeset
1329 void LIR_List::cas_long(LIR_Opr addr, LIR_Opr cmp_value, LIR_Opr new_value, LIR_Opr t1, LIR_Opr t2) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1330 // Compare and swap produces condition code "zero" if contents_of(addr) == cmp_value,
a61af66fc99e Initial load
duke
parents:
diff changeset
1331 // implying successful swap of new_value into addr
a61af66fc99e Initial load
duke
parents:
diff changeset
1332 append(new LIR_OpCompareAndSwap(lir_cas_long, addr, cmp_value, new_value, t1, t2));
a61af66fc99e Initial load
duke
parents:
diff changeset
1333 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1334
a61af66fc99e Initial load
duke
parents:
diff changeset
1335 void LIR_List::cas_obj(LIR_Opr addr, LIR_Opr cmp_value, LIR_Opr new_value, LIR_Opr t1, LIR_Opr t2) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1336 // Compare and swap produces condition code "zero" if contents_of(addr) == cmp_value,
a61af66fc99e Initial load
duke
parents:
diff changeset
1337 // implying successful swap of new_value into addr
a61af66fc99e Initial load
duke
parents:
diff changeset
1338 append(new LIR_OpCompareAndSwap(lir_cas_obj, addr, cmp_value, new_value, t1, t2));
a61af66fc99e Initial load
duke
parents:
diff changeset
1339 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1340
a61af66fc99e Initial load
duke
parents:
diff changeset
1341 void LIR_List::cas_int(LIR_Opr addr, LIR_Opr cmp_value, LIR_Opr new_value, LIR_Opr t1, LIR_Opr t2) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1342 // Compare and swap produces condition code "zero" if contents_of(addr) == cmp_value,
a61af66fc99e Initial load
duke
parents:
diff changeset
1343 // implying successful swap of new_value into addr
a61af66fc99e Initial load
duke
parents:
diff changeset
1344 append(new LIR_OpCompareAndSwap(lir_cas_int, addr, cmp_value, new_value, t1, t2));
a61af66fc99e Initial load
duke
parents:
diff changeset
1345 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1346
a61af66fc99e Initial load
duke
parents:
diff changeset
1347
a61af66fc99e Initial load
duke
parents:
diff changeset
1348 #ifdef PRODUCT
a61af66fc99e Initial load
duke
parents:
diff changeset
1349
a61af66fc99e Initial load
duke
parents:
diff changeset
1350 void print_LIR(BlockList* blocks) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1351 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1352
a61af66fc99e Initial load
duke
parents:
diff changeset
1353 #else
a61af66fc99e Initial load
duke
parents:
diff changeset
1354 // LIR_OprDesc
a61af66fc99e Initial load
duke
parents:
diff changeset
1355 void LIR_OprDesc::print() const {
a61af66fc99e Initial load
duke
parents:
diff changeset
1356 print(tty);
a61af66fc99e Initial load
duke
parents:
diff changeset
1357 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1358
a61af66fc99e Initial load
duke
parents:
diff changeset
1359 void LIR_OprDesc::print(outputStream* out) const {
a61af66fc99e Initial load
duke
parents:
diff changeset
1360 if (is_illegal()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1361 return;
a61af66fc99e Initial load
duke
parents:
diff changeset
1362 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1363
a61af66fc99e Initial load
duke
parents:
diff changeset
1364 out->print("[");
a61af66fc99e Initial load
duke
parents:
diff changeset
1365 if (is_pointer()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1366 pointer()->print_value_on(out);
a61af66fc99e Initial load
duke
parents:
diff changeset
1367 } else if (is_single_stack()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1368 out->print("stack:%d", single_stack_ix());
a61af66fc99e Initial load
duke
parents:
diff changeset
1369 } else if (is_double_stack()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1370 out->print("dbl_stack:%d",double_stack_ix());
a61af66fc99e Initial load
duke
parents:
diff changeset
1371 } else if (is_virtual()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1372 out->print("R%d", vreg_number());
a61af66fc99e Initial load
duke
parents:
diff changeset
1373 } else if (is_single_cpu()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1374 out->print(as_register()->name());
a61af66fc99e Initial load
duke
parents:
diff changeset
1375 } else if (is_double_cpu()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1376 out->print(as_register_hi()->name());
a61af66fc99e Initial load
duke
parents:
diff changeset
1377 out->print(as_register_lo()->name());
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1378 #if defined(X86)
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1379 } else if (is_single_xmm()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1380 out->print(as_xmm_float_reg()->name());
a61af66fc99e Initial load
duke
parents:
diff changeset
1381 } else if (is_double_xmm()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1382 out->print(as_xmm_double_reg()->name());
a61af66fc99e Initial load
duke
parents:
diff changeset
1383 } else if (is_single_fpu()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1384 out->print("fpu%d", fpu_regnr());
a61af66fc99e Initial load
duke
parents:
diff changeset
1385 } else if (is_double_fpu()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1386 out->print("fpu%d", fpu_regnrLo());
a61af66fc99e Initial load
duke
parents:
diff changeset
1387 #else
a61af66fc99e Initial load
duke
parents:
diff changeset
1388 } else if (is_single_fpu()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1389 out->print(as_float_reg()->name());
a61af66fc99e Initial load
duke
parents:
diff changeset
1390 } else if (is_double_fpu()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1391 out->print(as_double_reg()->name());
a61af66fc99e Initial load
duke
parents:
diff changeset
1392 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
1393
a61af66fc99e Initial load
duke
parents:
diff changeset
1394 } else if (is_illegal()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1395 out->print("-");
a61af66fc99e Initial load
duke
parents:
diff changeset
1396 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1397 out->print("Unknown Operand");
a61af66fc99e Initial load
duke
parents:
diff changeset
1398 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1399 if (!is_illegal()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1400 out->print("|%c", type_char());
a61af66fc99e Initial load
duke
parents:
diff changeset
1401 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1402 if (is_register() && is_last_use()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1403 out->print("(last_use)");
a61af66fc99e Initial load
duke
parents:
diff changeset
1404 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1405 out->print("]");
a61af66fc99e Initial load
duke
parents:
diff changeset
1406 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1407
a61af66fc99e Initial load
duke
parents:
diff changeset
1408
a61af66fc99e Initial load
duke
parents:
diff changeset
1409 // LIR_Address
a61af66fc99e Initial load
duke
parents:
diff changeset
1410 void LIR_Const::print_value_on(outputStream* out) const {
a61af66fc99e Initial load
duke
parents:
diff changeset
1411 switch (type()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1412 case T_INT: out->print("int:%d", as_jint()); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1413 case T_LONG: out->print("lng:%lld", as_jlong()); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1414 case T_FLOAT: out->print("flt:%f", as_jfloat()); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1415 case T_DOUBLE: out->print("dbl:%f", as_jdouble()); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1416 case T_OBJECT: out->print("obj:0x%x", as_jobject()); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1417 default: out->print("%3d:0x%x",type(), as_jdouble()); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1418 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1419 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1420
a61af66fc99e Initial load
duke
parents:
diff changeset
1421 // LIR_Address
a61af66fc99e Initial load
duke
parents:
diff changeset
1422 void LIR_Address::print_value_on(outputStream* out) const {
a61af66fc99e Initial load
duke
parents:
diff changeset
1423 out->print("Base:"); _base->print(out);
a61af66fc99e Initial load
duke
parents:
diff changeset
1424 if (!_index->is_illegal()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1425 out->print(" Index:"); _index->print(out);
a61af66fc99e Initial load
duke
parents:
diff changeset
1426 switch (scale()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1427 case times_1: break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1428 case times_2: out->print(" * 2"); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1429 case times_4: out->print(" * 4"); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1430 case times_8: out->print(" * 8"); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1431 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1432 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1433 out->print(" Disp: %d", _disp);
a61af66fc99e Initial load
duke
parents:
diff changeset
1434 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1435
a61af66fc99e Initial load
duke
parents:
diff changeset
1436 // debug output of block header without InstructionPrinter
a61af66fc99e Initial load
duke
parents:
diff changeset
1437 // (because phi functions are not necessary for LIR)
a61af66fc99e Initial load
duke
parents:
diff changeset
1438 static void print_block(BlockBegin* x) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1439 // print block id
a61af66fc99e Initial load
duke
parents:
diff changeset
1440 BlockEnd* end = x->end();
a61af66fc99e Initial load
duke
parents:
diff changeset
1441 tty->print("B%d ", x->block_id());
a61af66fc99e Initial load
duke
parents:
diff changeset
1442
a61af66fc99e Initial load
duke
parents:
diff changeset
1443 // print flags
a61af66fc99e Initial load
duke
parents:
diff changeset
1444 if (x->is_set(BlockBegin::std_entry_flag)) tty->print("std ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1445 if (x->is_set(BlockBegin::osr_entry_flag)) tty->print("osr ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1446 if (x->is_set(BlockBegin::exception_entry_flag)) tty->print("ex ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1447 if (x->is_set(BlockBegin::subroutine_entry_flag)) tty->print("jsr ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1448 if (x->is_set(BlockBegin::backward_branch_target_flag)) tty->print("bb ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1449 if (x->is_set(BlockBegin::linear_scan_loop_header_flag)) tty->print("lh ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1450 if (x->is_set(BlockBegin::linear_scan_loop_end_flag)) tty->print("le ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1451
a61af66fc99e Initial load
duke
parents:
diff changeset
1452 // print block bci range
a61af66fc99e Initial load
duke
parents:
diff changeset
1453 tty->print("[%d, %d] ", x->bci(), (end == NULL ? -1 : end->bci()));
a61af66fc99e Initial load
duke
parents:
diff changeset
1454
a61af66fc99e Initial load
duke
parents:
diff changeset
1455 // print predecessors and successors
a61af66fc99e Initial load
duke
parents:
diff changeset
1456 if (x->number_of_preds() > 0) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1457 tty->print("preds: ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1458 for (int i = 0; i < x->number_of_preds(); i ++) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1459 tty->print("B%d ", x->pred_at(i)->block_id());
a61af66fc99e Initial load
duke
parents:
diff changeset
1460 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1461 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1462
a61af66fc99e Initial load
duke
parents:
diff changeset
1463 if (x->number_of_sux() > 0) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1464 tty->print("sux: ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1465 for (int i = 0; i < x->number_of_sux(); i ++) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1466 tty->print("B%d ", x->sux_at(i)->block_id());
a61af66fc99e Initial load
duke
parents:
diff changeset
1467 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1468 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1469
a61af66fc99e Initial load
duke
parents:
diff changeset
1470 // print exception handlers
a61af66fc99e Initial load
duke
parents:
diff changeset
1471 if (x->number_of_exception_handlers() > 0) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1472 tty->print("xhandler: ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1473 for (int i = 0; i < x->number_of_exception_handlers(); i++) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1474 tty->print("B%d ", x->exception_handler_at(i)->block_id());
a61af66fc99e Initial load
duke
parents:
diff changeset
1475 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1476 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1477
a61af66fc99e Initial load
duke
parents:
diff changeset
1478 tty->cr();
a61af66fc99e Initial load
duke
parents:
diff changeset
1479 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1480
a61af66fc99e Initial load
duke
parents:
diff changeset
1481 void print_LIR(BlockList* blocks) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1482 tty->print_cr("LIR:");
a61af66fc99e Initial load
duke
parents:
diff changeset
1483 int i;
a61af66fc99e Initial load
duke
parents:
diff changeset
1484 for (i = 0; i < blocks->length(); i++) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1485 BlockBegin* bb = blocks->at(i);
a61af66fc99e Initial load
duke
parents:
diff changeset
1486 print_block(bb);
a61af66fc99e Initial load
duke
parents:
diff changeset
1487 tty->print("__id_Instruction___________________________________________"); tty->cr();
a61af66fc99e Initial load
duke
parents:
diff changeset
1488 bb->lir()->print_instructions();
a61af66fc99e Initial load
duke
parents:
diff changeset
1489 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1490 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1491
a61af66fc99e Initial load
duke
parents:
diff changeset
1492 void LIR_List::print_instructions() {
a61af66fc99e Initial load
duke
parents:
diff changeset
1493 for (int i = 0; i < _operations.length(); i++) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1494 _operations.at(i)->print(); tty->cr();
a61af66fc99e Initial load
duke
parents:
diff changeset
1495 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1496 tty->cr();
a61af66fc99e Initial load
duke
parents:
diff changeset
1497 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1498
a61af66fc99e Initial load
duke
parents:
diff changeset
1499 // LIR_Ops printing routines
a61af66fc99e Initial load
duke
parents:
diff changeset
1500 // LIR_Op
a61af66fc99e Initial load
duke
parents:
diff changeset
1501 void LIR_Op::print_on(outputStream* out) const {
a61af66fc99e Initial load
duke
parents:
diff changeset
1502 if (id() != -1 || PrintCFGToFile) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1503 out->print("%4d ", id());
a61af66fc99e Initial load
duke
parents:
diff changeset
1504 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1505 out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1506 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1507 out->print(name()); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1508 print_instr(out);
a61af66fc99e Initial load
duke
parents:
diff changeset
1509 if (info() != NULL) out->print(" [bci:%d]", info()->bci());
a61af66fc99e Initial load
duke
parents:
diff changeset
1510 #ifdef ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
1511 if (Verbose && _file != NULL) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1512 out->print(" (%s:%d)", _file, _line);
a61af66fc99e Initial load
duke
parents:
diff changeset
1513 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1514 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
1515 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1516
a61af66fc99e Initial load
duke
parents:
diff changeset
1517 const char * LIR_Op::name() const {
a61af66fc99e Initial load
duke
parents:
diff changeset
1518 const char* s = NULL;
a61af66fc99e Initial load
duke
parents:
diff changeset
1519 switch(code()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1520 // LIR_Op0
a61af66fc99e Initial load
duke
parents:
diff changeset
1521 case lir_membar: s = "membar"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1522 case lir_membar_acquire: s = "membar_acquire"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1523 case lir_membar_release: s = "membar_release"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1524 case lir_word_align: s = "word_align"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1525 case lir_label: s = "label"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1526 case lir_nop: s = "nop"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1527 case lir_backwardbranch_target: s = "backbranch"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1528 case lir_std_entry: s = "std_entry"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1529 case lir_osr_entry: s = "osr_entry"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1530 case lir_build_frame: s = "build_frm"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1531 case lir_fpop_raw: s = "fpop_raw"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1532 case lir_24bit_FPU: s = "24bit_FPU"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1533 case lir_reset_FPU: s = "reset_FPU"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1534 case lir_breakpoint: s = "breakpoint"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1535 case lir_get_thread: s = "get_thread"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1536 // LIR_Op1
a61af66fc99e Initial load
duke
parents:
diff changeset
1537 case lir_fxch: s = "fxch"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1538 case lir_fld: s = "fld"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1539 case lir_ffree: s = "ffree"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1540 case lir_push: s = "push"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1541 case lir_pop: s = "pop"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1542 case lir_null_check: s = "null_check"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1543 case lir_return: s = "return"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1544 case lir_safepoint: s = "safepoint"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1545 case lir_neg: s = "neg"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1546 case lir_leal: s = "leal"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1547 case lir_branch: s = "branch"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1548 case lir_cond_float_branch: s = "flt_cond_br"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1549 case lir_move: s = "move"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1550 case lir_roundfp: s = "roundfp"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1551 case lir_rtcall: s = "rtcall"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1552 case lir_throw: s = "throw"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1553 case lir_unwind: s = "unwind"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1554 case lir_convert: s = "convert"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1555 case lir_alloc_object: s = "alloc_obj"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1556 case lir_monaddr: s = "mon_addr"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1557 // LIR_Op2
a61af66fc99e Initial load
duke
parents:
diff changeset
1558 case lir_cmp: s = "cmp"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1559 case lir_cmp_l2i: s = "cmp_l2i"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1560 case lir_ucmp_fd2i: s = "ucomp_fd2i"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1561 case lir_cmp_fd2i: s = "comp_fd2i"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1562 case lir_cmove: s = "cmove"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1563 case lir_add: s = "add"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1564 case lir_sub: s = "sub"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1565 case lir_mul: s = "mul"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1566 case lir_mul_strictfp: s = "mul_strictfp"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1567 case lir_div: s = "div"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1568 case lir_div_strictfp: s = "div_strictfp"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1569 case lir_rem: s = "rem"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1570 case lir_abs: s = "abs"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1571 case lir_sqrt: s = "sqrt"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1572 case lir_sin: s = "sin"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1573 case lir_cos: s = "cos"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1574 case lir_tan: s = "tan"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1575 case lir_log: s = "log"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1576 case lir_log10: s = "log10"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1577 case lir_logic_and: s = "logic_and"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1578 case lir_logic_or: s = "logic_or"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1579 case lir_logic_xor: s = "logic_xor"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1580 case lir_shl: s = "shift_left"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1581 case lir_shr: s = "shift_right"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1582 case lir_ushr: s = "ushift_right"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1583 case lir_alloc_array: s = "alloc_array"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1584 // LIR_Op3
a61af66fc99e Initial load
duke
parents:
diff changeset
1585 case lir_idiv: s = "idiv"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1586 case lir_irem: s = "irem"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1587 // LIR_OpJavaCall
a61af66fc99e Initial load
duke
parents:
diff changeset
1588 case lir_static_call: s = "static"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1589 case lir_optvirtual_call: s = "optvirtual"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1590 case lir_icvirtual_call: s = "icvirtual"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1591 case lir_virtual_call: s = "virtual"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1592 // LIR_OpArrayCopy
a61af66fc99e Initial load
duke
parents:
diff changeset
1593 case lir_arraycopy: s = "arraycopy"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1594 // LIR_OpLock
a61af66fc99e Initial load
duke
parents:
diff changeset
1595 case lir_lock: s = "lock"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1596 case lir_unlock: s = "unlock"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1597 // LIR_OpDelay
a61af66fc99e Initial load
duke
parents:
diff changeset
1598 case lir_delay_slot: s = "delay"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1599 // LIR_OpTypeCheck
a61af66fc99e Initial load
duke
parents:
diff changeset
1600 case lir_instanceof: s = "instanceof"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1601 case lir_checkcast: s = "checkcast"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1602 case lir_store_check: s = "store_check"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1603 // LIR_OpCompareAndSwap
a61af66fc99e Initial load
duke
parents:
diff changeset
1604 case lir_cas_long: s = "cas_long"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1605 case lir_cas_obj: s = "cas_obj"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1606 case lir_cas_int: s = "cas_int"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1607 // LIR_OpProfileCall
a61af66fc99e Initial load
duke
parents:
diff changeset
1608 case lir_profile_call: s = "profile_call"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1609
a61af66fc99e Initial load
duke
parents:
diff changeset
1610 case lir_none: ShouldNotReachHere();break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1611 default: s = "illegal_op"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1612 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1613 return s;
a61af66fc99e Initial load
duke
parents:
diff changeset
1614 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1615
a61af66fc99e Initial load
duke
parents:
diff changeset
1616 // LIR_OpJavaCall
a61af66fc99e Initial load
duke
parents:
diff changeset
1617 void LIR_OpJavaCall::print_instr(outputStream* out) const {
a61af66fc99e Initial load
duke
parents:
diff changeset
1618 out->print("call: ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1619 out->print("[addr: 0x%x]", address());
a61af66fc99e Initial load
duke
parents:
diff changeset
1620 if (receiver()->is_valid()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1621 out->print(" [recv: "); receiver()->print(out); out->print("]");
a61af66fc99e Initial load
duke
parents:
diff changeset
1622 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1623 if (result_opr()->is_valid()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1624 out->print(" [result: "); result_opr()->print(out); out->print("]");
a61af66fc99e Initial load
duke
parents:
diff changeset
1625 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1626 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1627
a61af66fc99e Initial load
duke
parents:
diff changeset
1628 // LIR_OpLabel
a61af66fc99e Initial load
duke
parents:
diff changeset
1629 void LIR_OpLabel::print_instr(outputStream* out) const {
a61af66fc99e Initial load
duke
parents:
diff changeset
1630 out->print("[label:0x%x]", _label);
a61af66fc99e Initial load
duke
parents:
diff changeset
1631 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1632
a61af66fc99e Initial load
duke
parents:
diff changeset
1633 // LIR_OpArrayCopy
a61af66fc99e Initial load
duke
parents:
diff changeset
1634 void LIR_OpArrayCopy::print_instr(outputStream* out) const {
a61af66fc99e Initial load
duke
parents:
diff changeset
1635 src()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1636 src_pos()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1637 dst()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1638 dst_pos()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1639 length()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1640 tmp()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1641 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1642
a61af66fc99e Initial load
duke
parents:
diff changeset
1643 // LIR_OpCompareAndSwap
a61af66fc99e Initial load
duke
parents:
diff changeset
1644 void LIR_OpCompareAndSwap::print_instr(outputStream* out) const {
a61af66fc99e Initial load
duke
parents:
diff changeset
1645 addr()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1646 cmp_value()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1647 new_value()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1648 tmp1()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1649 tmp2()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1650
a61af66fc99e Initial load
duke
parents:
diff changeset
1651 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1652
a61af66fc99e Initial load
duke
parents:
diff changeset
1653 // LIR_Op0
a61af66fc99e Initial load
duke
parents:
diff changeset
1654 void LIR_Op0::print_instr(outputStream* out) const {
a61af66fc99e Initial load
duke
parents:
diff changeset
1655 result_opr()->print(out);
a61af66fc99e Initial load
duke
parents:
diff changeset
1656 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1657
a61af66fc99e Initial load
duke
parents:
diff changeset
1658 // LIR_Op1
a61af66fc99e Initial load
duke
parents:
diff changeset
1659 const char * LIR_Op1::name() const {
a61af66fc99e Initial load
duke
parents:
diff changeset
1660 if (code() == lir_move) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1661 switch (move_kind()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1662 case lir_move_normal:
a61af66fc99e Initial load
duke
parents:
diff changeset
1663 return "move";
a61af66fc99e Initial load
duke
parents:
diff changeset
1664 case lir_move_unaligned:
a61af66fc99e Initial load
duke
parents:
diff changeset
1665 return "unaligned move";
a61af66fc99e Initial load
duke
parents:
diff changeset
1666 case lir_move_volatile:
a61af66fc99e Initial load
duke
parents:
diff changeset
1667 return "volatile_move";
a61af66fc99e Initial load
duke
parents:
diff changeset
1668 default:
a61af66fc99e Initial load
duke
parents:
diff changeset
1669 ShouldNotReachHere();
a61af66fc99e Initial load
duke
parents:
diff changeset
1670 return "illegal_op";
a61af66fc99e Initial load
duke
parents:
diff changeset
1671 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1672 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1673 return LIR_Op::name();
a61af66fc99e Initial load
duke
parents:
diff changeset
1674 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1675 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1676
a61af66fc99e Initial load
duke
parents:
diff changeset
1677
a61af66fc99e Initial load
duke
parents:
diff changeset
1678 void LIR_Op1::print_instr(outputStream* out) const {
a61af66fc99e Initial load
duke
parents:
diff changeset
1679 _opr->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1680 result_opr()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1681 print_patch_code(out, patch_code());
a61af66fc99e Initial load
duke
parents:
diff changeset
1682 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1683
a61af66fc99e Initial load
duke
parents:
diff changeset
1684
a61af66fc99e Initial load
duke
parents:
diff changeset
1685 // LIR_Op1
a61af66fc99e Initial load
duke
parents:
diff changeset
1686 void LIR_OpRTCall::print_instr(outputStream* out) const {
a61af66fc99e Initial load
duke
parents:
diff changeset
1687 intx a = (intx)addr();
a61af66fc99e Initial load
duke
parents:
diff changeset
1688 out->print(Runtime1::name_for_address(addr()));
a61af66fc99e Initial load
duke
parents:
diff changeset
1689 out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1690 tmp()->print(out);
a61af66fc99e Initial load
duke
parents:
diff changeset
1691 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1692
a61af66fc99e Initial load
duke
parents:
diff changeset
1693 void LIR_Op1::print_patch_code(outputStream* out, LIR_PatchCode code) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1694 switch(code) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1695 case lir_patch_none: break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1696 case lir_patch_low: out->print("[patch_low]"); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1697 case lir_patch_high: out->print("[patch_high]"); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1698 case lir_patch_normal: out->print("[patch_normal]"); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1699 default: ShouldNotReachHere();
a61af66fc99e Initial load
duke
parents:
diff changeset
1700 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1701 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1702
a61af66fc99e Initial load
duke
parents:
diff changeset
1703 // LIR_OpBranch
a61af66fc99e Initial load
duke
parents:
diff changeset
1704 void LIR_OpBranch::print_instr(outputStream* out) const {
a61af66fc99e Initial load
duke
parents:
diff changeset
1705 print_condition(out, cond()); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1706 if (block() != NULL) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1707 out->print("[B%d] ", block()->block_id());
a61af66fc99e Initial load
duke
parents:
diff changeset
1708 } else if (stub() != NULL) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1709 out->print("[");
a61af66fc99e Initial load
duke
parents:
diff changeset
1710 stub()->print_name(out);
a61af66fc99e Initial load
duke
parents:
diff changeset
1711 out->print(": 0x%x]", stub());
a61af66fc99e Initial load
duke
parents:
diff changeset
1712 if (stub()->info() != NULL) out->print(" [bci:%d]", stub()->info()->bci());
a61af66fc99e Initial load
duke
parents:
diff changeset
1713 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1714 out->print("[label:0x%x] ", label());
a61af66fc99e Initial load
duke
parents:
diff changeset
1715 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1716 if (ublock() != NULL) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1717 out->print("unordered: [B%d] ", ublock()->block_id());
a61af66fc99e Initial load
duke
parents:
diff changeset
1718 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1719 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1720
a61af66fc99e Initial load
duke
parents:
diff changeset
1721 void LIR_Op::print_condition(outputStream* out, LIR_Condition cond) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1722 switch(cond) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1723 case lir_cond_equal: out->print("[EQ]"); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1724 case lir_cond_notEqual: out->print("[NE]"); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1725 case lir_cond_less: out->print("[LT]"); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1726 case lir_cond_lessEqual: out->print("[LE]"); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1727 case lir_cond_greaterEqual: out->print("[GE]"); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1728 case lir_cond_greater: out->print("[GT]"); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1729 case lir_cond_belowEqual: out->print("[BE]"); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1730 case lir_cond_aboveEqual: out->print("[AE]"); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1731 case lir_cond_always: out->print("[AL]"); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1732 default: out->print("[%d]",cond); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1733 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1734 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1735
a61af66fc99e Initial load
duke
parents:
diff changeset
1736 // LIR_OpConvert
a61af66fc99e Initial load
duke
parents:
diff changeset
1737 void LIR_OpConvert::print_instr(outputStream* out) const {
a61af66fc99e Initial load
duke
parents:
diff changeset
1738 print_bytecode(out, bytecode());
a61af66fc99e Initial load
duke
parents:
diff changeset
1739 in_opr()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1740 result_opr()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1741 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1742
a61af66fc99e Initial load
duke
parents:
diff changeset
1743 void LIR_OpConvert::print_bytecode(outputStream* out, Bytecodes::Code code) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1744 switch(code) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1745 case Bytecodes::_d2f: out->print("[d2f] "); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1746 case Bytecodes::_d2i: out->print("[d2i] "); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1747 case Bytecodes::_d2l: out->print("[d2l] "); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1748 case Bytecodes::_f2d: out->print("[f2d] "); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1749 case Bytecodes::_f2i: out->print("[f2i] "); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1750 case Bytecodes::_f2l: out->print("[f2l] "); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1751 case Bytecodes::_i2b: out->print("[i2b] "); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1752 case Bytecodes::_i2c: out->print("[i2c] "); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1753 case Bytecodes::_i2d: out->print("[i2d] "); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1754 case Bytecodes::_i2f: out->print("[i2f] "); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1755 case Bytecodes::_i2l: out->print("[i2l] "); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1756 case Bytecodes::_i2s: out->print("[i2s] "); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1757 case Bytecodes::_l2i: out->print("[l2i] "); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1758 case Bytecodes::_l2f: out->print("[l2f] "); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1759 case Bytecodes::_l2d: out->print("[l2d] "); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1760 default:
a61af66fc99e Initial load
duke
parents:
diff changeset
1761 out->print("[?%d]",code);
a61af66fc99e Initial load
duke
parents:
diff changeset
1762 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1763 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1764 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1765
a61af66fc99e Initial load
duke
parents:
diff changeset
1766 void LIR_OpAllocObj::print_instr(outputStream* out) const {
a61af66fc99e Initial load
duke
parents:
diff changeset
1767 klass()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1768 obj()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1769 tmp1()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1770 tmp2()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1771 tmp3()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1772 tmp4()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1773 out->print("[hdr:%d]", header_size()); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1774 out->print("[obj:%d]", object_size()); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1775 out->print("[lbl:0x%x]", stub()->entry());
a61af66fc99e Initial load
duke
parents:
diff changeset
1776 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1777
a61af66fc99e Initial load
duke
parents:
diff changeset
1778 void LIR_OpRoundFP::print_instr(outputStream* out) const {
a61af66fc99e Initial load
duke
parents:
diff changeset
1779 _opr->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1780 tmp()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1781 result_opr()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1782 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1783
a61af66fc99e Initial load
duke
parents:
diff changeset
1784 // LIR_Op2
a61af66fc99e Initial load
duke
parents:
diff changeset
1785 void LIR_Op2::print_instr(outputStream* out) const {
a61af66fc99e Initial load
duke
parents:
diff changeset
1786 if (code() == lir_cmove) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1787 print_condition(out, condition()); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1788 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1789 in_opr1()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1790 in_opr2()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1791 if (tmp_opr()->is_valid()) { tmp_opr()->print(out); out->print(" "); }
a61af66fc99e Initial load
duke
parents:
diff changeset
1792 result_opr()->print(out);
a61af66fc99e Initial load
duke
parents:
diff changeset
1793 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1794
a61af66fc99e Initial load
duke
parents:
diff changeset
1795 void LIR_OpAllocArray::print_instr(outputStream* out) const {
a61af66fc99e Initial load
duke
parents:
diff changeset
1796 klass()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1797 len()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1798 obj()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1799 tmp1()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1800 tmp2()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1801 tmp3()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1802 tmp4()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1803 out->print("[type:0x%x]", type()); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1804 out->print("[label:0x%x]", stub()->entry());
a61af66fc99e Initial load
duke
parents:
diff changeset
1805 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1806
a61af66fc99e Initial load
duke
parents:
diff changeset
1807
a61af66fc99e Initial load
duke
parents:
diff changeset
1808 void LIR_OpTypeCheck::print_instr(outputStream* out) const {
a61af66fc99e Initial load
duke
parents:
diff changeset
1809 object()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1810 if (code() == lir_store_check) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1811 array()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1812 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1813 if (code() != lir_store_check) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1814 klass()->print_name_on(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1815 if (fast_check()) out->print("fast_check ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1816 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1817 tmp1()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1818 tmp2()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1819 tmp3()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1820 result_opr()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1821 if (info_for_exception() != NULL) out->print(" [bci:%d]", info_for_exception()->bci());
a61af66fc99e Initial load
duke
parents:
diff changeset
1822 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1823
a61af66fc99e Initial load
duke
parents:
diff changeset
1824
a61af66fc99e Initial load
duke
parents:
diff changeset
1825 // LIR_Op3
a61af66fc99e Initial load
duke
parents:
diff changeset
1826 void LIR_Op3::print_instr(outputStream* out) const {
a61af66fc99e Initial load
duke
parents:
diff changeset
1827 in_opr1()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1828 in_opr2()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1829 in_opr3()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1830 result_opr()->print(out);
a61af66fc99e Initial load
duke
parents:
diff changeset
1831 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1832
a61af66fc99e Initial load
duke
parents:
diff changeset
1833
a61af66fc99e Initial load
duke
parents:
diff changeset
1834 void LIR_OpLock::print_instr(outputStream* out) const {
a61af66fc99e Initial load
duke
parents:
diff changeset
1835 hdr_opr()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1836 obj_opr()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1837 lock_opr()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1838 if (_scratch->is_valid()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1839 _scratch->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1840 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1841 out->print("[lbl:0x%x]", stub()->entry());
a61af66fc99e Initial load
duke
parents:
diff changeset
1842 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1843
a61af66fc99e Initial load
duke
parents:
diff changeset
1844
a61af66fc99e Initial load
duke
parents:
diff changeset
1845 void LIR_OpDelay::print_instr(outputStream* out) const {
a61af66fc99e Initial load
duke
parents:
diff changeset
1846 _op->print_on(out);
a61af66fc99e Initial load
duke
parents:
diff changeset
1847 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1848
a61af66fc99e Initial load
duke
parents:
diff changeset
1849
a61af66fc99e Initial load
duke
parents:
diff changeset
1850 // LIR_OpProfileCall
a61af66fc99e Initial load
duke
parents:
diff changeset
1851 void LIR_OpProfileCall::print_instr(outputStream* out) const {
a61af66fc99e Initial load
duke
parents:
diff changeset
1852 profiled_method()->name()->print_symbol_on(out);
a61af66fc99e Initial load
duke
parents:
diff changeset
1853 out->print(".");
a61af66fc99e Initial load
duke
parents:
diff changeset
1854 profiled_method()->holder()->name()->print_symbol_on(out);
a61af66fc99e Initial load
duke
parents:
diff changeset
1855 out->print(" @ %d ", profiled_bci());
a61af66fc99e Initial load
duke
parents:
diff changeset
1856 mdo()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1857 recv()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1858 tmp1()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1859 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1860
a61af66fc99e Initial load
duke
parents:
diff changeset
1861
a61af66fc99e Initial load
duke
parents:
diff changeset
1862 #endif // PRODUCT
a61af66fc99e Initial load
duke
parents:
diff changeset
1863
a61af66fc99e Initial load
duke
parents:
diff changeset
1864 // Implementation of LIR_InsertionBuffer
a61af66fc99e Initial load
duke
parents:
diff changeset
1865
a61af66fc99e Initial load
duke
parents:
diff changeset
1866 void LIR_InsertionBuffer::append(int index, LIR_Op* op) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1867 assert(_index_and_count.length() % 2 == 0, "must have a count for each index");
a61af66fc99e Initial load
duke
parents:
diff changeset
1868
a61af66fc99e Initial load
duke
parents:
diff changeset
1869 int i = number_of_insertion_points() - 1;
a61af66fc99e Initial load
duke
parents:
diff changeset
1870 if (i < 0 || index_at(i) < index) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1871 append_new(index, 1);
a61af66fc99e Initial load
duke
parents:
diff changeset
1872 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1873 assert(index_at(i) == index, "can append LIR_Ops in ascending order only");
a61af66fc99e Initial load
duke
parents:
diff changeset
1874 assert(count_at(i) > 0, "check");
a61af66fc99e Initial load
duke
parents:
diff changeset
1875 set_count_at(i, count_at(i) + 1);
a61af66fc99e Initial load
duke
parents:
diff changeset
1876 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1877 _ops.push(op);
a61af66fc99e Initial load
duke
parents:
diff changeset
1878
a61af66fc99e Initial load
duke
parents:
diff changeset
1879 DEBUG_ONLY(verify());
a61af66fc99e Initial load
duke
parents:
diff changeset
1880 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1881
a61af66fc99e Initial load
duke
parents:
diff changeset
1882 #ifdef ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
1883 void LIR_InsertionBuffer::verify() {
a61af66fc99e Initial load
duke
parents:
diff changeset
1884 int sum = 0;
a61af66fc99e Initial load
duke
parents:
diff changeset
1885 int prev_idx = -1;
a61af66fc99e Initial load
duke
parents:
diff changeset
1886
a61af66fc99e Initial load
duke
parents:
diff changeset
1887 for (int i = 0; i < number_of_insertion_points(); i++) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1888 assert(prev_idx < index_at(i), "index must be ordered ascending");
a61af66fc99e Initial load
duke
parents:
diff changeset
1889 sum += count_at(i);
a61af66fc99e Initial load
duke
parents:
diff changeset
1890 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1891 assert(sum == number_of_ops(), "wrong total sum");
a61af66fc99e Initial load
duke
parents:
diff changeset
1892 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1893 #endif