annotate src/cpu/sparc/vm/sharedRuntime_sparc.cpp @ 1972:f95d63e2154a

6989984: Use standard include model for Hospot Summary: Replaced MakeDeps and the includeDB files with more standardized solutions. Reviewed-by: coleenp, kvn, kamg
author stefank
date Tue, 23 Nov 2010 13:22:55 -0800
parents d5d065957597
children 3582bf76420e
Ignore whitespace changes - Everywhere: Within whitespace: At end of lines:
rev   line source
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1 /*
1552
c18cbe5936b8 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 1506
diff changeset
2 * Copyright (c) 2003, 2010, Oracle and/or its affiliates. All rights reserved.
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3 * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
a61af66fc99e Initial load
duke
parents:
diff changeset
4 *
a61af66fc99e Initial load
duke
parents:
diff changeset
5 * This code is free software; you can redistribute it and/or modify it
a61af66fc99e Initial load
duke
parents:
diff changeset
6 * under the terms of the GNU General Public License version 2 only, as
a61af66fc99e Initial load
duke
parents:
diff changeset
7 * published by the Free Software Foundation.
a61af66fc99e Initial load
duke
parents:
diff changeset
8 *
a61af66fc99e Initial load
duke
parents:
diff changeset
9 * This code is distributed in the hope that it will be useful, but WITHOUT
a61af66fc99e Initial load
duke
parents:
diff changeset
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
a61af66fc99e Initial load
duke
parents:
diff changeset
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
a61af66fc99e Initial load
duke
parents:
diff changeset
12 * version 2 for more details (a copy is included in the LICENSE file that
a61af66fc99e Initial load
duke
parents:
diff changeset
13 * accompanied this code).
a61af66fc99e Initial load
duke
parents:
diff changeset
14 *
a61af66fc99e Initial load
duke
parents:
diff changeset
15 * You should have received a copy of the GNU General Public License version
a61af66fc99e Initial load
duke
parents:
diff changeset
16 * 2 along with this work; if not, write to the Free Software Foundation,
a61af66fc99e Initial load
duke
parents:
diff changeset
17 * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
a61af66fc99e Initial load
duke
parents:
diff changeset
18 *
1552
c18cbe5936b8 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 1506
diff changeset
19 * Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA
c18cbe5936b8 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 1506
diff changeset
20 * or visit www.oracle.com if you need additional information or have any
c18cbe5936b8 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 1506
diff changeset
21 * questions.
0
a61af66fc99e Initial load
duke
parents:
diff changeset
22 *
a61af66fc99e Initial load
duke
parents:
diff changeset
23 */
a61af66fc99e Initial load
duke
parents:
diff changeset
24
1972
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1783
diff changeset
25 #include "precompiled.hpp"
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1783
diff changeset
26 #include "asm/assembler.hpp"
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1783
diff changeset
27 #include "assembler_sparc.inline.hpp"
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1783
diff changeset
28 #include "code/debugInfoRec.hpp"
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1783
diff changeset
29 #include "code/icBuffer.hpp"
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1783
diff changeset
30 #include "code/vtableStubs.hpp"
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1783
diff changeset
31 #include "interpreter/interpreter.hpp"
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1783
diff changeset
32 #include "oops/compiledICHolderOop.hpp"
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1783
diff changeset
33 #include "prims/jvmtiRedefineClassesTrace.hpp"
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1783
diff changeset
34 #include "runtime/sharedRuntime.hpp"
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1783
diff changeset
35 #include "runtime/vframeArray.hpp"
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1783
diff changeset
36 #include "vmreg_sparc.inline.hpp"
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1783
diff changeset
37 #ifdef COMPILER1
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1783
diff changeset
38 #include "c1/c1_Runtime1.hpp"
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1783
diff changeset
39 #endif
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1783
diff changeset
40 #ifdef COMPILER2
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1783
diff changeset
41 #include "opto/runtime.hpp"
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1783
diff changeset
42 #endif
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1783
diff changeset
43 #ifdef SHARK
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1783
diff changeset
44 #include "compiler/compileBroker.hpp"
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1783
diff changeset
45 #include "shark/sharkCompiler.hpp"
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1783
diff changeset
46 #endif
0
a61af66fc99e Initial load
duke
parents:
diff changeset
47
a61af66fc99e Initial load
duke
parents:
diff changeset
48 #define __ masm->
a61af66fc99e Initial load
duke
parents:
diff changeset
49
a61af66fc99e Initial load
duke
parents:
diff changeset
50 #ifdef COMPILER2
a61af66fc99e Initial load
duke
parents:
diff changeset
51 UncommonTrapBlob* SharedRuntime::_uncommon_trap_blob;
a61af66fc99e Initial load
duke
parents:
diff changeset
52 #endif // COMPILER2
a61af66fc99e Initial load
duke
parents:
diff changeset
53
a61af66fc99e Initial load
duke
parents:
diff changeset
54 DeoptimizationBlob* SharedRuntime::_deopt_blob;
a61af66fc99e Initial load
duke
parents:
diff changeset
55 SafepointBlob* SharedRuntime::_polling_page_safepoint_handler_blob;
a61af66fc99e Initial load
duke
parents:
diff changeset
56 SafepointBlob* SharedRuntime::_polling_page_return_handler_blob;
a61af66fc99e Initial load
duke
parents:
diff changeset
57 RuntimeStub* SharedRuntime::_wrong_method_blob;
a61af66fc99e Initial load
duke
parents:
diff changeset
58 RuntimeStub* SharedRuntime::_ic_miss_blob;
a61af66fc99e Initial load
duke
parents:
diff changeset
59 RuntimeStub* SharedRuntime::_resolve_opt_virtual_call_blob;
a61af66fc99e Initial load
duke
parents:
diff changeset
60 RuntimeStub* SharedRuntime::_resolve_virtual_call_blob;
a61af66fc99e Initial load
duke
parents:
diff changeset
61 RuntimeStub* SharedRuntime::_resolve_static_call_blob;
a61af66fc99e Initial load
duke
parents:
diff changeset
62
a61af66fc99e Initial load
duke
parents:
diff changeset
63 class RegisterSaver {
a61af66fc99e Initial load
duke
parents:
diff changeset
64
a61af66fc99e Initial load
duke
parents:
diff changeset
65 // Used for saving volatile registers. This is Gregs, Fregs, I/L/O.
a61af66fc99e Initial load
duke
parents:
diff changeset
66 // The Oregs are problematic. In the 32bit build the compiler can
a61af66fc99e Initial load
duke
parents:
diff changeset
67 // have O registers live with 64 bit quantities. A window save will
a61af66fc99e Initial load
duke
parents:
diff changeset
68 // cut the heads off of the registers. We have to do a very extensive
a61af66fc99e Initial load
duke
parents:
diff changeset
69 // stack dance to save and restore these properly.
a61af66fc99e Initial load
duke
parents:
diff changeset
70
a61af66fc99e Initial load
duke
parents:
diff changeset
71 // Note that the Oregs problem only exists if we block at either a polling
a61af66fc99e Initial load
duke
parents:
diff changeset
72 // page exception a compiled code safepoint that was not originally a call
a61af66fc99e Initial load
duke
parents:
diff changeset
73 // or deoptimize following one of these kinds of safepoints.
a61af66fc99e Initial load
duke
parents:
diff changeset
74
a61af66fc99e Initial load
duke
parents:
diff changeset
75 // Lots of registers to save. For all builds, a window save will preserve
a61af66fc99e Initial load
duke
parents:
diff changeset
76 // the %i and %l registers. For the 32-bit longs-in-two entries and 64-bit
a61af66fc99e Initial load
duke
parents:
diff changeset
77 // builds a window-save will preserve the %o registers. In the LION build
a61af66fc99e Initial load
duke
parents:
diff changeset
78 // we need to save the 64-bit %o registers which requires we save them
a61af66fc99e Initial load
duke
parents:
diff changeset
79 // before the window-save (as then they become %i registers and get their
a61af66fc99e Initial load
duke
parents:
diff changeset
80 // heads chopped off on interrupt). We have to save some %g registers here
a61af66fc99e Initial load
duke
parents:
diff changeset
81 // as well.
a61af66fc99e Initial load
duke
parents:
diff changeset
82 enum {
a61af66fc99e Initial load
duke
parents:
diff changeset
83 // This frame's save area. Includes extra space for the native call:
a61af66fc99e Initial load
duke
parents:
diff changeset
84 // vararg's layout space and the like. Briefly holds the caller's
a61af66fc99e Initial load
duke
parents:
diff changeset
85 // register save area.
a61af66fc99e Initial load
duke
parents:
diff changeset
86 call_args_area = frame::register_save_words_sp_offset +
a61af66fc99e Initial load
duke
parents:
diff changeset
87 frame::memory_parameter_word_sp_offset*wordSize,
a61af66fc99e Initial load
duke
parents:
diff changeset
88 // Make sure save locations are always 8 byte aligned.
a61af66fc99e Initial load
duke
parents:
diff changeset
89 // can't use round_to because it doesn't produce compile time constant
a61af66fc99e Initial load
duke
parents:
diff changeset
90 start_of_extra_save_area = ((call_args_area + 7) & ~7),
a61af66fc99e Initial load
duke
parents:
diff changeset
91 g1_offset = start_of_extra_save_area, // g-regs needing saving
a61af66fc99e Initial load
duke
parents:
diff changeset
92 g3_offset = g1_offset+8,
a61af66fc99e Initial load
duke
parents:
diff changeset
93 g4_offset = g3_offset+8,
a61af66fc99e Initial load
duke
parents:
diff changeset
94 g5_offset = g4_offset+8,
a61af66fc99e Initial load
duke
parents:
diff changeset
95 o0_offset = g5_offset+8,
a61af66fc99e Initial load
duke
parents:
diff changeset
96 o1_offset = o0_offset+8,
a61af66fc99e Initial load
duke
parents:
diff changeset
97 o2_offset = o1_offset+8,
a61af66fc99e Initial load
duke
parents:
diff changeset
98 o3_offset = o2_offset+8,
a61af66fc99e Initial load
duke
parents:
diff changeset
99 o4_offset = o3_offset+8,
a61af66fc99e Initial load
duke
parents:
diff changeset
100 o5_offset = o4_offset+8,
a61af66fc99e Initial load
duke
parents:
diff changeset
101 start_of_flags_save_area = o5_offset+8,
a61af66fc99e Initial load
duke
parents:
diff changeset
102 ccr_offset = start_of_flags_save_area,
a61af66fc99e Initial load
duke
parents:
diff changeset
103 fsr_offset = ccr_offset + 8,
a61af66fc99e Initial load
duke
parents:
diff changeset
104 d00_offset = fsr_offset+8, // Start of float save area
a61af66fc99e Initial load
duke
parents:
diff changeset
105 register_save_size = d00_offset+8*32
a61af66fc99e Initial load
duke
parents:
diff changeset
106 };
a61af66fc99e Initial load
duke
parents:
diff changeset
107
a61af66fc99e Initial load
duke
parents:
diff changeset
108
a61af66fc99e Initial load
duke
parents:
diff changeset
109 public:
a61af66fc99e Initial load
duke
parents:
diff changeset
110
a61af66fc99e Initial load
duke
parents:
diff changeset
111 static int Oexception_offset() { return o0_offset; };
a61af66fc99e Initial load
duke
parents:
diff changeset
112 static int G3_offset() { return g3_offset; };
a61af66fc99e Initial load
duke
parents:
diff changeset
113 static int G5_offset() { return g5_offset; };
a61af66fc99e Initial load
duke
parents:
diff changeset
114 static OopMap* save_live_registers(MacroAssembler* masm, int additional_frame_words, int* total_frame_words);
a61af66fc99e Initial load
duke
parents:
diff changeset
115 static void restore_live_registers(MacroAssembler* masm);
a61af66fc99e Initial load
duke
parents:
diff changeset
116
a61af66fc99e Initial load
duke
parents:
diff changeset
117 // During deoptimization only the result register need to be restored
a61af66fc99e Initial load
duke
parents:
diff changeset
118 // all the other values have already been extracted.
a61af66fc99e Initial load
duke
parents:
diff changeset
119
a61af66fc99e Initial load
duke
parents:
diff changeset
120 static void restore_result_registers(MacroAssembler* masm);
a61af66fc99e Initial load
duke
parents:
diff changeset
121 };
a61af66fc99e Initial load
duke
parents:
diff changeset
122
a61af66fc99e Initial load
duke
parents:
diff changeset
123 OopMap* RegisterSaver::save_live_registers(MacroAssembler* masm, int additional_frame_words, int* total_frame_words) {
a61af66fc99e Initial load
duke
parents:
diff changeset
124 // Record volatile registers as callee-save values in an OopMap so their save locations will be
a61af66fc99e Initial load
duke
parents:
diff changeset
125 // propagated to the caller frame's RegisterMap during StackFrameStream construction (needed for
a61af66fc99e Initial load
duke
parents:
diff changeset
126 // deoptimization; see compiledVFrame::create_stack_value). The caller's I, L and O registers
a61af66fc99e Initial load
duke
parents:
diff changeset
127 // are saved in register windows - I's and L's in the caller's frame and O's in the stub frame
a61af66fc99e Initial load
duke
parents:
diff changeset
128 // (as the stub's I's) when the runtime routine called by the stub creates its frame.
a61af66fc99e Initial load
duke
parents:
diff changeset
129 int i;
1007
1ce3281a8e93 6880034: SIGBUS during deoptimisation at a safepoint on 64bit-SPARC
kvn
parents: 1006
diff changeset
130 // Always make the frame size 16 byte aligned.
0
a61af66fc99e Initial load
duke
parents:
diff changeset
131 int frame_size = round_to(additional_frame_words + register_save_size, 16);
a61af66fc99e Initial load
duke
parents:
diff changeset
132 // OopMap frame size is in c2 stack slots (sizeof(jint)) not bytes or words
a61af66fc99e Initial load
duke
parents:
diff changeset
133 int frame_size_in_slots = frame_size / sizeof(jint);
a61af66fc99e Initial load
duke
parents:
diff changeset
134 // CodeBlob frame size is in words.
a61af66fc99e Initial load
duke
parents:
diff changeset
135 *total_frame_words = frame_size / wordSize;
a61af66fc99e Initial load
duke
parents:
diff changeset
136 // OopMap* map = new OopMap(*total_frame_words, 0);
a61af66fc99e Initial load
duke
parents:
diff changeset
137 OopMap* map = new OopMap(frame_size_in_slots, 0);
a61af66fc99e Initial load
duke
parents:
diff changeset
138
a61af66fc99e Initial load
duke
parents:
diff changeset
139 #if !defined(_LP64)
a61af66fc99e Initial load
duke
parents:
diff changeset
140
a61af66fc99e Initial load
duke
parents:
diff changeset
141 // Save 64-bit O registers; they will get their heads chopped off on a 'save'.
a61af66fc99e Initial load
duke
parents:
diff changeset
142 __ stx(O0, G2_thread, JavaThread::o_reg_temps_offset_in_bytes()+0*8);
a61af66fc99e Initial load
duke
parents:
diff changeset
143 __ stx(O1, G2_thread, JavaThread::o_reg_temps_offset_in_bytes()+1*8);
a61af66fc99e Initial load
duke
parents:
diff changeset
144 __ stx(O2, G2_thread, JavaThread::o_reg_temps_offset_in_bytes()+2*8);
a61af66fc99e Initial load
duke
parents:
diff changeset
145 __ stx(O3, G2_thread, JavaThread::o_reg_temps_offset_in_bytes()+3*8);
a61af66fc99e Initial load
duke
parents:
diff changeset
146 __ stx(O4, G2_thread, JavaThread::o_reg_temps_offset_in_bytes()+4*8);
a61af66fc99e Initial load
duke
parents:
diff changeset
147 __ stx(O5, G2_thread, JavaThread::o_reg_temps_offset_in_bytes()+5*8);
a61af66fc99e Initial load
duke
parents:
diff changeset
148 #endif /* _LP64 */
a61af66fc99e Initial load
duke
parents:
diff changeset
149
a61af66fc99e Initial load
duke
parents:
diff changeset
150 __ save(SP, -frame_size, SP);
a61af66fc99e Initial load
duke
parents:
diff changeset
151
a61af66fc99e Initial load
duke
parents:
diff changeset
152 #ifndef _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
153 // Reload the 64 bit Oregs. Although they are now Iregs we load them
a61af66fc99e Initial load
duke
parents:
diff changeset
154 // to Oregs here to avoid interrupts cutting off their heads
a61af66fc99e Initial load
duke
parents:
diff changeset
155
a61af66fc99e Initial load
duke
parents:
diff changeset
156 __ ldx(G2_thread, JavaThread::o_reg_temps_offset_in_bytes()+0*8, O0);
a61af66fc99e Initial load
duke
parents:
diff changeset
157 __ ldx(G2_thread, JavaThread::o_reg_temps_offset_in_bytes()+1*8, O1);
a61af66fc99e Initial load
duke
parents:
diff changeset
158 __ ldx(G2_thread, JavaThread::o_reg_temps_offset_in_bytes()+2*8, O2);
a61af66fc99e Initial load
duke
parents:
diff changeset
159 __ ldx(G2_thread, JavaThread::o_reg_temps_offset_in_bytes()+3*8, O3);
a61af66fc99e Initial load
duke
parents:
diff changeset
160 __ ldx(G2_thread, JavaThread::o_reg_temps_offset_in_bytes()+4*8, O4);
a61af66fc99e Initial load
duke
parents:
diff changeset
161 __ ldx(G2_thread, JavaThread::o_reg_temps_offset_in_bytes()+5*8, O5);
a61af66fc99e Initial load
duke
parents:
diff changeset
162
a61af66fc99e Initial load
duke
parents:
diff changeset
163 __ stx(O0, SP, o0_offset+STACK_BIAS);
a61af66fc99e Initial load
duke
parents:
diff changeset
164 map->set_callee_saved(VMRegImpl::stack2reg((o0_offset + 4)>>2), O0->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
165
a61af66fc99e Initial load
duke
parents:
diff changeset
166 __ stx(O1, SP, o1_offset+STACK_BIAS);
a61af66fc99e Initial load
duke
parents:
diff changeset
167
a61af66fc99e Initial load
duke
parents:
diff changeset
168 map->set_callee_saved(VMRegImpl::stack2reg((o1_offset + 4)>>2), O1->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
169
a61af66fc99e Initial load
duke
parents:
diff changeset
170 __ stx(O2, SP, o2_offset+STACK_BIAS);
a61af66fc99e Initial load
duke
parents:
diff changeset
171 map->set_callee_saved(VMRegImpl::stack2reg((o2_offset + 4)>>2), O2->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
172
a61af66fc99e Initial load
duke
parents:
diff changeset
173 __ stx(O3, SP, o3_offset+STACK_BIAS);
a61af66fc99e Initial load
duke
parents:
diff changeset
174 map->set_callee_saved(VMRegImpl::stack2reg((o3_offset + 4)>>2), O3->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
175
a61af66fc99e Initial load
duke
parents:
diff changeset
176 __ stx(O4, SP, o4_offset+STACK_BIAS);
a61af66fc99e Initial load
duke
parents:
diff changeset
177 map->set_callee_saved(VMRegImpl::stack2reg((o4_offset + 4)>>2), O4->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
178
a61af66fc99e Initial load
duke
parents:
diff changeset
179 __ stx(O5, SP, o5_offset+STACK_BIAS);
a61af66fc99e Initial load
duke
parents:
diff changeset
180 map->set_callee_saved(VMRegImpl::stack2reg((o5_offset + 4)>>2), O5->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
181 #endif /* _LP64 */
a61af66fc99e Initial load
duke
parents:
diff changeset
182
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 0
diff changeset
183
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 0
diff changeset
184 #ifdef _LP64
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 0
diff changeset
185 int debug_offset = 0;
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 0
diff changeset
186 #else
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 0
diff changeset
187 int debug_offset = 4;
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 0
diff changeset
188 #endif
0
a61af66fc99e Initial load
duke
parents:
diff changeset
189 // Save the G's
a61af66fc99e Initial load
duke
parents:
diff changeset
190 __ stx(G1, SP, g1_offset+STACK_BIAS);
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 0
diff changeset
191 map->set_callee_saved(VMRegImpl::stack2reg((g1_offset + debug_offset)>>2), G1->as_VMReg());
0
a61af66fc99e Initial load
duke
parents:
diff changeset
192
a61af66fc99e Initial load
duke
parents:
diff changeset
193 __ stx(G3, SP, g3_offset+STACK_BIAS);
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 0
diff changeset
194 map->set_callee_saved(VMRegImpl::stack2reg((g3_offset + debug_offset)>>2), G3->as_VMReg());
0
a61af66fc99e Initial load
duke
parents:
diff changeset
195
a61af66fc99e Initial load
duke
parents:
diff changeset
196 __ stx(G4, SP, g4_offset+STACK_BIAS);
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 0
diff changeset
197 map->set_callee_saved(VMRegImpl::stack2reg((g4_offset + debug_offset)>>2), G4->as_VMReg());
0
a61af66fc99e Initial load
duke
parents:
diff changeset
198
a61af66fc99e Initial load
duke
parents:
diff changeset
199 __ stx(G5, SP, g5_offset+STACK_BIAS);
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 0
diff changeset
200 map->set_callee_saved(VMRegImpl::stack2reg((g5_offset + debug_offset)>>2), G5->as_VMReg());
0
a61af66fc99e Initial load
duke
parents:
diff changeset
201
a61af66fc99e Initial load
duke
parents:
diff changeset
202 // This is really a waste but we'll keep things as they were for now
a61af66fc99e Initial load
duke
parents:
diff changeset
203 if (true) {
a61af66fc99e Initial load
duke
parents:
diff changeset
204 #ifndef _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
205 map->set_callee_saved(VMRegImpl::stack2reg((o0_offset)>>2), O0->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
206 map->set_callee_saved(VMRegImpl::stack2reg((o1_offset)>>2), O1->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
207 map->set_callee_saved(VMRegImpl::stack2reg((o2_offset)>>2), O2->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
208 map->set_callee_saved(VMRegImpl::stack2reg((o3_offset)>>2), O3->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
209 map->set_callee_saved(VMRegImpl::stack2reg((o4_offset)>>2), O4->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
210 map->set_callee_saved(VMRegImpl::stack2reg((o5_offset)>>2), O5->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
211 map->set_callee_saved(VMRegImpl::stack2reg((g1_offset)>>2), G1->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
212 map->set_callee_saved(VMRegImpl::stack2reg((g3_offset)>>2), G3->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
213 map->set_callee_saved(VMRegImpl::stack2reg((g4_offset)>>2), G4->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
214 map->set_callee_saved(VMRegImpl::stack2reg((g5_offset)>>2), G5->as_VMReg()->next());
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 0
diff changeset
215 #endif /* _LP64 */
0
a61af66fc99e Initial load
duke
parents:
diff changeset
216 }
a61af66fc99e Initial load
duke
parents:
diff changeset
217
a61af66fc99e Initial load
duke
parents:
diff changeset
218
a61af66fc99e Initial load
duke
parents:
diff changeset
219 // Save the flags
a61af66fc99e Initial load
duke
parents:
diff changeset
220 __ rdccr( G5 );
a61af66fc99e Initial load
duke
parents:
diff changeset
221 __ stx(G5, SP, ccr_offset+STACK_BIAS);
a61af66fc99e Initial load
duke
parents:
diff changeset
222 __ stxfsr(SP, fsr_offset+STACK_BIAS);
a61af66fc99e Initial load
duke
parents:
diff changeset
223
1007
1ce3281a8e93 6880034: SIGBUS during deoptimisation at a safepoint on 64bit-SPARC
kvn
parents: 1006
diff changeset
224 // Save all the FP registers: 32 doubles (32 floats correspond to the 2 halves of the first 16 doubles)
0
a61af66fc99e Initial load
duke
parents:
diff changeset
225 int offset = d00_offset;
1007
1ce3281a8e93 6880034: SIGBUS during deoptimisation at a safepoint on 64bit-SPARC
kvn
parents: 1006
diff changeset
226 for( int i=0; i<FloatRegisterImpl::number_of_registers; i+=2 ) {
0
a61af66fc99e Initial load
duke
parents:
diff changeset
227 FloatRegister f = as_FloatRegister(i);
a61af66fc99e Initial load
duke
parents:
diff changeset
228 __ stf(FloatRegisterImpl::D, f, SP, offset+STACK_BIAS);
1007
1ce3281a8e93 6880034: SIGBUS during deoptimisation at a safepoint on 64bit-SPARC
kvn
parents: 1006
diff changeset
229 // Record as callee saved both halves of double registers (2 float registers).
0
a61af66fc99e Initial load
duke
parents:
diff changeset
230 map->set_callee_saved(VMRegImpl::stack2reg(offset>>2), f->as_VMReg());
1007
1ce3281a8e93 6880034: SIGBUS during deoptimisation at a safepoint on 64bit-SPARC
kvn
parents: 1006
diff changeset
231 map->set_callee_saved(VMRegImpl::stack2reg((offset + sizeof(float))>>2), f->as_VMReg()->next());
0
a61af66fc99e Initial load
duke
parents:
diff changeset
232 offset += sizeof(double);
a61af66fc99e Initial load
duke
parents:
diff changeset
233 }
a61af66fc99e Initial load
duke
parents:
diff changeset
234
a61af66fc99e Initial load
duke
parents:
diff changeset
235 // And we're done.
a61af66fc99e Initial load
duke
parents:
diff changeset
236
a61af66fc99e Initial load
duke
parents:
diff changeset
237 return map;
a61af66fc99e Initial load
duke
parents:
diff changeset
238 }
a61af66fc99e Initial load
duke
parents:
diff changeset
239
a61af66fc99e Initial load
duke
parents:
diff changeset
240
a61af66fc99e Initial load
duke
parents:
diff changeset
241 // Pop the current frame and restore all the registers that we
a61af66fc99e Initial load
duke
parents:
diff changeset
242 // saved.
a61af66fc99e Initial load
duke
parents:
diff changeset
243 void RegisterSaver::restore_live_registers(MacroAssembler* masm) {
a61af66fc99e Initial load
duke
parents:
diff changeset
244
a61af66fc99e Initial load
duke
parents:
diff changeset
245 // Restore all the FP registers
1007
1ce3281a8e93 6880034: SIGBUS during deoptimisation at a safepoint on 64bit-SPARC
kvn
parents: 1006
diff changeset
246 for( int i=0; i<FloatRegisterImpl::number_of_registers; i+=2 ) {
0
a61af66fc99e Initial load
duke
parents:
diff changeset
247 __ ldf(FloatRegisterImpl::D, SP, d00_offset+i*sizeof(float)+STACK_BIAS, as_FloatRegister(i));
a61af66fc99e Initial load
duke
parents:
diff changeset
248 }
a61af66fc99e Initial load
duke
parents:
diff changeset
249
a61af66fc99e Initial load
duke
parents:
diff changeset
250 __ ldx(SP, ccr_offset+STACK_BIAS, G1);
a61af66fc99e Initial load
duke
parents:
diff changeset
251 __ wrccr (G1) ;
a61af66fc99e Initial load
duke
parents:
diff changeset
252
a61af66fc99e Initial load
duke
parents:
diff changeset
253 // Restore the G's
a61af66fc99e Initial load
duke
parents:
diff changeset
254 // Note that G2 (AKA GThread) must be saved and restored separately.
a61af66fc99e Initial load
duke
parents:
diff changeset
255 // TODO-FIXME: save and restore some of the other ASRs, viz., %asi and %gsr.
a61af66fc99e Initial load
duke
parents:
diff changeset
256
a61af66fc99e Initial load
duke
parents:
diff changeset
257 __ ldx(SP, g1_offset+STACK_BIAS, G1);
a61af66fc99e Initial load
duke
parents:
diff changeset
258 __ ldx(SP, g3_offset+STACK_BIAS, G3);
a61af66fc99e Initial load
duke
parents:
diff changeset
259 __ ldx(SP, g4_offset+STACK_BIAS, G4);
a61af66fc99e Initial load
duke
parents:
diff changeset
260 __ ldx(SP, g5_offset+STACK_BIAS, G5);
a61af66fc99e Initial load
duke
parents:
diff changeset
261
a61af66fc99e Initial load
duke
parents:
diff changeset
262
a61af66fc99e Initial load
duke
parents:
diff changeset
263 #if !defined(_LP64)
a61af66fc99e Initial load
duke
parents:
diff changeset
264 // Restore the 64-bit O's.
a61af66fc99e Initial load
duke
parents:
diff changeset
265 __ ldx(SP, o0_offset+STACK_BIAS, O0);
a61af66fc99e Initial load
duke
parents:
diff changeset
266 __ ldx(SP, o1_offset+STACK_BIAS, O1);
a61af66fc99e Initial load
duke
parents:
diff changeset
267 __ ldx(SP, o2_offset+STACK_BIAS, O2);
a61af66fc99e Initial load
duke
parents:
diff changeset
268 __ ldx(SP, o3_offset+STACK_BIAS, O3);
a61af66fc99e Initial load
duke
parents:
diff changeset
269 __ ldx(SP, o4_offset+STACK_BIAS, O4);
a61af66fc99e Initial load
duke
parents:
diff changeset
270 __ ldx(SP, o5_offset+STACK_BIAS, O5);
a61af66fc99e Initial load
duke
parents:
diff changeset
271
a61af66fc99e Initial load
duke
parents:
diff changeset
272 // And temporarily place them in TLS
a61af66fc99e Initial load
duke
parents:
diff changeset
273
a61af66fc99e Initial load
duke
parents:
diff changeset
274 __ stx(O0, G2_thread, JavaThread::o_reg_temps_offset_in_bytes()+0*8);
a61af66fc99e Initial load
duke
parents:
diff changeset
275 __ stx(O1, G2_thread, JavaThread::o_reg_temps_offset_in_bytes()+1*8);
a61af66fc99e Initial load
duke
parents:
diff changeset
276 __ stx(O2, G2_thread, JavaThread::o_reg_temps_offset_in_bytes()+2*8);
a61af66fc99e Initial load
duke
parents:
diff changeset
277 __ stx(O3, G2_thread, JavaThread::o_reg_temps_offset_in_bytes()+3*8);
a61af66fc99e Initial load
duke
parents:
diff changeset
278 __ stx(O4, G2_thread, JavaThread::o_reg_temps_offset_in_bytes()+4*8);
a61af66fc99e Initial load
duke
parents:
diff changeset
279 __ stx(O5, G2_thread, JavaThread::o_reg_temps_offset_in_bytes()+5*8);
a61af66fc99e Initial load
duke
parents:
diff changeset
280 #endif /* _LP64 */
a61af66fc99e Initial load
duke
parents:
diff changeset
281
a61af66fc99e Initial load
duke
parents:
diff changeset
282 // Restore flags
a61af66fc99e Initial load
duke
parents:
diff changeset
283
a61af66fc99e Initial load
duke
parents:
diff changeset
284 __ ldxfsr(SP, fsr_offset+STACK_BIAS);
a61af66fc99e Initial load
duke
parents:
diff changeset
285
a61af66fc99e Initial load
duke
parents:
diff changeset
286 __ restore();
a61af66fc99e Initial load
duke
parents:
diff changeset
287
a61af66fc99e Initial load
duke
parents:
diff changeset
288 #if !defined(_LP64)
a61af66fc99e Initial load
duke
parents:
diff changeset
289 // Now reload the 64bit Oregs after we've restore the window.
a61af66fc99e Initial load
duke
parents:
diff changeset
290 __ ldx(G2_thread, JavaThread::o_reg_temps_offset_in_bytes()+0*8, O0);
a61af66fc99e Initial load
duke
parents:
diff changeset
291 __ ldx(G2_thread, JavaThread::o_reg_temps_offset_in_bytes()+1*8, O1);
a61af66fc99e Initial load
duke
parents:
diff changeset
292 __ ldx(G2_thread, JavaThread::o_reg_temps_offset_in_bytes()+2*8, O2);
a61af66fc99e Initial load
duke
parents:
diff changeset
293 __ ldx(G2_thread, JavaThread::o_reg_temps_offset_in_bytes()+3*8, O3);
a61af66fc99e Initial load
duke
parents:
diff changeset
294 __ ldx(G2_thread, JavaThread::o_reg_temps_offset_in_bytes()+4*8, O4);
a61af66fc99e Initial load
duke
parents:
diff changeset
295 __ ldx(G2_thread, JavaThread::o_reg_temps_offset_in_bytes()+5*8, O5);
a61af66fc99e Initial load
duke
parents:
diff changeset
296 #endif /* _LP64 */
a61af66fc99e Initial load
duke
parents:
diff changeset
297
a61af66fc99e Initial load
duke
parents:
diff changeset
298 }
a61af66fc99e Initial load
duke
parents:
diff changeset
299
a61af66fc99e Initial load
duke
parents:
diff changeset
300 // Pop the current frame and restore the registers that might be holding
a61af66fc99e Initial load
duke
parents:
diff changeset
301 // a result.
a61af66fc99e Initial load
duke
parents:
diff changeset
302 void RegisterSaver::restore_result_registers(MacroAssembler* masm) {
a61af66fc99e Initial load
duke
parents:
diff changeset
303
a61af66fc99e Initial load
duke
parents:
diff changeset
304 #if !defined(_LP64)
a61af66fc99e Initial load
duke
parents:
diff changeset
305 // 32bit build returns longs in G1
a61af66fc99e Initial load
duke
parents:
diff changeset
306 __ ldx(SP, g1_offset+STACK_BIAS, G1);
a61af66fc99e Initial load
duke
parents:
diff changeset
307
a61af66fc99e Initial load
duke
parents:
diff changeset
308 // Retrieve the 64-bit O's.
a61af66fc99e Initial load
duke
parents:
diff changeset
309 __ ldx(SP, o0_offset+STACK_BIAS, O0);
a61af66fc99e Initial load
duke
parents:
diff changeset
310 __ ldx(SP, o1_offset+STACK_BIAS, O1);
a61af66fc99e Initial load
duke
parents:
diff changeset
311 // and save to TLS
a61af66fc99e Initial load
duke
parents:
diff changeset
312 __ stx(O0, G2_thread, JavaThread::o_reg_temps_offset_in_bytes()+0*8);
a61af66fc99e Initial load
duke
parents:
diff changeset
313 __ stx(O1, G2_thread, JavaThread::o_reg_temps_offset_in_bytes()+1*8);
a61af66fc99e Initial load
duke
parents:
diff changeset
314 #endif /* _LP64 */
a61af66fc99e Initial load
duke
parents:
diff changeset
315
a61af66fc99e Initial load
duke
parents:
diff changeset
316 __ ldf(FloatRegisterImpl::D, SP, d00_offset+STACK_BIAS, as_FloatRegister(0));
a61af66fc99e Initial load
duke
parents:
diff changeset
317
a61af66fc99e Initial load
duke
parents:
diff changeset
318 __ restore();
a61af66fc99e Initial load
duke
parents:
diff changeset
319
a61af66fc99e Initial load
duke
parents:
diff changeset
320 #if !defined(_LP64)
a61af66fc99e Initial load
duke
parents:
diff changeset
321 // Now reload the 64bit Oregs after we've restore the window.
a61af66fc99e Initial load
duke
parents:
diff changeset
322 __ ldx(G2_thread, JavaThread::o_reg_temps_offset_in_bytes()+0*8, O0);
a61af66fc99e Initial load
duke
parents:
diff changeset
323 __ ldx(G2_thread, JavaThread::o_reg_temps_offset_in_bytes()+1*8, O1);
a61af66fc99e Initial load
duke
parents:
diff changeset
324 #endif /* _LP64 */
a61af66fc99e Initial load
duke
parents:
diff changeset
325
a61af66fc99e Initial load
duke
parents:
diff changeset
326 }
a61af66fc99e Initial load
duke
parents:
diff changeset
327
a61af66fc99e Initial load
duke
parents:
diff changeset
328 // The java_calling_convention describes stack locations as ideal slots on
a61af66fc99e Initial load
duke
parents:
diff changeset
329 // a frame with no abi restrictions. Since we must observe abi restrictions
a61af66fc99e Initial load
duke
parents:
diff changeset
330 // (like the placement of the register window) the slots must be biased by
a61af66fc99e Initial load
duke
parents:
diff changeset
331 // the following value.
a61af66fc99e Initial load
duke
parents:
diff changeset
332 static int reg2offset(VMReg r) {
a61af66fc99e Initial load
duke
parents:
diff changeset
333 return (r->reg2stack() + SharedRuntime::out_preserve_stack_slots()) * VMRegImpl::stack_slot_size;
a61af66fc99e Initial load
duke
parents:
diff changeset
334 }
a61af66fc99e Initial load
duke
parents:
diff changeset
335
a61af66fc99e Initial load
duke
parents:
diff changeset
336 // ---------------------------------------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
337 // Read the array of BasicTypes from a signature, and compute where the
a61af66fc99e Initial load
duke
parents:
diff changeset
338 // arguments should go. Values in the VMRegPair regs array refer to 4-byte (VMRegImpl::stack_slot_size)
a61af66fc99e Initial load
duke
parents:
diff changeset
339 // quantities. Values less than VMRegImpl::stack0 are registers, those above
a61af66fc99e Initial load
duke
parents:
diff changeset
340 // refer to 4-byte stack slots. All stack slots are based off of the window
a61af66fc99e Initial load
duke
parents:
diff changeset
341 // top. VMRegImpl::stack0 refers to the first slot past the 16-word window,
a61af66fc99e Initial load
duke
parents:
diff changeset
342 // and VMRegImpl::stack0+1 refers to the memory word 4-byes higher. Register
a61af66fc99e Initial load
duke
parents:
diff changeset
343 // values 0-63 (up to RegisterImpl::number_of_registers) are the 64-bit
a61af66fc99e Initial load
duke
parents:
diff changeset
344 // integer registers. Values 64-95 are the (32-bit only) float registers.
a61af66fc99e Initial load
duke
parents:
diff changeset
345 // Each 32-bit quantity is given its own number, so the integer registers
a61af66fc99e Initial load
duke
parents:
diff changeset
346 // (in either 32- or 64-bit builds) use 2 numbers. For example, there is
a61af66fc99e Initial load
duke
parents:
diff changeset
347 // an O0-low and an O0-high. Essentially, all int register numbers are doubled.
a61af66fc99e Initial load
duke
parents:
diff changeset
348
a61af66fc99e Initial load
duke
parents:
diff changeset
349 // Register results are passed in O0-O5, for outgoing call arguments. To
a61af66fc99e Initial load
duke
parents:
diff changeset
350 // convert to incoming arguments, convert all O's to I's. The regs array
a61af66fc99e Initial load
duke
parents:
diff changeset
351 // refer to the low and hi 32-bit words of 64-bit registers or stack slots.
a61af66fc99e Initial load
duke
parents:
diff changeset
352 // If the regs[].second() field is set to VMRegImpl::Bad(), it means it's unused (a
a61af66fc99e Initial load
duke
parents:
diff changeset
353 // 32-bit value was passed). If both are VMRegImpl::Bad(), it means no value was
a61af66fc99e Initial load
duke
parents:
diff changeset
354 // passed (used as a placeholder for the other half of longs and doubles in
a61af66fc99e Initial load
duke
parents:
diff changeset
355 // the 64-bit build). regs[].second() is either VMRegImpl::Bad() or regs[].second() is
a61af66fc99e Initial load
duke
parents:
diff changeset
356 // regs[].first()+1 (regs[].first() may be misaligned in the C calling convention).
a61af66fc99e Initial load
duke
parents:
diff changeset
357 // Sparc never passes a value in regs[].second() but not regs[].first() (regs[].first()
a61af66fc99e Initial load
duke
parents:
diff changeset
358 // == VMRegImpl::Bad() && regs[].second() != VMRegImpl::Bad()) nor unrelated values in the
a61af66fc99e Initial load
duke
parents:
diff changeset
359 // same VMRegPair.
a61af66fc99e Initial load
duke
parents:
diff changeset
360
a61af66fc99e Initial load
duke
parents:
diff changeset
361 // Note: the INPUTS in sig_bt are in units of Java argument words, which are
a61af66fc99e Initial load
duke
parents:
diff changeset
362 // either 32-bit or 64-bit depending on the build. The OUTPUTS are in 32-bit
a61af66fc99e Initial load
duke
parents:
diff changeset
363 // units regardless of build.
a61af66fc99e Initial load
duke
parents:
diff changeset
364
a61af66fc99e Initial load
duke
parents:
diff changeset
365
a61af66fc99e Initial load
duke
parents:
diff changeset
366 // ---------------------------------------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
367 // The compiled Java calling convention. The Java convention always passes
a61af66fc99e Initial load
duke
parents:
diff changeset
368 // 64-bit values in adjacent aligned locations (either registers or stack),
a61af66fc99e Initial load
duke
parents:
diff changeset
369 // floats in float registers and doubles in aligned float pairs. Values are
a61af66fc99e Initial load
duke
parents:
diff changeset
370 // packed in the registers. There is no backing varargs store for values in
a61af66fc99e Initial load
duke
parents:
diff changeset
371 // registers. In the 32-bit build, longs are passed in G1 and G4 (cannot be
a61af66fc99e Initial load
duke
parents:
diff changeset
372 // passed in I's, because longs in I's get their heads chopped off at
a61af66fc99e Initial load
duke
parents:
diff changeset
373 // interrupt).
a61af66fc99e Initial load
duke
parents:
diff changeset
374 int SharedRuntime::java_calling_convention(const BasicType *sig_bt,
a61af66fc99e Initial load
duke
parents:
diff changeset
375 VMRegPair *regs,
a61af66fc99e Initial load
duke
parents:
diff changeset
376 int total_args_passed,
a61af66fc99e Initial load
duke
parents:
diff changeset
377 int is_outgoing) {
a61af66fc99e Initial load
duke
parents:
diff changeset
378 assert(F31->as_VMReg()->is_reg(), "overlapping stack/register numbers");
a61af66fc99e Initial load
duke
parents:
diff changeset
379
a61af66fc99e Initial load
duke
parents:
diff changeset
380 // Convention is to pack the first 6 int/oop args into the first 6 registers
a61af66fc99e Initial load
duke
parents:
diff changeset
381 // (I0-I5), extras spill to the stack. Then pack the first 8 float args
a61af66fc99e Initial load
duke
parents:
diff changeset
382 // into F0-F7, extras spill to the stack. Then pad all register sets to
a61af66fc99e Initial load
duke
parents:
diff changeset
383 // align. Then put longs and doubles into the same registers as they fit,
a61af66fc99e Initial load
duke
parents:
diff changeset
384 // else spill to the stack.
a61af66fc99e Initial load
duke
parents:
diff changeset
385 const int int_reg_max = SPARC_ARGS_IN_REGS_NUM;
a61af66fc99e Initial load
duke
parents:
diff changeset
386 const int flt_reg_max = 8;
a61af66fc99e Initial load
duke
parents:
diff changeset
387 //
a61af66fc99e Initial load
duke
parents:
diff changeset
388 // Where 32-bit 1-reg longs start being passed
a61af66fc99e Initial load
duke
parents:
diff changeset
389 // In tiered we must pass on stack because c1 can't use a "pair" in a single reg.
a61af66fc99e Initial load
duke
parents:
diff changeset
390 // So make it look like we've filled all the G regs that c2 wants to use.
a61af66fc99e Initial load
duke
parents:
diff changeset
391 Register g_reg = TieredCompilation ? noreg : G1;
a61af66fc99e Initial load
duke
parents:
diff changeset
392
a61af66fc99e Initial load
duke
parents:
diff changeset
393 // Count int/oop and float args. See how many stack slots we'll need and
a61af66fc99e Initial load
duke
parents:
diff changeset
394 // where the longs & doubles will go.
a61af66fc99e Initial load
duke
parents:
diff changeset
395 int int_reg_cnt = 0;
a61af66fc99e Initial load
duke
parents:
diff changeset
396 int flt_reg_cnt = 0;
a61af66fc99e Initial load
duke
parents:
diff changeset
397 // int stk_reg_pairs = frame::register_save_words*(wordSize>>2);
a61af66fc99e Initial load
duke
parents:
diff changeset
398 // int stk_reg_pairs = SharedRuntime::out_preserve_stack_slots();
a61af66fc99e Initial load
duke
parents:
diff changeset
399 int stk_reg_pairs = 0;
a61af66fc99e Initial load
duke
parents:
diff changeset
400 for (int i = 0; i < total_args_passed; i++) {
a61af66fc99e Initial load
duke
parents:
diff changeset
401 switch (sig_bt[i]) {
a61af66fc99e Initial load
duke
parents:
diff changeset
402 case T_LONG: // LP64, longs compete with int args
a61af66fc99e Initial load
duke
parents:
diff changeset
403 assert(sig_bt[i+1] == T_VOID, "");
a61af66fc99e Initial load
duke
parents:
diff changeset
404 #ifdef _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
405 if (int_reg_cnt < int_reg_max) int_reg_cnt++;
a61af66fc99e Initial load
duke
parents:
diff changeset
406 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
407 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
408 case T_OBJECT:
a61af66fc99e Initial load
duke
parents:
diff changeset
409 case T_ARRAY:
a61af66fc99e Initial load
duke
parents:
diff changeset
410 case T_ADDRESS: // Used, e.g., in slow-path locking for the lock's stack address
a61af66fc99e Initial load
duke
parents:
diff changeset
411 if (int_reg_cnt < int_reg_max) int_reg_cnt++;
a61af66fc99e Initial load
duke
parents:
diff changeset
412 #ifndef _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
413 else stk_reg_pairs++;
a61af66fc99e Initial load
duke
parents:
diff changeset
414 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
415 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
416 case T_INT:
a61af66fc99e Initial load
duke
parents:
diff changeset
417 case T_SHORT:
a61af66fc99e Initial load
duke
parents:
diff changeset
418 case T_CHAR:
a61af66fc99e Initial load
duke
parents:
diff changeset
419 case T_BYTE:
a61af66fc99e Initial load
duke
parents:
diff changeset
420 case T_BOOLEAN:
a61af66fc99e Initial load
duke
parents:
diff changeset
421 if (int_reg_cnt < int_reg_max) int_reg_cnt++;
a61af66fc99e Initial load
duke
parents:
diff changeset
422 else stk_reg_pairs++;
a61af66fc99e Initial load
duke
parents:
diff changeset
423 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
424 case T_FLOAT:
a61af66fc99e Initial load
duke
parents:
diff changeset
425 if (flt_reg_cnt < flt_reg_max) flt_reg_cnt++;
a61af66fc99e Initial load
duke
parents:
diff changeset
426 else stk_reg_pairs++;
a61af66fc99e Initial load
duke
parents:
diff changeset
427 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
428 case T_DOUBLE:
a61af66fc99e Initial load
duke
parents:
diff changeset
429 assert(sig_bt[i+1] == T_VOID, "");
a61af66fc99e Initial load
duke
parents:
diff changeset
430 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
431 case T_VOID:
a61af66fc99e Initial load
duke
parents:
diff changeset
432 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
433 default:
a61af66fc99e Initial load
duke
parents:
diff changeset
434 ShouldNotReachHere();
a61af66fc99e Initial load
duke
parents:
diff changeset
435 }
a61af66fc99e Initial load
duke
parents:
diff changeset
436 }
a61af66fc99e Initial load
duke
parents:
diff changeset
437
a61af66fc99e Initial load
duke
parents:
diff changeset
438 // This is where the longs/doubles start on the stack.
a61af66fc99e Initial load
duke
parents:
diff changeset
439 stk_reg_pairs = (stk_reg_pairs+1) & ~1; // Round
a61af66fc99e Initial load
duke
parents:
diff changeset
440
a61af66fc99e Initial load
duke
parents:
diff changeset
441 int int_reg_pairs = (int_reg_cnt+1) & ~1; // 32-bit 2-reg longs only
a61af66fc99e Initial load
duke
parents:
diff changeset
442 int flt_reg_pairs = (flt_reg_cnt+1) & ~1;
a61af66fc99e Initial load
duke
parents:
diff changeset
443
a61af66fc99e Initial load
duke
parents:
diff changeset
444 // int stk_reg = frame::register_save_words*(wordSize>>2);
a61af66fc99e Initial load
duke
parents:
diff changeset
445 // int stk_reg = SharedRuntime::out_preserve_stack_slots();
a61af66fc99e Initial load
duke
parents:
diff changeset
446 int stk_reg = 0;
a61af66fc99e Initial load
duke
parents:
diff changeset
447 int int_reg = 0;
a61af66fc99e Initial load
duke
parents:
diff changeset
448 int flt_reg = 0;
a61af66fc99e Initial load
duke
parents:
diff changeset
449
a61af66fc99e Initial load
duke
parents:
diff changeset
450 // Now do the signature layout
a61af66fc99e Initial load
duke
parents:
diff changeset
451 for (int i = 0; i < total_args_passed; i++) {
a61af66fc99e Initial load
duke
parents:
diff changeset
452 switch (sig_bt[i]) {
a61af66fc99e Initial load
duke
parents:
diff changeset
453 case T_INT:
a61af66fc99e Initial load
duke
parents:
diff changeset
454 case T_SHORT:
a61af66fc99e Initial load
duke
parents:
diff changeset
455 case T_CHAR:
a61af66fc99e Initial load
duke
parents:
diff changeset
456 case T_BYTE:
a61af66fc99e Initial load
duke
parents:
diff changeset
457 case T_BOOLEAN:
a61af66fc99e Initial load
duke
parents:
diff changeset
458 #ifndef _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
459 case T_OBJECT:
a61af66fc99e Initial load
duke
parents:
diff changeset
460 case T_ARRAY:
a61af66fc99e Initial load
duke
parents:
diff changeset
461 case T_ADDRESS: // Used, e.g., in slow-path locking for the lock's stack address
a61af66fc99e Initial load
duke
parents:
diff changeset
462 #endif // _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
463 if (int_reg < int_reg_max) {
a61af66fc99e Initial load
duke
parents:
diff changeset
464 Register r = is_outgoing ? as_oRegister(int_reg++) : as_iRegister(int_reg++);
a61af66fc99e Initial load
duke
parents:
diff changeset
465 regs[i].set1(r->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
466 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
467 regs[i].set1(VMRegImpl::stack2reg(stk_reg++));
a61af66fc99e Initial load
duke
parents:
diff changeset
468 }
a61af66fc99e Initial load
duke
parents:
diff changeset
469 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
470
a61af66fc99e Initial load
duke
parents:
diff changeset
471 #ifdef _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
472 case T_OBJECT:
a61af66fc99e Initial load
duke
parents:
diff changeset
473 case T_ARRAY:
a61af66fc99e Initial load
duke
parents:
diff changeset
474 case T_ADDRESS: // Used, e.g., in slow-path locking for the lock's stack address
a61af66fc99e Initial load
duke
parents:
diff changeset
475 if (int_reg < int_reg_max) {
a61af66fc99e Initial load
duke
parents:
diff changeset
476 Register r = is_outgoing ? as_oRegister(int_reg++) : as_iRegister(int_reg++);
a61af66fc99e Initial load
duke
parents:
diff changeset
477 regs[i].set2(r->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
478 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
479 regs[i].set2(VMRegImpl::stack2reg(stk_reg_pairs));
a61af66fc99e Initial load
duke
parents:
diff changeset
480 stk_reg_pairs += 2;
a61af66fc99e Initial load
duke
parents:
diff changeset
481 }
a61af66fc99e Initial load
duke
parents:
diff changeset
482 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
483 #endif // _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
484
a61af66fc99e Initial load
duke
parents:
diff changeset
485 case T_LONG:
a61af66fc99e Initial load
duke
parents:
diff changeset
486 assert(sig_bt[i+1] == T_VOID, "expecting VOID in other half");
a61af66fc99e Initial load
duke
parents:
diff changeset
487 #ifdef _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
488 if (int_reg < int_reg_max) {
a61af66fc99e Initial load
duke
parents:
diff changeset
489 Register r = is_outgoing ? as_oRegister(int_reg++) : as_iRegister(int_reg++);
a61af66fc99e Initial load
duke
parents:
diff changeset
490 regs[i].set2(r->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
491 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
492 regs[i].set2(VMRegImpl::stack2reg(stk_reg_pairs));
a61af66fc99e Initial load
duke
parents:
diff changeset
493 stk_reg_pairs += 2;
a61af66fc99e Initial load
duke
parents:
diff changeset
494 }
a61af66fc99e Initial load
duke
parents:
diff changeset
495 #else
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
496 #ifdef COMPILER2
0
a61af66fc99e Initial load
duke
parents:
diff changeset
497 // For 32-bit build, can't pass longs in O-regs because they become
a61af66fc99e Initial load
duke
parents:
diff changeset
498 // I-regs and get trashed. Use G-regs instead. G1 and G4 are almost
a61af66fc99e Initial load
duke
parents:
diff changeset
499 // spare and available. This convention isn't used by the Sparc ABI or
a61af66fc99e Initial load
duke
parents:
diff changeset
500 // anywhere else. If we're tiered then we don't use G-regs because c1
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
501 // can't deal with them as a "pair". (Tiered makes this code think g's are filled)
0
a61af66fc99e Initial load
duke
parents:
diff changeset
502 // G0: zero
a61af66fc99e Initial load
duke
parents:
diff changeset
503 // G1: 1st Long arg
a61af66fc99e Initial load
duke
parents:
diff changeset
504 // G2: global allocated to TLS
a61af66fc99e Initial load
duke
parents:
diff changeset
505 // G3: used in inline cache check
a61af66fc99e Initial load
duke
parents:
diff changeset
506 // G4: 2nd Long arg
a61af66fc99e Initial load
duke
parents:
diff changeset
507 // G5: used in inline cache check
a61af66fc99e Initial load
duke
parents:
diff changeset
508 // G6: used by OS
a61af66fc99e Initial load
duke
parents:
diff changeset
509 // G7: used by OS
a61af66fc99e Initial load
duke
parents:
diff changeset
510
a61af66fc99e Initial load
duke
parents:
diff changeset
511 if (g_reg == G1) {
a61af66fc99e Initial load
duke
parents:
diff changeset
512 regs[i].set2(G1->as_VMReg()); // This long arg in G1
a61af66fc99e Initial load
duke
parents:
diff changeset
513 g_reg = G4; // Where the next arg goes
a61af66fc99e Initial load
duke
parents:
diff changeset
514 } else if (g_reg == G4) {
a61af66fc99e Initial load
duke
parents:
diff changeset
515 regs[i].set2(G4->as_VMReg()); // The 2nd long arg in G4
a61af66fc99e Initial load
duke
parents:
diff changeset
516 g_reg = noreg; // No more longs in registers
a61af66fc99e Initial load
duke
parents:
diff changeset
517 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
518 regs[i].set2(VMRegImpl::stack2reg(stk_reg_pairs));
a61af66fc99e Initial load
duke
parents:
diff changeset
519 stk_reg_pairs += 2;
a61af66fc99e Initial load
duke
parents:
diff changeset
520 }
a61af66fc99e Initial load
duke
parents:
diff changeset
521 #else // COMPILER2
a61af66fc99e Initial load
duke
parents:
diff changeset
522 if (int_reg_pairs + 1 < int_reg_max) {
a61af66fc99e Initial load
duke
parents:
diff changeset
523 if (is_outgoing) {
a61af66fc99e Initial load
duke
parents:
diff changeset
524 regs[i].set_pair(as_oRegister(int_reg_pairs + 1)->as_VMReg(), as_oRegister(int_reg_pairs)->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
525 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
526 regs[i].set_pair(as_iRegister(int_reg_pairs + 1)->as_VMReg(), as_iRegister(int_reg_pairs)->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
527 }
a61af66fc99e Initial load
duke
parents:
diff changeset
528 int_reg_pairs += 2;
a61af66fc99e Initial load
duke
parents:
diff changeset
529 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
530 regs[i].set2(VMRegImpl::stack2reg(stk_reg_pairs));
a61af66fc99e Initial load
duke
parents:
diff changeset
531 stk_reg_pairs += 2;
a61af66fc99e Initial load
duke
parents:
diff changeset
532 }
a61af66fc99e Initial load
duke
parents:
diff changeset
533 #endif // COMPILER2
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
534 #endif // _LP64
0
a61af66fc99e Initial load
duke
parents:
diff changeset
535 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
536
a61af66fc99e Initial load
duke
parents:
diff changeset
537 case T_FLOAT:
a61af66fc99e Initial load
duke
parents:
diff changeset
538 if (flt_reg < flt_reg_max) regs[i].set1(as_FloatRegister(flt_reg++)->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
539 else regs[i].set1( VMRegImpl::stack2reg(stk_reg++));
a61af66fc99e Initial load
duke
parents:
diff changeset
540 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
541 case T_DOUBLE:
a61af66fc99e Initial load
duke
parents:
diff changeset
542 assert(sig_bt[i+1] == T_VOID, "expecting half");
a61af66fc99e Initial load
duke
parents:
diff changeset
543 if (flt_reg_pairs + 1 < flt_reg_max) {
a61af66fc99e Initial load
duke
parents:
diff changeset
544 regs[i].set2(as_FloatRegister(flt_reg_pairs)->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
545 flt_reg_pairs += 2;
a61af66fc99e Initial load
duke
parents:
diff changeset
546 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
547 regs[i].set2(VMRegImpl::stack2reg(stk_reg_pairs));
a61af66fc99e Initial load
duke
parents:
diff changeset
548 stk_reg_pairs += 2;
a61af66fc99e Initial load
duke
parents:
diff changeset
549 }
a61af66fc99e Initial load
duke
parents:
diff changeset
550 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
551 case T_VOID: regs[i].set_bad(); break; // Halves of longs & doubles
a61af66fc99e Initial load
duke
parents:
diff changeset
552 default:
a61af66fc99e Initial load
duke
parents:
diff changeset
553 ShouldNotReachHere();
a61af66fc99e Initial load
duke
parents:
diff changeset
554 }
a61af66fc99e Initial load
duke
parents:
diff changeset
555 }
a61af66fc99e Initial load
duke
parents:
diff changeset
556
a61af66fc99e Initial load
duke
parents:
diff changeset
557 // retun the amount of stack space these arguments will need.
a61af66fc99e Initial load
duke
parents:
diff changeset
558 return stk_reg_pairs;
a61af66fc99e Initial load
duke
parents:
diff changeset
559
a61af66fc99e Initial load
duke
parents:
diff changeset
560 }
a61af66fc99e Initial load
duke
parents:
diff changeset
561
1006
dcf03e02b020 6879902: CTW failure jdk6_18/hotspot/src/cpu/sparc/vm/assembler_sparc.hpp:845
twisti
parents: 727
diff changeset
562 // Helper class mostly to avoid passing masm everywhere, and handle
dcf03e02b020 6879902: CTW failure jdk6_18/hotspot/src/cpu/sparc/vm/assembler_sparc.hpp:845
twisti
parents: 727
diff changeset
563 // store displacement overflow logic.
0
a61af66fc99e Initial load
duke
parents:
diff changeset
564 class AdapterGenerator {
a61af66fc99e Initial load
duke
parents:
diff changeset
565 MacroAssembler *masm;
a61af66fc99e Initial load
duke
parents:
diff changeset
566 Register Rdisp;
a61af66fc99e Initial load
duke
parents:
diff changeset
567 void set_Rdisp(Register r) { Rdisp = r; }
a61af66fc99e Initial load
duke
parents:
diff changeset
568
a61af66fc99e Initial load
duke
parents:
diff changeset
569 void patch_callers_callsite();
a61af66fc99e Initial load
duke
parents:
diff changeset
570
a61af66fc99e Initial load
duke
parents:
diff changeset
571 // base+st_off points to top of argument
1506
2338d41fbd81 6943304: remove tagged stack interpreter
twisti
parents: 1251
diff changeset
572 int arg_offset(const int st_off) { return st_off; }
0
a61af66fc99e Initial load
duke
parents:
diff changeset
573 int next_arg_offset(const int st_off) {
1506
2338d41fbd81 6943304: remove tagged stack interpreter
twisti
parents: 1251
diff changeset
574 return st_off - Interpreter::stackElementSize;
1006
dcf03e02b020 6879902: CTW failure jdk6_18/hotspot/src/cpu/sparc/vm/assembler_sparc.hpp:845
twisti
parents: 727
diff changeset
575 }
dcf03e02b020 6879902: CTW failure jdk6_18/hotspot/src/cpu/sparc/vm/assembler_sparc.hpp:845
twisti
parents: 727
diff changeset
576
dcf03e02b020 6879902: CTW failure jdk6_18/hotspot/src/cpu/sparc/vm/assembler_sparc.hpp:845
twisti
parents: 727
diff changeset
577 // Argument slot values may be loaded first into a register because
dcf03e02b020 6879902: CTW failure jdk6_18/hotspot/src/cpu/sparc/vm/assembler_sparc.hpp:845
twisti
parents: 727
diff changeset
578 // they might not fit into displacement.
dcf03e02b020 6879902: CTW failure jdk6_18/hotspot/src/cpu/sparc/vm/assembler_sparc.hpp:845
twisti
parents: 727
diff changeset
579 RegisterOrConstant arg_slot(const int st_off);
dcf03e02b020 6879902: CTW failure jdk6_18/hotspot/src/cpu/sparc/vm/assembler_sparc.hpp:845
twisti
parents: 727
diff changeset
580 RegisterOrConstant next_arg_slot(const int st_off);
dcf03e02b020 6879902: CTW failure jdk6_18/hotspot/src/cpu/sparc/vm/assembler_sparc.hpp:845
twisti
parents: 727
diff changeset
581
0
a61af66fc99e Initial load
duke
parents:
diff changeset
582 // Stores long into offset pointed to by base
a61af66fc99e Initial load
duke
parents:
diff changeset
583 void store_c2i_long(Register r, Register base,
a61af66fc99e Initial load
duke
parents:
diff changeset
584 const int st_off, bool is_stack);
a61af66fc99e Initial load
duke
parents:
diff changeset
585 void store_c2i_object(Register r, Register base,
a61af66fc99e Initial load
duke
parents:
diff changeset
586 const int st_off);
a61af66fc99e Initial load
duke
parents:
diff changeset
587 void store_c2i_int(Register r, Register base,
a61af66fc99e Initial load
duke
parents:
diff changeset
588 const int st_off);
a61af66fc99e Initial load
duke
parents:
diff changeset
589 void store_c2i_double(VMReg r_2,
a61af66fc99e Initial load
duke
parents:
diff changeset
590 VMReg r_1, Register base, const int st_off);
a61af66fc99e Initial load
duke
parents:
diff changeset
591 void store_c2i_float(FloatRegister f, Register base,
a61af66fc99e Initial load
duke
parents:
diff changeset
592 const int st_off);
a61af66fc99e Initial load
duke
parents:
diff changeset
593
a61af66fc99e Initial load
duke
parents:
diff changeset
594 public:
a61af66fc99e Initial load
duke
parents:
diff changeset
595 void gen_c2i_adapter(int total_args_passed,
a61af66fc99e Initial load
duke
parents:
diff changeset
596 // VMReg max_arg,
a61af66fc99e Initial load
duke
parents:
diff changeset
597 int comp_args_on_stack, // VMRegStackSlots
a61af66fc99e Initial load
duke
parents:
diff changeset
598 const BasicType *sig_bt,
a61af66fc99e Initial load
duke
parents:
diff changeset
599 const VMRegPair *regs,
a61af66fc99e Initial load
duke
parents:
diff changeset
600 Label& skip_fixup);
a61af66fc99e Initial load
duke
parents:
diff changeset
601 void gen_i2c_adapter(int total_args_passed,
a61af66fc99e Initial load
duke
parents:
diff changeset
602 // VMReg max_arg,
a61af66fc99e Initial load
duke
parents:
diff changeset
603 int comp_args_on_stack, // VMRegStackSlots
a61af66fc99e Initial load
duke
parents:
diff changeset
604 const BasicType *sig_bt,
a61af66fc99e Initial load
duke
parents:
diff changeset
605 const VMRegPair *regs);
a61af66fc99e Initial load
duke
parents:
diff changeset
606
a61af66fc99e Initial load
duke
parents:
diff changeset
607 AdapterGenerator(MacroAssembler *_masm) : masm(_masm) {}
a61af66fc99e Initial load
duke
parents:
diff changeset
608 };
a61af66fc99e Initial load
duke
parents:
diff changeset
609
a61af66fc99e Initial load
duke
parents:
diff changeset
610
a61af66fc99e Initial load
duke
parents:
diff changeset
611 // Patch the callers callsite with entry to compiled code if it exists.
a61af66fc99e Initial load
duke
parents:
diff changeset
612 void AdapterGenerator::patch_callers_callsite() {
a61af66fc99e Initial load
duke
parents:
diff changeset
613 Label L;
a61af66fc99e Initial load
duke
parents:
diff changeset
614 __ ld_ptr(G5_method, in_bytes(methodOopDesc::code_offset()), G3_scratch);
a61af66fc99e Initial load
duke
parents:
diff changeset
615 __ br_null(G3_scratch, false, __ pt, L);
a61af66fc99e Initial load
duke
parents:
diff changeset
616 // Schedule the branch target address early.
a61af66fc99e Initial load
duke
parents:
diff changeset
617 __ delayed()->ld_ptr(G5_method, in_bytes(methodOopDesc::interpreter_entry_offset()), G3_scratch);
a61af66fc99e Initial load
duke
parents:
diff changeset
618 // Call into the VM to patch the caller, then jump to compiled callee
a61af66fc99e Initial load
duke
parents:
diff changeset
619 __ save_frame(4); // Args in compiled layout; do not blow them
a61af66fc99e Initial load
duke
parents:
diff changeset
620
a61af66fc99e Initial load
duke
parents:
diff changeset
621 // Must save all the live Gregs the list is:
a61af66fc99e Initial load
duke
parents:
diff changeset
622 // G1: 1st Long arg (32bit build)
a61af66fc99e Initial load
duke
parents:
diff changeset
623 // G2: global allocated to TLS
a61af66fc99e Initial load
duke
parents:
diff changeset
624 // G3: used in inline cache check (scratch)
a61af66fc99e Initial load
duke
parents:
diff changeset
625 // G4: 2nd Long arg (32bit build);
a61af66fc99e Initial load
duke
parents:
diff changeset
626 // G5: used in inline cache check (methodOop)
a61af66fc99e Initial load
duke
parents:
diff changeset
627
a61af66fc99e Initial load
duke
parents:
diff changeset
628 // The longs must go to the stack by hand since in the 32 bit build they can be trashed by window ops.
a61af66fc99e Initial load
duke
parents:
diff changeset
629
a61af66fc99e Initial load
duke
parents:
diff changeset
630 #ifdef _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
631 // mov(s,d)
a61af66fc99e Initial load
duke
parents:
diff changeset
632 __ mov(G1, L1);
a61af66fc99e Initial load
duke
parents:
diff changeset
633 __ mov(G4, L4);
a61af66fc99e Initial load
duke
parents:
diff changeset
634 __ mov(G5_method, L5);
a61af66fc99e Initial load
duke
parents:
diff changeset
635 __ mov(G5_method, O0); // VM needs target method
a61af66fc99e Initial load
duke
parents:
diff changeset
636 __ mov(I7, O1); // VM needs caller's callsite
a61af66fc99e Initial load
duke
parents:
diff changeset
637 // Must be a leaf call...
a61af66fc99e Initial load
duke
parents:
diff changeset
638 // can be very far once the blob has been relocated
727
6b2273dd6fa9 6822110: Add AddressLiteral class on SPARC
twisti
parents: 710
diff changeset
639 AddressLiteral dest(CAST_FROM_FN_PTR(address, SharedRuntime::fixup_callers_callsite));
0
a61af66fc99e Initial load
duke
parents:
diff changeset
640 __ relocate(relocInfo::runtime_call_type);
727
6b2273dd6fa9 6822110: Add AddressLiteral class on SPARC
twisti
parents: 710
diff changeset
641 __ jumpl_to(dest, O7, O7);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
642 __ delayed()->mov(G2_thread, L7_thread_cache);
a61af66fc99e Initial load
duke
parents:
diff changeset
643 __ mov(L7_thread_cache, G2_thread);
a61af66fc99e Initial load
duke
parents:
diff changeset
644 __ mov(L1, G1);
a61af66fc99e Initial load
duke
parents:
diff changeset
645 __ mov(L4, G4);
a61af66fc99e Initial load
duke
parents:
diff changeset
646 __ mov(L5, G5_method);
a61af66fc99e Initial load
duke
parents:
diff changeset
647 #else
a61af66fc99e Initial load
duke
parents:
diff changeset
648 __ stx(G1, FP, -8 + STACK_BIAS);
a61af66fc99e Initial load
duke
parents:
diff changeset
649 __ stx(G4, FP, -16 + STACK_BIAS);
a61af66fc99e Initial load
duke
parents:
diff changeset
650 __ mov(G5_method, L5);
a61af66fc99e Initial load
duke
parents:
diff changeset
651 __ mov(G5_method, O0); // VM needs target method
a61af66fc99e Initial load
duke
parents:
diff changeset
652 __ mov(I7, O1); // VM needs caller's callsite
a61af66fc99e Initial load
duke
parents:
diff changeset
653 // Must be a leaf call...
a61af66fc99e Initial load
duke
parents:
diff changeset
654 __ call(CAST_FROM_FN_PTR(address, SharedRuntime::fixup_callers_callsite), relocInfo::runtime_call_type);
a61af66fc99e Initial load
duke
parents:
diff changeset
655 __ delayed()->mov(G2_thread, L7_thread_cache);
a61af66fc99e Initial load
duke
parents:
diff changeset
656 __ mov(L7_thread_cache, G2_thread);
a61af66fc99e Initial load
duke
parents:
diff changeset
657 __ ldx(FP, -8 + STACK_BIAS, G1);
a61af66fc99e Initial load
duke
parents:
diff changeset
658 __ ldx(FP, -16 + STACK_BIAS, G4);
a61af66fc99e Initial load
duke
parents:
diff changeset
659 __ mov(L5, G5_method);
a61af66fc99e Initial load
duke
parents:
diff changeset
660 __ ld_ptr(G5_method, in_bytes(methodOopDesc::interpreter_entry_offset()), G3_scratch);
a61af66fc99e Initial load
duke
parents:
diff changeset
661 #endif /* _LP64 */
a61af66fc99e Initial load
duke
parents:
diff changeset
662
a61af66fc99e Initial load
duke
parents:
diff changeset
663 __ restore(); // Restore args
a61af66fc99e Initial load
duke
parents:
diff changeset
664 __ bind(L);
a61af66fc99e Initial load
duke
parents:
diff changeset
665 }
a61af66fc99e Initial load
duke
parents:
diff changeset
666
1006
dcf03e02b020 6879902: CTW failure jdk6_18/hotspot/src/cpu/sparc/vm/assembler_sparc.hpp:845
twisti
parents: 727
diff changeset
667
dcf03e02b020 6879902: CTW failure jdk6_18/hotspot/src/cpu/sparc/vm/assembler_sparc.hpp:845
twisti
parents: 727
diff changeset
668 RegisterOrConstant AdapterGenerator::arg_slot(const int st_off) {
dcf03e02b020 6879902: CTW failure jdk6_18/hotspot/src/cpu/sparc/vm/assembler_sparc.hpp:845
twisti
parents: 727
diff changeset
669 RegisterOrConstant roc(arg_offset(st_off));
dcf03e02b020 6879902: CTW failure jdk6_18/hotspot/src/cpu/sparc/vm/assembler_sparc.hpp:845
twisti
parents: 727
diff changeset
670 return __ ensure_simm13_or_reg(roc, Rdisp);
dcf03e02b020 6879902: CTW failure jdk6_18/hotspot/src/cpu/sparc/vm/assembler_sparc.hpp:845
twisti
parents: 727
diff changeset
671 }
dcf03e02b020 6879902: CTW failure jdk6_18/hotspot/src/cpu/sparc/vm/assembler_sparc.hpp:845
twisti
parents: 727
diff changeset
672
dcf03e02b020 6879902: CTW failure jdk6_18/hotspot/src/cpu/sparc/vm/assembler_sparc.hpp:845
twisti
parents: 727
diff changeset
673 RegisterOrConstant AdapterGenerator::next_arg_slot(const int st_off) {
dcf03e02b020 6879902: CTW failure jdk6_18/hotspot/src/cpu/sparc/vm/assembler_sparc.hpp:845
twisti
parents: 727
diff changeset
674 RegisterOrConstant roc(next_arg_offset(st_off));
dcf03e02b020 6879902: CTW failure jdk6_18/hotspot/src/cpu/sparc/vm/assembler_sparc.hpp:845
twisti
parents: 727
diff changeset
675 return __ ensure_simm13_or_reg(roc, Rdisp);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
676 }
a61af66fc99e Initial load
duke
parents:
diff changeset
677
1006
dcf03e02b020 6879902: CTW failure jdk6_18/hotspot/src/cpu/sparc/vm/assembler_sparc.hpp:845
twisti
parents: 727
diff changeset
678
0
a61af66fc99e Initial load
duke
parents:
diff changeset
679 // Stores long into offset pointed to by base
a61af66fc99e Initial load
duke
parents:
diff changeset
680 void AdapterGenerator::store_c2i_long(Register r, Register base,
a61af66fc99e Initial load
duke
parents:
diff changeset
681 const int st_off, bool is_stack) {
a61af66fc99e Initial load
duke
parents:
diff changeset
682 #ifdef _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
683 // In V9, longs are given 2 64-bit slots in the interpreter, but the
a61af66fc99e Initial load
duke
parents:
diff changeset
684 // data is passed in only 1 slot.
a61af66fc99e Initial load
duke
parents:
diff changeset
685 __ stx(r, base, next_arg_slot(st_off));
a61af66fc99e Initial load
duke
parents:
diff changeset
686 #else
342
37f87013dfd8 6711316: Open source the Garbage-First garbage collector
ysr
parents: 116
diff changeset
687 #ifdef COMPILER2
0
a61af66fc99e Initial load
duke
parents:
diff changeset
688 // Misaligned store of 64-bit data
a61af66fc99e Initial load
duke
parents:
diff changeset
689 __ stw(r, base, arg_slot(st_off)); // lo bits
a61af66fc99e Initial load
duke
parents:
diff changeset
690 __ srlx(r, 32, r);
a61af66fc99e Initial load
duke
parents:
diff changeset
691 __ stw(r, base, next_arg_slot(st_off)); // hi bits
a61af66fc99e Initial load
duke
parents:
diff changeset
692 #else
a61af66fc99e Initial load
duke
parents:
diff changeset
693 if (is_stack) {
a61af66fc99e Initial load
duke
parents:
diff changeset
694 // Misaligned store of 64-bit data
a61af66fc99e Initial load
duke
parents:
diff changeset
695 __ stw(r, base, arg_slot(st_off)); // lo bits
a61af66fc99e Initial load
duke
parents:
diff changeset
696 __ srlx(r, 32, r);
a61af66fc99e Initial load
duke
parents:
diff changeset
697 __ stw(r, base, next_arg_slot(st_off)); // hi bits
a61af66fc99e Initial load
duke
parents:
diff changeset
698 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
699 __ stw(r->successor(), base, arg_slot(st_off) ); // lo bits
a61af66fc99e Initial load
duke
parents:
diff changeset
700 __ stw(r , base, next_arg_slot(st_off)); // hi bits
a61af66fc99e Initial load
duke
parents:
diff changeset
701 }
a61af66fc99e Initial load
duke
parents:
diff changeset
702 #endif // COMPILER2
342
37f87013dfd8 6711316: Open source the Garbage-First garbage collector
ysr
parents: 116
diff changeset
703 #endif // _LP64
0
a61af66fc99e Initial load
duke
parents:
diff changeset
704 }
a61af66fc99e Initial load
duke
parents:
diff changeset
705
a61af66fc99e Initial load
duke
parents:
diff changeset
706 void AdapterGenerator::store_c2i_object(Register r, Register base,
a61af66fc99e Initial load
duke
parents:
diff changeset
707 const int st_off) {
a61af66fc99e Initial load
duke
parents:
diff changeset
708 __ st_ptr (r, base, arg_slot(st_off));
a61af66fc99e Initial load
duke
parents:
diff changeset
709 }
a61af66fc99e Initial load
duke
parents:
diff changeset
710
a61af66fc99e Initial load
duke
parents:
diff changeset
711 void AdapterGenerator::store_c2i_int(Register r, Register base,
a61af66fc99e Initial load
duke
parents:
diff changeset
712 const int st_off) {
a61af66fc99e Initial load
duke
parents:
diff changeset
713 __ st (r, base, arg_slot(st_off));
a61af66fc99e Initial load
duke
parents:
diff changeset
714 }
a61af66fc99e Initial load
duke
parents:
diff changeset
715
a61af66fc99e Initial load
duke
parents:
diff changeset
716 // Stores into offset pointed to by base
a61af66fc99e Initial load
duke
parents:
diff changeset
717 void AdapterGenerator::store_c2i_double(VMReg r_2,
a61af66fc99e Initial load
duke
parents:
diff changeset
718 VMReg r_1, Register base, const int st_off) {
a61af66fc99e Initial load
duke
parents:
diff changeset
719 #ifdef _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
720 // In V9, doubles are given 2 64-bit slots in the interpreter, but the
a61af66fc99e Initial load
duke
parents:
diff changeset
721 // data is passed in only 1 slot.
a61af66fc99e Initial load
duke
parents:
diff changeset
722 __ stf(FloatRegisterImpl::D, r_1->as_FloatRegister(), base, next_arg_slot(st_off));
a61af66fc99e Initial load
duke
parents:
diff changeset
723 #else
a61af66fc99e Initial load
duke
parents:
diff changeset
724 // Need to marshal 64-bit value from misaligned Lesp loads
a61af66fc99e Initial load
duke
parents:
diff changeset
725 __ stf(FloatRegisterImpl::S, r_1->as_FloatRegister(), base, next_arg_slot(st_off));
a61af66fc99e Initial load
duke
parents:
diff changeset
726 __ stf(FloatRegisterImpl::S, r_2->as_FloatRegister(), base, arg_slot(st_off) );
a61af66fc99e Initial load
duke
parents:
diff changeset
727 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
728 }
a61af66fc99e Initial load
duke
parents:
diff changeset
729
a61af66fc99e Initial load
duke
parents:
diff changeset
730 void AdapterGenerator::store_c2i_float(FloatRegister f, Register base,
a61af66fc99e Initial load
duke
parents:
diff changeset
731 const int st_off) {
a61af66fc99e Initial load
duke
parents:
diff changeset
732 __ stf(FloatRegisterImpl::S, f, base, arg_slot(st_off));
a61af66fc99e Initial load
duke
parents:
diff changeset
733 }
a61af66fc99e Initial load
duke
parents:
diff changeset
734
a61af66fc99e Initial load
duke
parents:
diff changeset
735 void AdapterGenerator::gen_c2i_adapter(
a61af66fc99e Initial load
duke
parents:
diff changeset
736 int total_args_passed,
a61af66fc99e Initial load
duke
parents:
diff changeset
737 // VMReg max_arg,
a61af66fc99e Initial load
duke
parents:
diff changeset
738 int comp_args_on_stack, // VMRegStackSlots
a61af66fc99e Initial load
duke
parents:
diff changeset
739 const BasicType *sig_bt,
a61af66fc99e Initial load
duke
parents:
diff changeset
740 const VMRegPair *regs,
a61af66fc99e Initial load
duke
parents:
diff changeset
741 Label& skip_fixup) {
a61af66fc99e Initial load
duke
parents:
diff changeset
742
a61af66fc99e Initial load
duke
parents:
diff changeset
743 // Before we get into the guts of the C2I adapter, see if we should be here
a61af66fc99e Initial load
duke
parents:
diff changeset
744 // at all. We've come from compiled code and are attempting to jump to the
a61af66fc99e Initial load
duke
parents:
diff changeset
745 // interpreter, which means the caller made a static call to get here
a61af66fc99e Initial load
duke
parents:
diff changeset
746 // (vcalls always get a compiled target if there is one). Check for a
a61af66fc99e Initial load
duke
parents:
diff changeset
747 // compiled target. If there is one, we need to patch the caller's call.
a61af66fc99e Initial load
duke
parents:
diff changeset
748 // However we will run interpreted if we come thru here. The next pass
a61af66fc99e Initial load
duke
parents:
diff changeset
749 // thru the call site will run compiled. If we ran compiled here then
a61af66fc99e Initial load
duke
parents:
diff changeset
750 // we can (theorectically) do endless i2c->c2i->i2c transitions during
a61af66fc99e Initial load
duke
parents:
diff changeset
751 // deopt/uncommon trap cycles. If we always go interpreted here then
a61af66fc99e Initial load
duke
parents:
diff changeset
752 // we can have at most one and don't need to play any tricks to keep
a61af66fc99e Initial load
duke
parents:
diff changeset
753 // from endlessly growing the stack.
a61af66fc99e Initial load
duke
parents:
diff changeset
754 //
a61af66fc99e Initial load
duke
parents:
diff changeset
755 // Actually if we detected that we had an i2c->c2i transition here we
a61af66fc99e Initial load
duke
parents:
diff changeset
756 // ought to be able to reset the world back to the state of the interpreted
a61af66fc99e Initial load
duke
parents:
diff changeset
757 // call and not bother building another interpreter arg area. We don't
a61af66fc99e Initial load
duke
parents:
diff changeset
758 // do that at this point.
a61af66fc99e Initial load
duke
parents:
diff changeset
759
a61af66fc99e Initial load
duke
parents:
diff changeset
760 patch_callers_callsite();
a61af66fc99e Initial load
duke
parents:
diff changeset
761
a61af66fc99e Initial load
duke
parents:
diff changeset
762 __ bind(skip_fixup);
a61af66fc99e Initial load
duke
parents:
diff changeset
763
a61af66fc99e Initial load
duke
parents:
diff changeset
764 // Since all args are passed on the stack, total_args_passed*wordSize is the
a61af66fc99e Initial load
duke
parents:
diff changeset
765 // space we need. Add in varargs area needed by the interpreter. Round up
a61af66fc99e Initial load
duke
parents:
diff changeset
766 // to stack alignment.
1506
2338d41fbd81 6943304: remove tagged stack interpreter
twisti
parents: 1251
diff changeset
767 const int arg_size = total_args_passed * Interpreter::stackElementSize;
0
a61af66fc99e Initial load
duke
parents:
diff changeset
768 const int varargs_area =
a61af66fc99e Initial load
duke
parents:
diff changeset
769 (frame::varargs_offset - frame::register_save_words)*wordSize;
a61af66fc99e Initial load
duke
parents:
diff changeset
770 const int extraspace = round_to(arg_size + varargs_area, 2*wordSize);
a61af66fc99e Initial load
duke
parents:
diff changeset
771
a61af66fc99e Initial load
duke
parents:
diff changeset
772 int bias = STACK_BIAS;
a61af66fc99e Initial load
duke
parents:
diff changeset
773 const int interp_arg_offset = frame::varargs_offset*wordSize +
1506
2338d41fbd81 6943304: remove tagged stack interpreter
twisti
parents: 1251
diff changeset
774 (total_args_passed-1)*Interpreter::stackElementSize;
0
a61af66fc99e Initial load
duke
parents:
diff changeset
775
a61af66fc99e Initial load
duke
parents:
diff changeset
776 Register base = SP;
a61af66fc99e Initial load
duke
parents:
diff changeset
777
a61af66fc99e Initial load
duke
parents:
diff changeset
778 #ifdef _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
779 // In the 64bit build because of wider slots and STACKBIAS we can run
a61af66fc99e Initial load
duke
parents:
diff changeset
780 // out of bits in the displacement to do loads and stores. Use g3 as
a61af66fc99e Initial load
duke
parents:
diff changeset
781 // temporary displacement.
a61af66fc99e Initial load
duke
parents:
diff changeset
782 if (! __ is_simm13(extraspace)) {
a61af66fc99e Initial load
duke
parents:
diff changeset
783 __ set(extraspace, G3_scratch);
a61af66fc99e Initial load
duke
parents:
diff changeset
784 __ sub(SP, G3_scratch, SP);
a61af66fc99e Initial load
duke
parents:
diff changeset
785 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
786 __ sub(SP, extraspace, SP);
a61af66fc99e Initial load
duke
parents:
diff changeset
787 }
a61af66fc99e Initial load
duke
parents:
diff changeset
788 set_Rdisp(G3_scratch);
a61af66fc99e Initial load
duke
parents:
diff changeset
789 #else
a61af66fc99e Initial load
duke
parents:
diff changeset
790 __ sub(SP, extraspace, SP);
a61af66fc99e Initial load
duke
parents:
diff changeset
791 #endif // _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
792
a61af66fc99e Initial load
duke
parents:
diff changeset
793 // First write G1 (if used) to where ever it must go
a61af66fc99e Initial load
duke
parents:
diff changeset
794 for (int i=0; i<total_args_passed; i++) {
1506
2338d41fbd81 6943304: remove tagged stack interpreter
twisti
parents: 1251
diff changeset
795 const int st_off = interp_arg_offset - (i*Interpreter::stackElementSize) + bias;
0
a61af66fc99e Initial load
duke
parents:
diff changeset
796 VMReg r_1 = regs[i].first();
a61af66fc99e Initial load
duke
parents:
diff changeset
797 VMReg r_2 = regs[i].second();
a61af66fc99e Initial load
duke
parents:
diff changeset
798 if (r_1 == G1_scratch->as_VMReg()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
799 if (sig_bt[i] == T_OBJECT || sig_bt[i] == T_ARRAY) {
a61af66fc99e Initial load
duke
parents:
diff changeset
800 store_c2i_object(G1_scratch, base, st_off);
a61af66fc99e Initial load
duke
parents:
diff changeset
801 } else if (sig_bt[i] == T_LONG) {
a61af66fc99e Initial load
duke
parents:
diff changeset
802 assert(!TieredCompilation, "should not use register args for longs");
a61af66fc99e Initial load
duke
parents:
diff changeset
803 store_c2i_long(G1_scratch, base, st_off, false);
a61af66fc99e Initial load
duke
parents:
diff changeset
804 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
805 store_c2i_int(G1_scratch, base, st_off);
a61af66fc99e Initial load
duke
parents:
diff changeset
806 }
a61af66fc99e Initial load
duke
parents:
diff changeset
807 }
a61af66fc99e Initial load
duke
parents:
diff changeset
808 }
a61af66fc99e Initial load
duke
parents:
diff changeset
809
a61af66fc99e Initial load
duke
parents:
diff changeset
810 // Now write the args into the outgoing interpreter space
a61af66fc99e Initial load
duke
parents:
diff changeset
811 for (int i=0; i<total_args_passed; i++) {
1506
2338d41fbd81 6943304: remove tagged stack interpreter
twisti
parents: 1251
diff changeset
812 const int st_off = interp_arg_offset - (i*Interpreter::stackElementSize) + bias;
0
a61af66fc99e Initial load
duke
parents:
diff changeset
813 VMReg r_1 = regs[i].first();
a61af66fc99e Initial load
duke
parents:
diff changeset
814 VMReg r_2 = regs[i].second();
a61af66fc99e Initial load
duke
parents:
diff changeset
815 if (!r_1->is_valid()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
816 assert(!r_2->is_valid(), "");
a61af66fc99e Initial load
duke
parents:
diff changeset
817 continue;
a61af66fc99e Initial load
duke
parents:
diff changeset
818 }
a61af66fc99e Initial load
duke
parents:
diff changeset
819 // Skip G1 if found as we did it first in order to free it up
a61af66fc99e Initial load
duke
parents:
diff changeset
820 if (r_1 == G1_scratch->as_VMReg()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
821 continue;
a61af66fc99e Initial load
duke
parents:
diff changeset
822 }
a61af66fc99e Initial load
duke
parents:
diff changeset
823 #ifdef ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
824 bool G1_forced = false;
a61af66fc99e Initial load
duke
parents:
diff changeset
825 #endif // ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
826 if (r_1->is_stack()) { // Pretend stack targets are loaded into G1
a61af66fc99e Initial load
duke
parents:
diff changeset
827 #ifdef _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
828 Register ld_off = Rdisp;
a61af66fc99e Initial load
duke
parents:
diff changeset
829 __ set(reg2offset(r_1) + extraspace + bias, ld_off);
a61af66fc99e Initial load
duke
parents:
diff changeset
830 #else
a61af66fc99e Initial load
duke
parents:
diff changeset
831 int ld_off = reg2offset(r_1) + extraspace + bias;
1251
576e77447e3c 6923002: assert(false,"this call site should not be polymorphic")
kvn
parents: 1187
diff changeset
832 #endif // _LP64
0
a61af66fc99e Initial load
duke
parents:
diff changeset
833 #ifdef ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
834 G1_forced = true;
a61af66fc99e Initial load
duke
parents:
diff changeset
835 #endif // ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
836 r_1 = G1_scratch->as_VMReg();// as part of the load/store shuffle
a61af66fc99e Initial load
duke
parents:
diff changeset
837 if (!r_2->is_valid()) __ ld (base, ld_off, G1_scratch);
a61af66fc99e Initial load
duke
parents:
diff changeset
838 else __ ldx(base, ld_off, G1_scratch);
a61af66fc99e Initial load
duke
parents:
diff changeset
839 }
a61af66fc99e Initial load
duke
parents:
diff changeset
840
a61af66fc99e Initial load
duke
parents:
diff changeset
841 if (r_1->is_Register()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
842 Register r = r_1->as_Register()->after_restore();
a61af66fc99e Initial load
duke
parents:
diff changeset
843 if (sig_bt[i] == T_OBJECT || sig_bt[i] == T_ARRAY) {
a61af66fc99e Initial load
duke
parents:
diff changeset
844 store_c2i_object(r, base, st_off);
a61af66fc99e Initial load
duke
parents:
diff changeset
845 } else if (sig_bt[i] == T_LONG || sig_bt[i] == T_DOUBLE) {
1251
576e77447e3c 6923002: assert(false,"this call site should not be polymorphic")
kvn
parents: 1187
diff changeset
846 #ifndef _LP64
0
a61af66fc99e Initial load
duke
parents:
diff changeset
847 if (TieredCompilation) {
a61af66fc99e Initial load
duke
parents:
diff changeset
848 assert(G1_forced || sig_bt[i] != T_LONG, "should not use register args for longs");
a61af66fc99e Initial load
duke
parents:
diff changeset
849 }
1251
576e77447e3c 6923002: assert(false,"this call site should not be polymorphic")
kvn
parents: 1187
diff changeset
850 #endif // _LP64
0
a61af66fc99e Initial load
duke
parents:
diff changeset
851 store_c2i_long(r, base, st_off, r_2->is_stack());
a61af66fc99e Initial load
duke
parents:
diff changeset
852 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
853 store_c2i_int(r, base, st_off);
a61af66fc99e Initial load
duke
parents:
diff changeset
854 }
a61af66fc99e Initial load
duke
parents:
diff changeset
855 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
856 assert(r_1->is_FloatRegister(), "");
a61af66fc99e Initial load
duke
parents:
diff changeset
857 if (sig_bt[i] == T_FLOAT) {
a61af66fc99e Initial load
duke
parents:
diff changeset
858 store_c2i_float(r_1->as_FloatRegister(), base, st_off);
a61af66fc99e Initial load
duke
parents:
diff changeset
859 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
860 assert(sig_bt[i] == T_DOUBLE, "wrong type");
a61af66fc99e Initial load
duke
parents:
diff changeset
861 store_c2i_double(r_2, r_1, base, st_off);
a61af66fc99e Initial load
duke
parents:
diff changeset
862 }
a61af66fc99e Initial load
duke
parents:
diff changeset
863 }
a61af66fc99e Initial load
duke
parents:
diff changeset
864 }
a61af66fc99e Initial load
duke
parents:
diff changeset
865
a61af66fc99e Initial load
duke
parents:
diff changeset
866 #ifdef _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
867 // Need to reload G3_scratch, used for temporary displacements.
a61af66fc99e Initial load
duke
parents:
diff changeset
868 __ ld_ptr(G5_method, in_bytes(methodOopDesc::interpreter_entry_offset()), G3_scratch);
a61af66fc99e Initial load
duke
parents:
diff changeset
869
a61af66fc99e Initial load
duke
parents:
diff changeset
870 // Pass O5_savedSP as an argument to the interpreter.
a61af66fc99e Initial load
duke
parents:
diff changeset
871 // The interpreter will restore SP to this value before returning.
a61af66fc99e Initial load
duke
parents:
diff changeset
872 __ set(extraspace, G1);
a61af66fc99e Initial load
duke
parents:
diff changeset
873 __ add(SP, G1, O5_savedSP);
a61af66fc99e Initial load
duke
parents:
diff changeset
874 #else
a61af66fc99e Initial load
duke
parents:
diff changeset
875 // Pass O5_savedSP as an argument to the interpreter.
a61af66fc99e Initial load
duke
parents:
diff changeset
876 // The interpreter will restore SP to this value before returning.
a61af66fc99e Initial load
duke
parents:
diff changeset
877 __ add(SP, extraspace, O5_savedSP);
a61af66fc99e Initial load
duke
parents:
diff changeset
878 #endif // _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
879
a61af66fc99e Initial load
duke
parents:
diff changeset
880 __ mov((frame::varargs_offset)*wordSize -
1506
2338d41fbd81 6943304: remove tagged stack interpreter
twisti
parents: 1251
diff changeset
881 1*Interpreter::stackElementSize+bias+BytesPerWord, G1);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
882 // Jump to the interpreter just as if interpreter was doing it.
a61af66fc99e Initial load
duke
parents:
diff changeset
883 __ jmpl(G3_scratch, 0, G0);
a61af66fc99e Initial load
duke
parents:
diff changeset
884 // Setup Lesp for the call. Cannot actually set Lesp as the current Lesp
a61af66fc99e Initial load
duke
parents:
diff changeset
885 // (really L0) is in use by the compiled frame as a generic temp. However,
a61af66fc99e Initial load
duke
parents:
diff changeset
886 // the interpreter does not know where its args are without some kind of
a61af66fc99e Initial load
duke
parents:
diff changeset
887 // arg pointer being passed in. Pass it in Gargs.
a61af66fc99e Initial load
duke
parents:
diff changeset
888 __ delayed()->add(SP, G1, Gargs);
a61af66fc99e Initial load
duke
parents:
diff changeset
889 }
a61af66fc99e Initial load
duke
parents:
diff changeset
890
a61af66fc99e Initial load
duke
parents:
diff changeset
891 void AdapterGenerator::gen_i2c_adapter(
a61af66fc99e Initial load
duke
parents:
diff changeset
892 int total_args_passed,
a61af66fc99e Initial load
duke
parents:
diff changeset
893 // VMReg max_arg,
a61af66fc99e Initial load
duke
parents:
diff changeset
894 int comp_args_on_stack, // VMRegStackSlots
a61af66fc99e Initial load
duke
parents:
diff changeset
895 const BasicType *sig_bt,
a61af66fc99e Initial load
duke
parents:
diff changeset
896 const VMRegPair *regs) {
a61af66fc99e Initial load
duke
parents:
diff changeset
897
a61af66fc99e Initial load
duke
parents:
diff changeset
898 // Generate an I2C adapter: adjust the I-frame to make space for the C-frame
a61af66fc99e Initial load
duke
parents:
diff changeset
899 // layout. Lesp was saved by the calling I-frame and will be restored on
a61af66fc99e Initial load
duke
parents:
diff changeset
900 // return. Meanwhile, outgoing arg space is all owned by the callee
a61af66fc99e Initial load
duke
parents:
diff changeset
901 // C-frame, so we can mangle it at will. After adjusting the frame size,
a61af66fc99e Initial load
duke
parents:
diff changeset
902 // hoist register arguments and repack other args according to the compiled
a61af66fc99e Initial load
duke
parents:
diff changeset
903 // code convention. Finally, end in a jump to the compiled code. The entry
a61af66fc99e Initial load
duke
parents:
diff changeset
904 // point address is the start of the buffer.
a61af66fc99e Initial load
duke
parents:
diff changeset
905
a61af66fc99e Initial load
duke
parents:
diff changeset
906 // We will only enter here from an interpreted frame and never from after
a61af66fc99e Initial load
duke
parents:
diff changeset
907 // passing thru a c2i. Azul allowed this but we do not. If we lose the
a61af66fc99e Initial load
duke
parents:
diff changeset
908 // race and use a c2i we will remain interpreted for the race loser(s).
a61af66fc99e Initial load
duke
parents:
diff changeset
909 // This removes all sorts of headaches on the x86 side and also eliminates
a61af66fc99e Initial load
duke
parents:
diff changeset
910 // the possibility of having c2i -> i2c -> c2i -> ... endless transitions.
a61af66fc99e Initial load
duke
parents:
diff changeset
911
a61af66fc99e Initial load
duke
parents:
diff changeset
912 // As you can see from the list of inputs & outputs there are not a lot
a61af66fc99e Initial load
duke
parents:
diff changeset
913 // of temp registers to work with: mostly G1, G3 & G4.
a61af66fc99e Initial load
duke
parents:
diff changeset
914
a61af66fc99e Initial load
duke
parents:
diff changeset
915 // Inputs:
a61af66fc99e Initial load
duke
parents:
diff changeset
916 // G2_thread - TLS
a61af66fc99e Initial load
duke
parents:
diff changeset
917 // G5_method - Method oop
710
e5b0439ef4ae 6655638: dynamic languages need method handles
jrose
parents: 610
diff changeset
918 // G4 (Gargs) - Pointer to interpreter's args
e5b0439ef4ae 6655638: dynamic languages need method handles
jrose
parents: 610
diff changeset
919 // O0..O4 - free for scratch
e5b0439ef4ae 6655638: dynamic languages need method handles
jrose
parents: 610
diff changeset
920 // O5_savedSP - Caller's saved SP, to be restored if needed
0
a61af66fc99e Initial load
duke
parents:
diff changeset
921 // O6 - Current SP!
a61af66fc99e Initial load
duke
parents:
diff changeset
922 // O7 - Valid return address
710
e5b0439ef4ae 6655638: dynamic languages need method handles
jrose
parents: 610
diff changeset
923 // L0-L7, I0-I7 - Caller's temps (no frame pushed yet)
0
a61af66fc99e Initial load
duke
parents:
diff changeset
924
a61af66fc99e Initial load
duke
parents:
diff changeset
925 // Outputs:
a61af66fc99e Initial load
duke
parents:
diff changeset
926 // G2_thread - TLS
a61af66fc99e Initial load
duke
parents:
diff changeset
927 // G1, G4 - Outgoing long args in 32-bit build
a61af66fc99e Initial load
duke
parents:
diff changeset
928 // O0-O5 - Outgoing args in compiled layout
a61af66fc99e Initial load
duke
parents:
diff changeset
929 // O6 - Adjusted or restored SP
a61af66fc99e Initial load
duke
parents:
diff changeset
930 // O7 - Valid return address
1564
61b2245abf36 6930772: JSR 292 needs to support SPARC C1
twisti
parents: 1506
diff changeset
931 // L0-L7, I0-I7 - Caller's temps (no frame pushed yet)
0
a61af66fc99e Initial load
duke
parents:
diff changeset
932 // F0-F7 - more outgoing args
a61af66fc99e Initial load
duke
parents:
diff changeset
933
a61af66fc99e Initial load
duke
parents:
diff changeset
934
710
e5b0439ef4ae 6655638: dynamic languages need method handles
jrose
parents: 610
diff changeset
935 // Gargs is the incoming argument base, and also an outgoing argument.
0
a61af66fc99e Initial load
duke
parents:
diff changeset
936 __ sub(Gargs, BytesPerWord, Gargs);
a61af66fc99e Initial load
duke
parents:
diff changeset
937
a61af66fc99e Initial load
duke
parents:
diff changeset
938 // ON ENTRY TO THE CODE WE ARE MAKING, WE HAVE AN INTERPRETED FRAME
a61af66fc99e Initial load
duke
parents:
diff changeset
939 // WITH O7 HOLDING A VALID RETURN PC
a61af66fc99e Initial load
duke
parents:
diff changeset
940 //
a61af66fc99e Initial load
duke
parents:
diff changeset
941 // | |
a61af66fc99e Initial load
duke
parents:
diff changeset
942 // : java stack :
a61af66fc99e Initial load
duke
parents:
diff changeset
943 // | |
a61af66fc99e Initial load
duke
parents:
diff changeset
944 // +--------------+ <--- start of outgoing args
a61af66fc99e Initial load
duke
parents:
diff changeset
945 // | receiver | |
a61af66fc99e Initial load
duke
parents:
diff changeset
946 // : rest of args : |---size is java-arg-words
a61af66fc99e Initial load
duke
parents:
diff changeset
947 // | | |
a61af66fc99e Initial load
duke
parents:
diff changeset
948 // +--------------+ <--- O4_args (misaligned) and Lesp if prior is not C2I
a61af66fc99e Initial load
duke
parents:
diff changeset
949 // | | |
a61af66fc99e Initial load
duke
parents:
diff changeset
950 // : unused : |---Space for max Java stack, plus stack alignment
a61af66fc99e Initial load
duke
parents:
diff changeset
951 // | | |
a61af66fc99e Initial load
duke
parents:
diff changeset
952 // +--------------+ <--- SP + 16*wordsize
a61af66fc99e Initial load
duke
parents:
diff changeset
953 // | |
a61af66fc99e Initial load
duke
parents:
diff changeset
954 // : window :
a61af66fc99e Initial load
duke
parents:
diff changeset
955 // | |
a61af66fc99e Initial load
duke
parents:
diff changeset
956 // +--------------+ <--- SP
a61af66fc99e Initial load
duke
parents:
diff changeset
957
a61af66fc99e Initial load
duke
parents:
diff changeset
958 // WE REPACK THE STACK. We use the common calling convention layout as
a61af66fc99e Initial load
duke
parents:
diff changeset
959 // discovered by calling SharedRuntime::calling_convention. We assume it
a61af66fc99e Initial load
duke
parents:
diff changeset
960 // causes an arbitrary shuffle of memory, which may require some register
a61af66fc99e Initial load
duke
parents:
diff changeset
961 // temps to do the shuffle. We hope for (and optimize for) the case where
a61af66fc99e Initial load
duke
parents:
diff changeset
962 // temps are not needed. We may have to resize the stack slightly, in case
a61af66fc99e Initial load
duke
parents:
diff changeset
963 // we need alignment padding (32-bit interpreter can pass longs & doubles
a61af66fc99e Initial load
duke
parents:
diff changeset
964 // misaligned, but the compilers expect them aligned).
a61af66fc99e Initial load
duke
parents:
diff changeset
965 //
a61af66fc99e Initial load
duke
parents:
diff changeset
966 // | |
a61af66fc99e Initial load
duke
parents:
diff changeset
967 // : java stack :
a61af66fc99e Initial load
duke
parents:
diff changeset
968 // | |
a61af66fc99e Initial load
duke
parents:
diff changeset
969 // +--------------+ <--- start of outgoing args
a61af66fc99e Initial load
duke
parents:
diff changeset
970 // | pad, align | |
a61af66fc99e Initial load
duke
parents:
diff changeset
971 // +--------------+ |
a61af66fc99e Initial load
duke
parents:
diff changeset
972 // | ints, floats | |---Outgoing stack args, packed low.
a61af66fc99e Initial load
duke
parents:
diff changeset
973 // +--------------+ | First few args in registers.
a61af66fc99e Initial load
duke
parents:
diff changeset
974 // : doubles : |
a61af66fc99e Initial load
duke
parents:
diff changeset
975 // | longs | |
a61af66fc99e Initial load
duke
parents:
diff changeset
976 // +--------------+ <--- SP' + 16*wordsize
a61af66fc99e Initial load
duke
parents:
diff changeset
977 // | |
a61af66fc99e Initial load
duke
parents:
diff changeset
978 // : window :
a61af66fc99e Initial load
duke
parents:
diff changeset
979 // | |
a61af66fc99e Initial load
duke
parents:
diff changeset
980 // +--------------+ <--- SP'
a61af66fc99e Initial load
duke
parents:
diff changeset
981
a61af66fc99e Initial load
duke
parents:
diff changeset
982 // ON EXIT FROM THE CODE WE ARE MAKING, WE STILL HAVE AN INTERPRETED FRAME
a61af66fc99e Initial load
duke
parents:
diff changeset
983 // WITH O7 HOLDING A VALID RETURN PC - ITS JUST THAT THE ARGS ARE NOW SETUP
a61af66fc99e Initial load
duke
parents:
diff changeset
984 // FOR COMPILED CODE AND THE FRAME SLIGHTLY GROWN.
a61af66fc99e Initial load
duke
parents:
diff changeset
985
a61af66fc99e Initial load
duke
parents:
diff changeset
986 // Cut-out for having no stack args. Since up to 6 args are passed
a61af66fc99e Initial load
duke
parents:
diff changeset
987 // in registers, we will commonly have no stack args.
a61af66fc99e Initial load
duke
parents:
diff changeset
988 if (comp_args_on_stack > 0) {
a61af66fc99e Initial load
duke
parents:
diff changeset
989
a61af66fc99e Initial load
duke
parents:
diff changeset
990 // Convert VMReg stack slots to words.
a61af66fc99e Initial load
duke
parents:
diff changeset
991 int comp_words_on_stack = round_to(comp_args_on_stack*VMRegImpl::stack_slot_size, wordSize)>>LogBytesPerWord;
a61af66fc99e Initial load
duke
parents:
diff changeset
992 // Round up to miminum stack alignment, in wordSize
a61af66fc99e Initial load
duke
parents:
diff changeset
993 comp_words_on_stack = round_to(comp_words_on_stack, 2);
a61af66fc99e Initial load
duke
parents:
diff changeset
994 // Now compute the distance from Lesp to SP. This calculation does not
a61af66fc99e Initial load
duke
parents:
diff changeset
995 // include the space for total_args_passed because Lesp has not yet popped
a61af66fc99e Initial load
duke
parents:
diff changeset
996 // the arguments.
a61af66fc99e Initial load
duke
parents:
diff changeset
997 __ sub(SP, (comp_words_on_stack)*wordSize, SP);
a61af66fc99e Initial load
duke
parents:
diff changeset
998 }
a61af66fc99e Initial load
duke
parents:
diff changeset
999
a61af66fc99e Initial load
duke
parents:
diff changeset
1000 // Will jump to the compiled code just as if compiled code was doing it.
a61af66fc99e Initial load
duke
parents:
diff changeset
1001 // Pre-load the register-jump target early, to schedule it better.
a61af66fc99e Initial load
duke
parents:
diff changeset
1002 __ ld_ptr(G5_method, in_bytes(methodOopDesc::from_compiled_offset()), G3);
a61af66fc99e Initial load
duke
parents:
diff changeset
1003
a61af66fc99e Initial load
duke
parents:
diff changeset
1004 // Now generate the shuffle code. Pick up all register args and move the
a61af66fc99e Initial load
duke
parents:
diff changeset
1005 // rest through G1_scratch.
a61af66fc99e Initial load
duke
parents:
diff changeset
1006 for (int i=0; i<total_args_passed; i++) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1007 if (sig_bt[i] == T_VOID) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1008 // Longs and doubles are passed in native word order, but misaligned
a61af66fc99e Initial load
duke
parents:
diff changeset
1009 // in the 32-bit build.
a61af66fc99e Initial load
duke
parents:
diff changeset
1010 assert(i > 0 && (sig_bt[i-1] == T_LONG || sig_bt[i-1] == T_DOUBLE), "missing half");
a61af66fc99e Initial load
duke
parents:
diff changeset
1011 continue;
a61af66fc99e Initial load
duke
parents:
diff changeset
1012 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1013
a61af66fc99e Initial load
duke
parents:
diff changeset
1014 // Pick up 0, 1 or 2 words from Lesp+offset. Assume mis-aligned in the
a61af66fc99e Initial load
duke
parents:
diff changeset
1015 // 32-bit build and aligned in the 64-bit build. Look for the obvious
a61af66fc99e Initial load
duke
parents:
diff changeset
1016 // ldx/lddf optimizations.
a61af66fc99e Initial load
duke
parents:
diff changeset
1017
a61af66fc99e Initial load
duke
parents:
diff changeset
1018 // Load in argument order going down.
1506
2338d41fbd81 6943304: remove tagged stack interpreter
twisti
parents: 1251
diff changeset
1019 const int ld_off = (total_args_passed-i)*Interpreter::stackElementSize;
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1020 set_Rdisp(G1_scratch);
a61af66fc99e Initial load
duke
parents:
diff changeset
1021
a61af66fc99e Initial load
duke
parents:
diff changeset
1022 VMReg r_1 = regs[i].first();
a61af66fc99e Initial load
duke
parents:
diff changeset
1023 VMReg r_2 = regs[i].second();
a61af66fc99e Initial load
duke
parents:
diff changeset
1024 if (!r_1->is_valid()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1025 assert(!r_2->is_valid(), "");
a61af66fc99e Initial load
duke
parents:
diff changeset
1026 continue;
a61af66fc99e Initial load
duke
parents:
diff changeset
1027 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1028 if (r_1->is_stack()) { // Pretend stack targets are loaded into F8/F9
a61af66fc99e Initial load
duke
parents:
diff changeset
1029 r_1 = F8->as_VMReg(); // as part of the load/store shuffle
a61af66fc99e Initial load
duke
parents:
diff changeset
1030 if (r_2->is_valid()) r_2 = r_1->next();
a61af66fc99e Initial load
duke
parents:
diff changeset
1031 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1032 if (r_1->is_Register()) { // Register argument
a61af66fc99e Initial load
duke
parents:
diff changeset
1033 Register r = r_1->as_Register()->after_restore();
a61af66fc99e Initial load
duke
parents:
diff changeset
1034 if (!r_2->is_valid()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1035 __ ld(Gargs, arg_slot(ld_off), r);
a61af66fc99e Initial load
duke
parents:
diff changeset
1036 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1037 #ifdef _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
1038 // In V9, longs are given 2 64-bit slots in the interpreter, but the
a61af66fc99e Initial load
duke
parents:
diff changeset
1039 // data is passed in only 1 slot.
1006
dcf03e02b020 6879902: CTW failure jdk6_18/hotspot/src/cpu/sparc/vm/assembler_sparc.hpp:845
twisti
parents: 727
diff changeset
1040 RegisterOrConstant slot = (sig_bt[i] == T_LONG) ?
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1041 next_arg_slot(ld_off) : arg_slot(ld_off);
a61af66fc99e Initial load
duke
parents:
diff changeset
1042 __ ldx(Gargs, slot, r);
a61af66fc99e Initial load
duke
parents:
diff changeset
1043 #else
a61af66fc99e Initial load
duke
parents:
diff changeset
1044 // Need to load a 64-bit value into G1/G4, but G1/G4 is being used in the
a61af66fc99e Initial load
duke
parents:
diff changeset
1045 // stack shuffle. Load the first 2 longs into G1/G4 later.
a61af66fc99e Initial load
duke
parents:
diff changeset
1046 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
1047 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1048 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1049 assert(r_1->is_FloatRegister(), "");
a61af66fc99e Initial load
duke
parents:
diff changeset
1050 if (!r_2->is_valid()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1051 __ ldf(FloatRegisterImpl::S, Gargs, arg_slot(ld_off), r_1->as_FloatRegister());
a61af66fc99e Initial load
duke
parents:
diff changeset
1052 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1053 #ifdef _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
1054 // In V9, doubles are given 2 64-bit slots in the interpreter, but the
a61af66fc99e Initial load
duke
parents:
diff changeset
1055 // data is passed in only 1 slot. This code also handles longs that
a61af66fc99e Initial load
duke
parents:
diff changeset
1056 // are passed on the stack, but need a stack-to-stack move through a
a61af66fc99e Initial load
duke
parents:
diff changeset
1057 // spare float register.
1006
dcf03e02b020 6879902: CTW failure jdk6_18/hotspot/src/cpu/sparc/vm/assembler_sparc.hpp:845
twisti
parents: 727
diff changeset
1058 RegisterOrConstant slot = (sig_bt[i] == T_LONG || sig_bt[i] == T_DOUBLE) ?
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1059 next_arg_slot(ld_off) : arg_slot(ld_off);
a61af66fc99e Initial load
duke
parents:
diff changeset
1060 __ ldf(FloatRegisterImpl::D, Gargs, slot, r_1->as_FloatRegister());
a61af66fc99e Initial load
duke
parents:
diff changeset
1061 #else
a61af66fc99e Initial load
duke
parents:
diff changeset
1062 // Need to marshal 64-bit value from misaligned Lesp loads
a61af66fc99e Initial load
duke
parents:
diff changeset
1063 __ ldf(FloatRegisterImpl::S, Gargs, next_arg_slot(ld_off), r_1->as_FloatRegister());
a61af66fc99e Initial load
duke
parents:
diff changeset
1064 __ ldf(FloatRegisterImpl::S, Gargs, arg_slot(ld_off), r_2->as_FloatRegister());
a61af66fc99e Initial load
duke
parents:
diff changeset
1065 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
1066 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1067 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1068 // Was the argument really intended to be on the stack, but was loaded
a61af66fc99e Initial load
duke
parents:
diff changeset
1069 // into F8/F9?
a61af66fc99e Initial load
duke
parents:
diff changeset
1070 if (regs[i].first()->is_stack()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1071 assert(r_1->as_FloatRegister() == F8, "fix this code");
a61af66fc99e Initial load
duke
parents:
diff changeset
1072 // Convert stack slot to an SP offset
a61af66fc99e Initial load
duke
parents:
diff changeset
1073 int st_off = reg2offset(regs[i].first()) + STACK_BIAS;
a61af66fc99e Initial load
duke
parents:
diff changeset
1074 // Store down the shuffled stack word. Target address _is_ aligned.
1006
dcf03e02b020 6879902: CTW failure jdk6_18/hotspot/src/cpu/sparc/vm/assembler_sparc.hpp:845
twisti
parents: 727
diff changeset
1075 RegisterOrConstant slot = __ ensure_simm13_or_reg(st_off, Rdisp);
dcf03e02b020 6879902: CTW failure jdk6_18/hotspot/src/cpu/sparc/vm/assembler_sparc.hpp:845
twisti
parents: 727
diff changeset
1076 if (!r_2->is_valid()) __ stf(FloatRegisterImpl::S, r_1->as_FloatRegister(), SP, slot);
dcf03e02b020 6879902: CTW failure jdk6_18/hotspot/src/cpu/sparc/vm/assembler_sparc.hpp:845
twisti
parents: 727
diff changeset
1077 else __ stf(FloatRegisterImpl::D, r_1->as_FloatRegister(), SP, slot);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1078 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1079 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1080 bool made_space = false;
a61af66fc99e Initial load
duke
parents:
diff changeset
1081 #ifndef _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
1082 // May need to pick up a few long args in G1/G4
a61af66fc99e Initial load
duke
parents:
diff changeset
1083 bool g4_crushed = false;
a61af66fc99e Initial load
duke
parents:
diff changeset
1084 bool g3_crushed = false;
a61af66fc99e Initial load
duke
parents:
diff changeset
1085 for (int i=0; i<total_args_passed; i++) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1086 if (regs[i].first()->is_Register() && regs[i].second()->is_valid()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1087 // Load in argument order going down
1506
2338d41fbd81 6943304: remove tagged stack interpreter
twisti
parents: 1251
diff changeset
1088 int ld_off = (total_args_passed-i)*Interpreter::stackElementSize;
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1089 // Need to marshal 64-bit value from misaligned Lesp loads
a61af66fc99e Initial load
duke
parents:
diff changeset
1090 Register r = regs[i].first()->as_Register()->after_restore();
a61af66fc99e Initial load
duke
parents:
diff changeset
1091 if (r == G1 || r == G4) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1092 assert(!g4_crushed, "ordering problem");
a61af66fc99e Initial load
duke
parents:
diff changeset
1093 if (r == G4){
a61af66fc99e Initial load
duke
parents:
diff changeset
1094 g4_crushed = true;
a61af66fc99e Initial load
duke
parents:
diff changeset
1095 __ lduw(Gargs, arg_slot(ld_off) , G3_scratch); // Load lo bits
a61af66fc99e Initial load
duke
parents:
diff changeset
1096 __ ld (Gargs, next_arg_slot(ld_off), r); // Load hi bits
a61af66fc99e Initial load
duke
parents:
diff changeset
1097 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1098 // better schedule this way
a61af66fc99e Initial load
duke
parents:
diff changeset
1099 __ ld (Gargs, next_arg_slot(ld_off), r); // Load hi bits
a61af66fc99e Initial load
duke
parents:
diff changeset
1100 __ lduw(Gargs, arg_slot(ld_off) , G3_scratch); // Load lo bits
a61af66fc99e Initial load
duke
parents:
diff changeset
1101 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1102 g3_crushed = true;
a61af66fc99e Initial load
duke
parents:
diff changeset
1103 __ sllx(r, 32, r);
a61af66fc99e Initial load
duke
parents:
diff changeset
1104 __ or3(G3_scratch, r, r);
a61af66fc99e Initial load
duke
parents:
diff changeset
1105 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1106 assert(r->is_out(), "longs passed in two O registers");
a61af66fc99e Initial load
duke
parents:
diff changeset
1107 __ ld (Gargs, arg_slot(ld_off) , r->successor()); // Load lo bits
a61af66fc99e Initial load
duke
parents:
diff changeset
1108 __ ld (Gargs, next_arg_slot(ld_off), r); // Load hi bits
a61af66fc99e Initial load
duke
parents:
diff changeset
1109 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1110 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1111 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1112 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
1113
a61af66fc99e Initial load
duke
parents:
diff changeset
1114 // Jump to the compiled code just as if compiled code was doing it.
a61af66fc99e Initial load
duke
parents:
diff changeset
1115 //
a61af66fc99e Initial load
duke
parents:
diff changeset
1116 #ifndef _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
1117 if (g3_crushed) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1118 // Rats load was wasted, at least it is in cache...
727
6b2273dd6fa9 6822110: Add AddressLiteral class on SPARC
twisti
parents: 710
diff changeset
1119 __ ld_ptr(G5_method, methodOopDesc::from_compiled_offset(), G3);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1120 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1121 #endif /* _LP64 */
a61af66fc99e Initial load
duke
parents:
diff changeset
1122
a61af66fc99e Initial load
duke
parents:
diff changeset
1123 // 6243940 We might end up in handle_wrong_method if
a61af66fc99e Initial load
duke
parents:
diff changeset
1124 // the callee is deoptimized as we race thru here. If that
a61af66fc99e Initial load
duke
parents:
diff changeset
1125 // happens we don't want to take a safepoint because the
a61af66fc99e Initial load
duke
parents:
diff changeset
1126 // caller frame will look interpreted and arguments are now
a61af66fc99e Initial load
duke
parents:
diff changeset
1127 // "compiled" so it is much better to make this transition
a61af66fc99e Initial load
duke
parents:
diff changeset
1128 // invisible to the stack walking code. Unfortunately if
a61af66fc99e Initial load
duke
parents:
diff changeset
1129 // we try and find the callee by normal means a safepoint
a61af66fc99e Initial load
duke
parents:
diff changeset
1130 // is possible. So we stash the desired callee in the thread
a61af66fc99e Initial load
duke
parents:
diff changeset
1131 // and the vm will find there should this case occur.
727
6b2273dd6fa9 6822110: Add AddressLiteral class on SPARC
twisti
parents: 710
diff changeset
1132 Address callee_target_addr(G2_thread, JavaThread::callee_target_offset());
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1133 __ st_ptr(G5_method, callee_target_addr);
a61af66fc99e Initial load
duke
parents:
diff changeset
1134
a61af66fc99e Initial load
duke
parents:
diff changeset
1135 if (StressNonEntrant) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1136 // Open a big window for deopt failure
a61af66fc99e Initial load
duke
parents:
diff changeset
1137 __ save_frame(0);
a61af66fc99e Initial load
duke
parents:
diff changeset
1138 __ mov(G0, L0);
a61af66fc99e Initial load
duke
parents:
diff changeset
1139 Label loop;
a61af66fc99e Initial load
duke
parents:
diff changeset
1140 __ bind(loop);
a61af66fc99e Initial load
duke
parents:
diff changeset
1141 __ sub(L0, 1, L0);
a61af66fc99e Initial load
duke
parents:
diff changeset
1142 __ br_null(L0, false, Assembler::pt, loop);
a61af66fc99e Initial load
duke
parents:
diff changeset
1143 __ delayed()->nop();
a61af66fc99e Initial load
duke
parents:
diff changeset
1144
a61af66fc99e Initial load
duke
parents:
diff changeset
1145 __ restore();
a61af66fc99e Initial load
duke
parents:
diff changeset
1146 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1147
a61af66fc99e Initial load
duke
parents:
diff changeset
1148
a61af66fc99e Initial load
duke
parents:
diff changeset
1149 __ jmpl(G3, 0, G0);
a61af66fc99e Initial load
duke
parents:
diff changeset
1150 __ delayed()->nop();
a61af66fc99e Initial load
duke
parents:
diff changeset
1151 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1152
a61af66fc99e Initial load
duke
parents:
diff changeset
1153 // ---------------------------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
1154 AdapterHandlerEntry* SharedRuntime::generate_i2c2i_adapters(MacroAssembler *masm,
a61af66fc99e Initial load
duke
parents:
diff changeset
1155 int total_args_passed,
a61af66fc99e Initial load
duke
parents:
diff changeset
1156 // VMReg max_arg,
a61af66fc99e Initial load
duke
parents:
diff changeset
1157 int comp_args_on_stack, // VMRegStackSlots
a61af66fc99e Initial load
duke
parents:
diff changeset
1158 const BasicType *sig_bt,
1187
cf0685d550f1 6911204: generated adapters with large signatures can fill up the code cache
never
parents: 1037
diff changeset
1159 const VMRegPair *regs,
cf0685d550f1 6911204: generated adapters with large signatures can fill up the code cache
never
parents: 1037
diff changeset
1160 AdapterFingerPrint* fingerprint) {
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1161 address i2c_entry = __ pc();
a61af66fc99e Initial load
duke
parents:
diff changeset
1162
a61af66fc99e Initial load
duke
parents:
diff changeset
1163 AdapterGenerator agen(masm);
a61af66fc99e Initial load
duke
parents:
diff changeset
1164
a61af66fc99e Initial load
duke
parents:
diff changeset
1165 agen.gen_i2c_adapter(total_args_passed, comp_args_on_stack, sig_bt, regs);
a61af66fc99e Initial load
duke
parents:
diff changeset
1166
a61af66fc99e Initial load
duke
parents:
diff changeset
1167
a61af66fc99e Initial load
duke
parents:
diff changeset
1168 // -------------------------------------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
1169 // Generate a C2I adapter. On entry we know G5 holds the methodOop. The
a61af66fc99e Initial load
duke
parents:
diff changeset
1170 // args start out packed in the compiled layout. They need to be unpacked
a61af66fc99e Initial load
duke
parents:
diff changeset
1171 // into the interpreter layout. This will almost always require some stack
a61af66fc99e Initial load
duke
parents:
diff changeset
1172 // space. We grow the current (compiled) stack, then repack the args. We
a61af66fc99e Initial load
duke
parents:
diff changeset
1173 // finally end in a jump to the generic interpreter entry point. On exit
a61af66fc99e Initial load
duke
parents:
diff changeset
1174 // from the interpreter, the interpreter will restore our SP (lest the
a61af66fc99e Initial load
duke
parents:
diff changeset
1175 // compiled code, which relys solely on SP and not FP, get sick).
a61af66fc99e Initial load
duke
parents:
diff changeset
1176
a61af66fc99e Initial load
duke
parents:
diff changeset
1177 address c2i_unverified_entry = __ pc();
a61af66fc99e Initial load
duke
parents:
diff changeset
1178 Label skip_fixup;
a61af66fc99e Initial load
duke
parents:
diff changeset
1179 {
a61af66fc99e Initial load
duke
parents:
diff changeset
1180 #if !defined(_LP64) && defined(COMPILER2)
a61af66fc99e Initial load
duke
parents:
diff changeset
1181 Register R_temp = L0; // another scratch register
a61af66fc99e Initial load
duke
parents:
diff changeset
1182 #else
a61af66fc99e Initial load
duke
parents:
diff changeset
1183 Register R_temp = G1; // another scratch register
a61af66fc99e Initial load
duke
parents:
diff changeset
1184 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
1185
727
6b2273dd6fa9 6822110: Add AddressLiteral class on SPARC
twisti
parents: 710
diff changeset
1186 AddressLiteral ic_miss(SharedRuntime::get_ic_miss_stub());
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1187
a61af66fc99e Initial load
duke
parents:
diff changeset
1188 __ verify_oop(O0);
a61af66fc99e Initial load
duke
parents:
diff changeset
1189 __ verify_oop(G5_method);
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 0
diff changeset
1190 __ load_klass(O0, G3_scratch);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1191 __ verify_oop(G3_scratch);
a61af66fc99e Initial load
duke
parents:
diff changeset
1192
a61af66fc99e Initial load
duke
parents:
diff changeset
1193 #if !defined(_LP64) && defined(COMPILER2)
a61af66fc99e Initial load
duke
parents:
diff changeset
1194 __ save(SP, -frame::register_save_words*wordSize, SP);
a61af66fc99e Initial load
duke
parents:
diff changeset
1195 __ ld_ptr(G5_method, compiledICHolderOopDesc::holder_klass_offset(), R_temp);
a61af66fc99e Initial load
duke
parents:
diff changeset
1196 __ verify_oop(R_temp);
a61af66fc99e Initial load
duke
parents:
diff changeset
1197 __ cmp(G3_scratch, R_temp);
a61af66fc99e Initial load
duke
parents:
diff changeset
1198 __ restore();
a61af66fc99e Initial load
duke
parents:
diff changeset
1199 #else
a61af66fc99e Initial load
duke
parents:
diff changeset
1200 __ ld_ptr(G5_method, compiledICHolderOopDesc::holder_klass_offset(), R_temp);
a61af66fc99e Initial load
duke
parents:
diff changeset
1201 __ verify_oop(R_temp);
a61af66fc99e Initial load
duke
parents:
diff changeset
1202 __ cmp(G3_scratch, R_temp);
a61af66fc99e Initial load
duke
parents:
diff changeset
1203 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
1204
a61af66fc99e Initial load
duke
parents:
diff changeset
1205 Label ok, ok2;
a61af66fc99e Initial load
duke
parents:
diff changeset
1206 __ brx(Assembler::equal, false, Assembler::pt, ok);
a61af66fc99e Initial load
duke
parents:
diff changeset
1207 __ delayed()->ld_ptr(G5_method, compiledICHolderOopDesc::holder_method_offset(), G5_method);
727
6b2273dd6fa9 6822110: Add AddressLiteral class on SPARC
twisti
parents: 710
diff changeset
1208 __ jump_to(ic_miss, G3_scratch);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1209 __ delayed()->nop();
a61af66fc99e Initial load
duke
parents:
diff changeset
1210
a61af66fc99e Initial load
duke
parents:
diff changeset
1211 __ bind(ok);
a61af66fc99e Initial load
duke
parents:
diff changeset
1212 // Method might have been compiled since the call site was patched to
a61af66fc99e Initial load
duke
parents:
diff changeset
1213 // interpreted if that is the case treat it as a miss so we can get
a61af66fc99e Initial load
duke
parents:
diff changeset
1214 // the call site corrected.
a61af66fc99e Initial load
duke
parents:
diff changeset
1215 __ ld_ptr(G5_method, in_bytes(methodOopDesc::code_offset()), G3_scratch);
a61af66fc99e Initial load
duke
parents:
diff changeset
1216 __ bind(ok2);
a61af66fc99e Initial load
duke
parents:
diff changeset
1217 __ br_null(G3_scratch, false, __ pt, skip_fixup);
a61af66fc99e Initial load
duke
parents:
diff changeset
1218 __ delayed()->ld_ptr(G5_method, in_bytes(methodOopDesc::interpreter_entry_offset()), G3_scratch);
727
6b2273dd6fa9 6822110: Add AddressLiteral class on SPARC
twisti
parents: 710
diff changeset
1219 __ jump_to(ic_miss, G3_scratch);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1220 __ delayed()->nop();
a61af66fc99e Initial load
duke
parents:
diff changeset
1221
a61af66fc99e Initial load
duke
parents:
diff changeset
1222 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1223
a61af66fc99e Initial load
duke
parents:
diff changeset
1224 address c2i_entry = __ pc();
a61af66fc99e Initial load
duke
parents:
diff changeset
1225
a61af66fc99e Initial load
duke
parents:
diff changeset
1226 agen.gen_c2i_adapter(total_args_passed, comp_args_on_stack, sig_bt, regs, skip_fixup);
a61af66fc99e Initial load
duke
parents:
diff changeset
1227
a61af66fc99e Initial load
duke
parents:
diff changeset
1228 __ flush();
1187
cf0685d550f1 6911204: generated adapters with large signatures can fill up the code cache
never
parents: 1037
diff changeset
1229 return AdapterHandlerLibrary::new_entry(fingerprint, i2c_entry, c2i_entry, c2i_unverified_entry);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1230
a61af66fc99e Initial load
duke
parents:
diff changeset
1231 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1232
a61af66fc99e Initial load
duke
parents:
diff changeset
1233 // Helper function for native calling conventions
a61af66fc99e Initial load
duke
parents:
diff changeset
1234 static VMReg int_stk_helper( int i ) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1235 // Bias any stack based VMReg we get by ignoring the window area
a61af66fc99e Initial load
duke
parents:
diff changeset
1236 // but not the register parameter save area.
a61af66fc99e Initial load
duke
parents:
diff changeset
1237 //
a61af66fc99e Initial load
duke
parents:
diff changeset
1238 // This is strange for the following reasons. We'd normally expect
a61af66fc99e Initial load
duke
parents:
diff changeset
1239 // the calling convention to return an VMReg for a stack slot
a61af66fc99e Initial load
duke
parents:
diff changeset
1240 // completely ignoring any abi reserved area. C2 thinks of that
a61af66fc99e Initial load
duke
parents:
diff changeset
1241 // abi area as only out_preserve_stack_slots. This does not include
a61af66fc99e Initial load
duke
parents:
diff changeset
1242 // the area allocated by the C abi to store down integer arguments
a61af66fc99e Initial load
duke
parents:
diff changeset
1243 // because the java calling convention does not use it. So
a61af66fc99e Initial load
duke
parents:
diff changeset
1244 // since c2 assumes that there are only out_preserve_stack_slots
a61af66fc99e Initial load
duke
parents:
diff changeset
1245 // to bias the optoregs (which impacts VMRegs) when actually referencing any actual stack
a61af66fc99e Initial load
duke
parents:
diff changeset
1246 // location the c calling convention must add in this bias amount
a61af66fc99e Initial load
duke
parents:
diff changeset
1247 // to make up for the fact that the out_preserve_stack_slots is
a61af66fc99e Initial load
duke
parents:
diff changeset
1248 // insufficient for C calls. What a mess. I sure hope those 6
a61af66fc99e Initial load
duke
parents:
diff changeset
1249 // stack words were worth it on every java call!
a61af66fc99e Initial load
duke
parents:
diff changeset
1250
a61af66fc99e Initial load
duke
parents:
diff changeset
1251 // Another way of cleaning this up would be for out_preserve_stack_slots
a61af66fc99e Initial load
duke
parents:
diff changeset
1252 // to take a parameter to say whether it was C or java calling conventions.
a61af66fc99e Initial load
duke
parents:
diff changeset
1253 // Then things might look a little better (but not much).
a61af66fc99e Initial load
duke
parents:
diff changeset
1254
a61af66fc99e Initial load
duke
parents:
diff changeset
1255 int mem_parm_offset = i - SPARC_ARGS_IN_REGS_NUM;
a61af66fc99e Initial load
duke
parents:
diff changeset
1256 if( mem_parm_offset < 0 ) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1257 return as_oRegister(i)->as_VMReg();
a61af66fc99e Initial load
duke
parents:
diff changeset
1258 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1259 int actual_offset = (mem_parm_offset + frame::memory_parameter_word_sp_offset) * VMRegImpl::slots_per_word;
a61af66fc99e Initial load
duke
parents:
diff changeset
1260 // Now return a biased offset that will be correct when out_preserve_slots is added back in
a61af66fc99e Initial load
duke
parents:
diff changeset
1261 return VMRegImpl::stack2reg(actual_offset - SharedRuntime::out_preserve_stack_slots());
a61af66fc99e Initial load
duke
parents:
diff changeset
1262 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1263 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1264
a61af66fc99e Initial load
duke
parents:
diff changeset
1265
a61af66fc99e Initial load
duke
parents:
diff changeset
1266 int SharedRuntime::c_calling_convention(const BasicType *sig_bt,
a61af66fc99e Initial load
duke
parents:
diff changeset
1267 VMRegPair *regs,
a61af66fc99e Initial load
duke
parents:
diff changeset
1268 int total_args_passed) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1269
a61af66fc99e Initial load
duke
parents:
diff changeset
1270 // Return the number of VMReg stack_slots needed for the args.
a61af66fc99e Initial load
duke
parents:
diff changeset
1271 // This value does not include an abi space (like register window
a61af66fc99e Initial load
duke
parents:
diff changeset
1272 // save area).
a61af66fc99e Initial load
duke
parents:
diff changeset
1273
a61af66fc99e Initial load
duke
parents:
diff changeset
1274 // The native convention is V8 if !LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
1275 // The LP64 convention is the V9 convention which is slightly more sane.
a61af66fc99e Initial load
duke
parents:
diff changeset
1276
a61af66fc99e Initial load
duke
parents:
diff changeset
1277 // We return the amount of VMReg stack slots we need to reserve for all
a61af66fc99e Initial load
duke
parents:
diff changeset
1278 // the arguments NOT counting out_preserve_stack_slots. Since we always
a61af66fc99e Initial load
duke
parents:
diff changeset
1279 // have space for storing at least 6 registers to memory we start with that.
a61af66fc99e Initial load
duke
parents:
diff changeset
1280 // See int_stk_helper for a further discussion.
a61af66fc99e Initial load
duke
parents:
diff changeset
1281 int max_stack_slots = (frame::varargs_offset * VMRegImpl::slots_per_word) - SharedRuntime::out_preserve_stack_slots();
a61af66fc99e Initial load
duke
parents:
diff changeset
1282
a61af66fc99e Initial load
duke
parents:
diff changeset
1283 #ifdef _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
1284 // V9 convention: All things "as-if" on double-wide stack slots.
a61af66fc99e Initial load
duke
parents:
diff changeset
1285 // Hoist any int/ptr/long's in the first 6 to int regs.
a61af66fc99e Initial load
duke
parents:
diff changeset
1286 // Hoist any flt/dbl's in the first 16 dbl regs.
a61af66fc99e Initial load
duke
parents:
diff changeset
1287 int j = 0; // Count of actual args, not HALVES
a61af66fc99e Initial load
duke
parents:
diff changeset
1288 for( int i=0; i<total_args_passed; i++, j++ ) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1289 switch( sig_bt[i] ) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1290 case T_BOOLEAN:
a61af66fc99e Initial load
duke
parents:
diff changeset
1291 case T_BYTE:
a61af66fc99e Initial load
duke
parents:
diff changeset
1292 case T_CHAR:
a61af66fc99e Initial load
duke
parents:
diff changeset
1293 case T_INT:
a61af66fc99e Initial load
duke
parents:
diff changeset
1294 case T_SHORT:
a61af66fc99e Initial load
duke
parents:
diff changeset
1295 regs[i].set1( int_stk_helper( j ) ); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1296 case T_LONG:
a61af66fc99e Initial load
duke
parents:
diff changeset
1297 assert( sig_bt[i+1] == T_VOID, "expecting half" );
a61af66fc99e Initial load
duke
parents:
diff changeset
1298 case T_ADDRESS: // raw pointers, like current thread, for VM calls
a61af66fc99e Initial load
duke
parents:
diff changeset
1299 case T_ARRAY:
a61af66fc99e Initial load
duke
parents:
diff changeset
1300 case T_OBJECT:
a61af66fc99e Initial load
duke
parents:
diff changeset
1301 regs[i].set2( int_stk_helper( j ) );
a61af66fc99e Initial load
duke
parents:
diff changeset
1302 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1303 case T_FLOAT:
a61af66fc99e Initial load
duke
parents:
diff changeset
1304 if ( j < 16 ) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1305 // V9ism: floats go in ODD registers
a61af66fc99e Initial load
duke
parents:
diff changeset
1306 regs[i].set1(as_FloatRegister(1 + (j<<1))->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
1307 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1308 // V9ism: floats go in ODD stack slot
a61af66fc99e Initial load
duke
parents:
diff changeset
1309 regs[i].set1(VMRegImpl::stack2reg(1 + (j<<1)));
a61af66fc99e Initial load
duke
parents:
diff changeset
1310 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1311 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1312 case T_DOUBLE:
a61af66fc99e Initial load
duke
parents:
diff changeset
1313 assert( sig_bt[i+1] == T_VOID, "expecting half" );
a61af66fc99e Initial load
duke
parents:
diff changeset
1314 if ( j < 16 ) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1315 // V9ism: doubles go in EVEN/ODD regs
a61af66fc99e Initial load
duke
parents:
diff changeset
1316 regs[i].set2(as_FloatRegister(j<<1)->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
1317 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1318 // V9ism: doubles go in EVEN/ODD stack slots
a61af66fc99e Initial load
duke
parents:
diff changeset
1319 regs[i].set2(VMRegImpl::stack2reg(j<<1));
a61af66fc99e Initial load
duke
parents:
diff changeset
1320 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1321 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1322 case T_VOID: regs[i].set_bad(); j--; break; // Do not count HALVES
a61af66fc99e Initial load
duke
parents:
diff changeset
1323 default:
a61af66fc99e Initial load
duke
parents:
diff changeset
1324 ShouldNotReachHere();
a61af66fc99e Initial load
duke
parents:
diff changeset
1325 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1326 if (regs[i].first()->is_stack()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1327 int off = regs[i].first()->reg2stack();
a61af66fc99e Initial load
duke
parents:
diff changeset
1328 if (off > max_stack_slots) max_stack_slots = off;
a61af66fc99e Initial load
duke
parents:
diff changeset
1329 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1330 if (regs[i].second()->is_stack()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1331 int off = regs[i].second()->reg2stack();
a61af66fc99e Initial load
duke
parents:
diff changeset
1332 if (off > max_stack_slots) max_stack_slots = off;
a61af66fc99e Initial load
duke
parents:
diff changeset
1333 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1334 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1335
a61af66fc99e Initial load
duke
parents:
diff changeset
1336 #else // _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
1337 // V8 convention: first 6 things in O-regs, rest on stack.
a61af66fc99e Initial load
duke
parents:
diff changeset
1338 // Alignment is willy-nilly.
a61af66fc99e Initial load
duke
parents:
diff changeset
1339 for( int i=0; i<total_args_passed; i++ ) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1340 switch( sig_bt[i] ) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1341 case T_ADDRESS: // raw pointers, like current thread, for VM calls
a61af66fc99e Initial load
duke
parents:
diff changeset
1342 case T_ARRAY:
a61af66fc99e Initial load
duke
parents:
diff changeset
1343 case T_BOOLEAN:
a61af66fc99e Initial load
duke
parents:
diff changeset
1344 case T_BYTE:
a61af66fc99e Initial load
duke
parents:
diff changeset
1345 case T_CHAR:
a61af66fc99e Initial load
duke
parents:
diff changeset
1346 case T_FLOAT:
a61af66fc99e Initial load
duke
parents:
diff changeset
1347 case T_INT:
a61af66fc99e Initial load
duke
parents:
diff changeset
1348 case T_OBJECT:
a61af66fc99e Initial load
duke
parents:
diff changeset
1349 case T_SHORT:
a61af66fc99e Initial load
duke
parents:
diff changeset
1350 regs[i].set1( int_stk_helper( i ) );
a61af66fc99e Initial load
duke
parents:
diff changeset
1351 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1352 case T_DOUBLE:
a61af66fc99e Initial load
duke
parents:
diff changeset
1353 case T_LONG:
a61af66fc99e Initial load
duke
parents:
diff changeset
1354 assert( sig_bt[i+1] == T_VOID, "expecting half" );
a61af66fc99e Initial load
duke
parents:
diff changeset
1355 regs[i].set_pair( int_stk_helper( i+1 ), int_stk_helper( i ) );
a61af66fc99e Initial load
duke
parents:
diff changeset
1356 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1357 case T_VOID: regs[i].set_bad(); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1358 default:
a61af66fc99e Initial load
duke
parents:
diff changeset
1359 ShouldNotReachHere();
a61af66fc99e Initial load
duke
parents:
diff changeset
1360 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1361 if (regs[i].first()->is_stack()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1362 int off = regs[i].first()->reg2stack();
a61af66fc99e Initial load
duke
parents:
diff changeset
1363 if (off > max_stack_slots) max_stack_slots = off;
a61af66fc99e Initial load
duke
parents:
diff changeset
1364 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1365 if (regs[i].second()->is_stack()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1366 int off = regs[i].second()->reg2stack();
a61af66fc99e Initial load
duke
parents:
diff changeset
1367 if (off > max_stack_slots) max_stack_slots = off;
a61af66fc99e Initial load
duke
parents:
diff changeset
1368 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1369 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1370 #endif // _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
1371
a61af66fc99e Initial load
duke
parents:
diff changeset
1372 return round_to(max_stack_slots + 1, 2);
a61af66fc99e Initial load
duke
parents:
diff changeset
1373
a61af66fc99e Initial load
duke
parents:
diff changeset
1374 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1375
a61af66fc99e Initial load
duke
parents:
diff changeset
1376
a61af66fc99e Initial load
duke
parents:
diff changeset
1377 // ---------------------------------------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
1378 void SharedRuntime::save_native_result(MacroAssembler *masm, BasicType ret_type, int frame_slots) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1379 switch (ret_type) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1380 case T_FLOAT:
a61af66fc99e Initial load
duke
parents:
diff changeset
1381 __ stf(FloatRegisterImpl::S, F0, SP, frame_slots*VMRegImpl::stack_slot_size - 4+STACK_BIAS);
a61af66fc99e Initial load
duke
parents:
diff changeset
1382 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1383 case T_DOUBLE:
a61af66fc99e Initial load
duke
parents:
diff changeset
1384 __ stf(FloatRegisterImpl::D, F0, SP, frame_slots*VMRegImpl::stack_slot_size - 8+STACK_BIAS);
a61af66fc99e Initial load
duke
parents:
diff changeset
1385 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1386 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1387 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1388
a61af66fc99e Initial load
duke
parents:
diff changeset
1389 void SharedRuntime::restore_native_result(MacroAssembler *masm, BasicType ret_type, int frame_slots) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1390 switch (ret_type) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1391 case T_FLOAT:
a61af66fc99e Initial load
duke
parents:
diff changeset
1392 __ ldf(FloatRegisterImpl::S, SP, frame_slots*VMRegImpl::stack_slot_size - 4+STACK_BIAS, F0);
a61af66fc99e Initial load
duke
parents:
diff changeset
1393 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1394 case T_DOUBLE:
a61af66fc99e Initial load
duke
parents:
diff changeset
1395 __ ldf(FloatRegisterImpl::D, SP, frame_slots*VMRegImpl::stack_slot_size - 8+STACK_BIAS, F0);
a61af66fc99e Initial load
duke
parents:
diff changeset
1396 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1397 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1398 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1399
a61af66fc99e Initial load
duke
parents:
diff changeset
1400 // Check and forward and pending exception. Thread is stored in
a61af66fc99e Initial load
duke
parents:
diff changeset
1401 // L7_thread_cache and possibly NOT in G2_thread. Since this is a native call, there
a61af66fc99e Initial load
duke
parents:
diff changeset
1402 // is no exception handler. We merely pop this frame off and throw the
a61af66fc99e Initial load
duke
parents:
diff changeset
1403 // exception in the caller's frame.
a61af66fc99e Initial load
duke
parents:
diff changeset
1404 static void check_forward_pending_exception(MacroAssembler *masm, Register Rex_oop) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1405 Label L;
a61af66fc99e Initial load
duke
parents:
diff changeset
1406 __ br_null(Rex_oop, false, Assembler::pt, L);
a61af66fc99e Initial load
duke
parents:
diff changeset
1407 __ delayed()->mov(L7_thread_cache, G2_thread); // restore in case we have exception
a61af66fc99e Initial load
duke
parents:
diff changeset
1408 // Since this is a native call, we *know* the proper exception handler
a61af66fc99e Initial load
duke
parents:
diff changeset
1409 // without calling into the VM: it's the empty function. Just pop this
a61af66fc99e Initial load
duke
parents:
diff changeset
1410 // frame and then jump to forward_exception_entry; O7 will contain the
a61af66fc99e Initial load
duke
parents:
diff changeset
1411 // native caller's return PC.
727
6b2273dd6fa9 6822110: Add AddressLiteral class on SPARC
twisti
parents: 710
diff changeset
1412 AddressLiteral exception_entry(StubRoutines::forward_exception_entry());
6b2273dd6fa9 6822110: Add AddressLiteral class on SPARC
twisti
parents: 710
diff changeset
1413 __ jump_to(exception_entry, G3_scratch);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1414 __ delayed()->restore(); // Pop this frame off.
a61af66fc99e Initial load
duke
parents:
diff changeset
1415 __ bind(L);
a61af66fc99e Initial load
duke
parents:
diff changeset
1416 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1417
a61af66fc99e Initial load
duke
parents:
diff changeset
1418 // A simple move of integer like type
a61af66fc99e Initial load
duke
parents:
diff changeset
1419 static void simple_move32(MacroAssembler* masm, VMRegPair src, VMRegPair dst) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1420 if (src.first()->is_stack()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1421 if (dst.first()->is_stack()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1422 // stack to stack
a61af66fc99e Initial load
duke
parents:
diff changeset
1423 __ ld(FP, reg2offset(src.first()) + STACK_BIAS, L5);
a61af66fc99e Initial load
duke
parents:
diff changeset
1424 __ st(L5, SP, reg2offset(dst.first()) + STACK_BIAS);
a61af66fc99e Initial load
duke
parents:
diff changeset
1425 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1426 // stack to reg
a61af66fc99e Initial load
duke
parents:
diff changeset
1427 __ ld(FP, reg2offset(src.first()) + STACK_BIAS, dst.first()->as_Register());
a61af66fc99e Initial load
duke
parents:
diff changeset
1428 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1429 } else if (dst.first()->is_stack()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1430 // reg to stack
a61af66fc99e Initial load
duke
parents:
diff changeset
1431 __ st(src.first()->as_Register(), SP, reg2offset(dst.first()) + STACK_BIAS);
a61af66fc99e Initial load
duke
parents:
diff changeset
1432 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1433 __ mov(src.first()->as_Register(), dst.first()->as_Register());
a61af66fc99e Initial load
duke
parents:
diff changeset
1434 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1435 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1436
a61af66fc99e Initial load
duke
parents:
diff changeset
1437 // On 64 bit we will store integer like items to the stack as
a61af66fc99e Initial load
duke
parents:
diff changeset
1438 // 64 bits items (sparc abi) even though java would only store
a61af66fc99e Initial load
duke
parents:
diff changeset
1439 // 32bits for a parameter. On 32bit it will simply be 32 bits
a61af66fc99e Initial load
duke
parents:
diff changeset
1440 // So this routine will do 32->32 on 32bit and 32->64 on 64bit
a61af66fc99e Initial load
duke
parents:
diff changeset
1441 static void move32_64(MacroAssembler* masm, VMRegPair src, VMRegPair dst) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1442 if (src.first()->is_stack()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1443 if (dst.first()->is_stack()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1444 // stack to stack
a61af66fc99e Initial load
duke
parents:
diff changeset
1445 __ ld(FP, reg2offset(src.first()) + STACK_BIAS, L5);
a61af66fc99e Initial load
duke
parents:
diff changeset
1446 __ st_ptr(L5, SP, reg2offset(dst.first()) + STACK_BIAS);
a61af66fc99e Initial load
duke
parents:
diff changeset
1447 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1448 // stack to reg
a61af66fc99e Initial load
duke
parents:
diff changeset
1449 __ ld(FP, reg2offset(src.first()) + STACK_BIAS, dst.first()->as_Register());
a61af66fc99e Initial load
duke
parents:
diff changeset
1450 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1451 } else if (dst.first()->is_stack()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1452 // reg to stack
a61af66fc99e Initial load
duke
parents:
diff changeset
1453 __ st_ptr(src.first()->as_Register(), SP, reg2offset(dst.first()) + STACK_BIAS);
a61af66fc99e Initial load
duke
parents:
diff changeset
1454 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1455 __ mov(src.first()->as_Register(), dst.first()->as_Register());
a61af66fc99e Initial load
duke
parents:
diff changeset
1456 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1457 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1458
a61af66fc99e Initial load
duke
parents:
diff changeset
1459
a61af66fc99e Initial load
duke
parents:
diff changeset
1460 // An oop arg. Must pass a handle not the oop itself
a61af66fc99e Initial load
duke
parents:
diff changeset
1461 static void object_move(MacroAssembler* masm,
a61af66fc99e Initial load
duke
parents:
diff changeset
1462 OopMap* map,
a61af66fc99e Initial load
duke
parents:
diff changeset
1463 int oop_handle_offset,
a61af66fc99e Initial load
duke
parents:
diff changeset
1464 int framesize_in_slots,
a61af66fc99e Initial load
duke
parents:
diff changeset
1465 VMRegPair src,
a61af66fc99e Initial load
duke
parents:
diff changeset
1466 VMRegPair dst,
a61af66fc99e Initial load
duke
parents:
diff changeset
1467 bool is_receiver,
a61af66fc99e Initial load
duke
parents:
diff changeset
1468 int* receiver_offset) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1469
a61af66fc99e Initial load
duke
parents:
diff changeset
1470 // must pass a handle. First figure out the location we use as a handle
a61af66fc99e Initial load
duke
parents:
diff changeset
1471
a61af66fc99e Initial load
duke
parents:
diff changeset
1472 if (src.first()->is_stack()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1473 // Oop is already on the stack
a61af66fc99e Initial load
duke
parents:
diff changeset
1474 Register rHandle = dst.first()->is_stack() ? L5 : dst.first()->as_Register();
a61af66fc99e Initial load
duke
parents:
diff changeset
1475 __ add(FP, reg2offset(src.first()) + STACK_BIAS, rHandle);
a61af66fc99e Initial load
duke
parents:
diff changeset
1476 __ ld_ptr(rHandle, 0, L4);
a61af66fc99e Initial load
duke
parents:
diff changeset
1477 #ifdef _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
1478 __ movr( Assembler::rc_z, L4, G0, rHandle );
a61af66fc99e Initial load
duke
parents:
diff changeset
1479 #else
a61af66fc99e Initial load
duke
parents:
diff changeset
1480 __ tst( L4 );
a61af66fc99e Initial load
duke
parents:
diff changeset
1481 __ movcc( Assembler::zero, false, Assembler::icc, G0, rHandle );
a61af66fc99e Initial load
duke
parents:
diff changeset
1482 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
1483 if (dst.first()->is_stack()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1484 __ st_ptr(rHandle, SP, reg2offset(dst.first()) + STACK_BIAS);
a61af66fc99e Initial load
duke
parents:
diff changeset
1485 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1486 int offset_in_older_frame = src.first()->reg2stack() + SharedRuntime::out_preserve_stack_slots();
a61af66fc99e Initial load
duke
parents:
diff changeset
1487 if (is_receiver) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1488 *receiver_offset = (offset_in_older_frame + framesize_in_slots) * VMRegImpl::stack_slot_size;
a61af66fc99e Initial load
duke
parents:
diff changeset
1489 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1490 map->set_oop(VMRegImpl::stack2reg(offset_in_older_frame + framesize_in_slots));
a61af66fc99e Initial load
duke
parents:
diff changeset
1491 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1492 // Oop is in an input register pass we must flush it to the stack
a61af66fc99e Initial load
duke
parents:
diff changeset
1493 const Register rOop = src.first()->as_Register();
a61af66fc99e Initial load
duke
parents:
diff changeset
1494 const Register rHandle = L5;
a61af66fc99e Initial load
duke
parents:
diff changeset
1495 int oop_slot = rOop->input_number() * VMRegImpl::slots_per_word + oop_handle_offset;
a61af66fc99e Initial load
duke
parents:
diff changeset
1496 int offset = oop_slot*VMRegImpl::stack_slot_size;
a61af66fc99e Initial load
duke
parents:
diff changeset
1497 Label skip;
a61af66fc99e Initial load
duke
parents:
diff changeset
1498 __ st_ptr(rOop, SP, offset + STACK_BIAS);
a61af66fc99e Initial load
duke
parents:
diff changeset
1499 if (is_receiver) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1500 *receiver_offset = oop_slot * VMRegImpl::stack_slot_size;
a61af66fc99e Initial load
duke
parents:
diff changeset
1501 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1502 map->set_oop(VMRegImpl::stack2reg(oop_slot));
a61af66fc99e Initial load
duke
parents:
diff changeset
1503 __ add(SP, offset + STACK_BIAS, rHandle);
a61af66fc99e Initial load
duke
parents:
diff changeset
1504 #ifdef _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
1505 __ movr( Assembler::rc_z, rOop, G0, rHandle );
a61af66fc99e Initial load
duke
parents:
diff changeset
1506 #else
a61af66fc99e Initial load
duke
parents:
diff changeset
1507 __ tst( rOop );
a61af66fc99e Initial load
duke
parents:
diff changeset
1508 __ movcc( Assembler::zero, false, Assembler::icc, G0, rHandle );
a61af66fc99e Initial load
duke
parents:
diff changeset
1509 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
1510
a61af66fc99e Initial load
duke
parents:
diff changeset
1511 if (dst.first()->is_stack()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1512 __ st_ptr(rHandle, SP, reg2offset(dst.first()) + STACK_BIAS);
a61af66fc99e Initial load
duke
parents:
diff changeset
1513 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1514 __ mov(rHandle, dst.first()->as_Register());
a61af66fc99e Initial load
duke
parents:
diff changeset
1515 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1516 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1517 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1518
a61af66fc99e Initial load
duke
parents:
diff changeset
1519 // A float arg may have to do float reg int reg conversion
a61af66fc99e Initial load
duke
parents:
diff changeset
1520 static void float_move(MacroAssembler* masm, VMRegPair src, VMRegPair dst) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1521 assert(!src.second()->is_valid() && !dst.second()->is_valid(), "bad float_move");
a61af66fc99e Initial load
duke
parents:
diff changeset
1522
a61af66fc99e Initial load
duke
parents:
diff changeset
1523 if (src.first()->is_stack()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1524 if (dst.first()->is_stack()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1525 // stack to stack the easiest of the bunch
a61af66fc99e Initial load
duke
parents:
diff changeset
1526 __ ld(FP, reg2offset(src.first()) + STACK_BIAS, L5);
a61af66fc99e Initial load
duke
parents:
diff changeset
1527 __ st(L5, SP, reg2offset(dst.first()) + STACK_BIAS);
a61af66fc99e Initial load
duke
parents:
diff changeset
1528 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1529 // stack to reg
a61af66fc99e Initial load
duke
parents:
diff changeset
1530 if (dst.first()->is_Register()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1531 __ ld(FP, reg2offset(src.first()) + STACK_BIAS, dst.first()->as_Register());
a61af66fc99e Initial load
duke
parents:
diff changeset
1532 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1533 __ ldf(FloatRegisterImpl::S, FP, reg2offset(src.first()) + STACK_BIAS, dst.first()->as_FloatRegister());
a61af66fc99e Initial load
duke
parents:
diff changeset
1534 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1535 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1536 } else if (dst.first()->is_stack()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1537 // reg to stack
a61af66fc99e Initial load
duke
parents:
diff changeset
1538 if (src.first()->is_Register()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1539 __ st(src.first()->as_Register(), SP, reg2offset(dst.first()) + STACK_BIAS);
a61af66fc99e Initial load
duke
parents:
diff changeset
1540 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1541 __ stf(FloatRegisterImpl::S, src.first()->as_FloatRegister(), SP, reg2offset(dst.first()) + STACK_BIAS);
a61af66fc99e Initial load
duke
parents:
diff changeset
1542 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1543 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1544 // reg to reg
a61af66fc99e Initial load
duke
parents:
diff changeset
1545 if (src.first()->is_Register()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1546 if (dst.first()->is_Register()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1547 // gpr -> gpr
a61af66fc99e Initial load
duke
parents:
diff changeset
1548 __ mov(src.first()->as_Register(), dst.first()->as_Register());
a61af66fc99e Initial load
duke
parents:
diff changeset
1549 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1550 // gpr -> fpr
a61af66fc99e Initial load
duke
parents:
diff changeset
1551 __ st(src.first()->as_Register(), FP, -4 + STACK_BIAS);
a61af66fc99e Initial load
duke
parents:
diff changeset
1552 __ ldf(FloatRegisterImpl::S, FP, -4 + STACK_BIAS, dst.first()->as_FloatRegister());
a61af66fc99e Initial load
duke
parents:
diff changeset
1553 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1554 } else if (dst.first()->is_Register()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1555 // fpr -> gpr
a61af66fc99e Initial load
duke
parents:
diff changeset
1556 __ stf(FloatRegisterImpl::S, src.first()->as_FloatRegister(), FP, -4 + STACK_BIAS);
a61af66fc99e Initial load
duke
parents:
diff changeset
1557 __ ld(FP, -4 + STACK_BIAS, dst.first()->as_Register());
a61af66fc99e Initial load
duke
parents:
diff changeset
1558 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1559 // fpr -> fpr
a61af66fc99e Initial load
duke
parents:
diff changeset
1560 // In theory these overlap but the ordering is such that this is likely a nop
a61af66fc99e Initial load
duke
parents:
diff changeset
1561 if ( src.first() != dst.first()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1562 __ fmov(FloatRegisterImpl::S, src.first()->as_FloatRegister(), dst.first()->as_FloatRegister());
a61af66fc99e Initial load
duke
parents:
diff changeset
1563 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1564 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1565 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1566 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1567
a61af66fc99e Initial load
duke
parents:
diff changeset
1568 static void split_long_move(MacroAssembler* masm, VMRegPair src, VMRegPair dst) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1569 VMRegPair src_lo(src.first());
a61af66fc99e Initial load
duke
parents:
diff changeset
1570 VMRegPair src_hi(src.second());
a61af66fc99e Initial load
duke
parents:
diff changeset
1571 VMRegPair dst_lo(dst.first());
a61af66fc99e Initial load
duke
parents:
diff changeset
1572 VMRegPair dst_hi(dst.second());
a61af66fc99e Initial load
duke
parents:
diff changeset
1573 simple_move32(masm, src_lo, dst_lo);
a61af66fc99e Initial load
duke
parents:
diff changeset
1574 simple_move32(masm, src_hi, dst_hi);
a61af66fc99e Initial load
duke
parents:
diff changeset
1575 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1576
a61af66fc99e Initial load
duke
parents:
diff changeset
1577 // A long move
a61af66fc99e Initial load
duke
parents:
diff changeset
1578 static void long_move(MacroAssembler* masm, VMRegPair src, VMRegPair dst) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1579
a61af66fc99e Initial load
duke
parents:
diff changeset
1580 // Do the simple ones here else do two int moves
a61af66fc99e Initial load
duke
parents:
diff changeset
1581 if (src.is_single_phys_reg() ) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1582 if (dst.is_single_phys_reg()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1583 __ mov(src.first()->as_Register(), dst.first()->as_Register());
a61af66fc99e Initial load
duke
parents:
diff changeset
1584 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1585 // split src into two separate registers
a61af66fc99e Initial load
duke
parents:
diff changeset
1586 // Remember hi means hi address or lsw on sparc
a61af66fc99e Initial load
duke
parents:
diff changeset
1587 // Move msw to lsw
a61af66fc99e Initial load
duke
parents:
diff changeset
1588 if (dst.second()->is_reg()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1589 // MSW -> MSW
a61af66fc99e Initial load
duke
parents:
diff changeset
1590 __ srax(src.first()->as_Register(), 32, dst.first()->as_Register());
a61af66fc99e Initial load
duke
parents:
diff changeset
1591 // Now LSW -> LSW
a61af66fc99e Initial load
duke
parents:
diff changeset
1592 // this will only move lo -> lo and ignore hi
a61af66fc99e Initial load
duke
parents:
diff changeset
1593 VMRegPair split(dst.second());
a61af66fc99e Initial load
duke
parents:
diff changeset
1594 simple_move32(masm, src, split);
a61af66fc99e Initial load
duke
parents:
diff changeset
1595 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1596 VMRegPair split(src.first(), L4->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
1597 // MSW -> MSW (lo ie. first word)
a61af66fc99e Initial load
duke
parents:
diff changeset
1598 __ srax(src.first()->as_Register(), 32, L4);
a61af66fc99e Initial load
duke
parents:
diff changeset
1599 split_long_move(masm, split, dst);
a61af66fc99e Initial load
duke
parents:
diff changeset
1600 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1601 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1602 } else if (dst.is_single_phys_reg()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1603 if (src.is_adjacent_aligned_on_stack(2)) {
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1604 __ ldx(FP, reg2offset(src.first()) + STACK_BIAS, dst.first()->as_Register());
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1605 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1606 // dst is a single reg.
a61af66fc99e Initial load
duke
parents:
diff changeset
1607 // Remember lo is low address not msb for stack slots
a61af66fc99e Initial load
duke
parents:
diff changeset
1608 // and lo is the "real" register for registers
a61af66fc99e Initial load
duke
parents:
diff changeset
1609 // src is
a61af66fc99e Initial load
duke
parents:
diff changeset
1610
a61af66fc99e Initial load
duke
parents:
diff changeset
1611 VMRegPair split;
a61af66fc99e Initial load
duke
parents:
diff changeset
1612
a61af66fc99e Initial load
duke
parents:
diff changeset
1613 if (src.first()->is_reg()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1614 // src.lo (msw) is a reg, src.hi is stk/reg
a61af66fc99e Initial load
duke
parents:
diff changeset
1615 // we will move: src.hi (LSW) -> dst.lo, src.lo (MSW) -> src.lo [the MSW is in the LSW of the reg]
a61af66fc99e Initial load
duke
parents:
diff changeset
1616 split.set_pair(dst.first(), src.first());
a61af66fc99e Initial load
duke
parents:
diff changeset
1617 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1618 // msw is stack move to L5
a61af66fc99e Initial load
duke
parents:
diff changeset
1619 // lsw is stack move to dst.lo (real reg)
a61af66fc99e Initial load
duke
parents:
diff changeset
1620 // we will move: src.hi (LSW) -> dst.lo, src.lo (MSW) -> L5
a61af66fc99e Initial load
duke
parents:
diff changeset
1621 split.set_pair(dst.first(), L5->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
1622 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1623
a61af66fc99e Initial load
duke
parents:
diff changeset
1624 // src.lo -> src.lo/L5, src.hi -> dst.lo (the real reg)
a61af66fc99e Initial load
duke
parents:
diff changeset
1625 // msw -> src.lo/L5, lsw -> dst.lo
a61af66fc99e Initial load
duke
parents:
diff changeset
1626 split_long_move(masm, src, split);
a61af66fc99e Initial load
duke
parents:
diff changeset
1627
a61af66fc99e Initial load
duke
parents:
diff changeset
1628 // So dst now has the low order correct position the
a61af66fc99e Initial load
duke
parents:
diff changeset
1629 // msw half
a61af66fc99e Initial load
duke
parents:
diff changeset
1630 __ sllx(split.first()->as_Register(), 32, L5);
a61af66fc99e Initial load
duke
parents:
diff changeset
1631
a61af66fc99e Initial load
duke
parents:
diff changeset
1632 const Register d = dst.first()->as_Register();
a61af66fc99e Initial load
duke
parents:
diff changeset
1633 __ or3(L5, d, d);
a61af66fc99e Initial load
duke
parents:
diff changeset
1634 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1635 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1636 // For LP64 we can probably do better.
a61af66fc99e Initial load
duke
parents:
diff changeset
1637 split_long_move(masm, src, dst);
a61af66fc99e Initial load
duke
parents:
diff changeset
1638 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1639 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1640
a61af66fc99e Initial load
duke
parents:
diff changeset
1641 // A double move
a61af66fc99e Initial load
duke
parents:
diff changeset
1642 static void double_move(MacroAssembler* masm, VMRegPair src, VMRegPair dst) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1643
a61af66fc99e Initial load
duke
parents:
diff changeset
1644 // The painful thing here is that like long_move a VMRegPair might be
a61af66fc99e Initial load
duke
parents:
diff changeset
1645 // 1: a single physical register
a61af66fc99e Initial load
duke
parents:
diff changeset
1646 // 2: two physical registers (v8)
a61af66fc99e Initial load
duke
parents:
diff changeset
1647 // 3: a physical reg [lo] and a stack slot [hi] (v8)
a61af66fc99e Initial load
duke
parents:
diff changeset
1648 // 4: two stack slots
a61af66fc99e Initial load
duke
parents:
diff changeset
1649
a61af66fc99e Initial load
duke
parents:
diff changeset
1650 // Since src is always a java calling convention we know that the src pair
a61af66fc99e Initial load
duke
parents:
diff changeset
1651 // is always either all registers or all stack (and aligned?)
a61af66fc99e Initial load
duke
parents:
diff changeset
1652
a61af66fc99e Initial load
duke
parents:
diff changeset
1653 // in a register [lo] and a stack slot [hi]
a61af66fc99e Initial load
duke
parents:
diff changeset
1654 if (src.first()->is_stack()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1655 if (dst.first()->is_stack()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1656 // stack to stack the easiest of the bunch
a61af66fc99e Initial load
duke
parents:
diff changeset
1657 // ought to be a way to do this where if alignment is ok we use ldd/std when possible
a61af66fc99e Initial load
duke
parents:
diff changeset
1658 __ ld(FP, reg2offset(src.first()) + STACK_BIAS, L5);
a61af66fc99e Initial load
duke
parents:
diff changeset
1659 __ ld(FP, reg2offset(src.second()) + STACK_BIAS, L4);
a61af66fc99e Initial load
duke
parents:
diff changeset
1660 __ st(L5, SP, reg2offset(dst.first()) + STACK_BIAS);
a61af66fc99e Initial load
duke
parents:
diff changeset
1661 __ st(L4, SP, reg2offset(dst.second()) + STACK_BIAS);
a61af66fc99e Initial load
duke
parents:
diff changeset
1662 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1663 // stack to reg
a61af66fc99e Initial load
duke
parents:
diff changeset
1664 if (dst.second()->is_stack()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1665 // stack -> reg, stack -> stack
a61af66fc99e Initial load
duke
parents:
diff changeset
1666 __ ld(FP, reg2offset(src.second()) + STACK_BIAS, L4);
a61af66fc99e Initial load
duke
parents:
diff changeset
1667 if (dst.first()->is_Register()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1668 __ ld(FP, reg2offset(src.first()) + STACK_BIAS, dst.first()->as_Register());
a61af66fc99e Initial load
duke
parents:
diff changeset
1669 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1670 __ ldf(FloatRegisterImpl::S, FP, reg2offset(src.first()) + STACK_BIAS, dst.first()->as_FloatRegister());
a61af66fc99e Initial load
duke
parents:
diff changeset
1671 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1672 // This was missing. (very rare case)
a61af66fc99e Initial load
duke
parents:
diff changeset
1673 __ st(L4, SP, reg2offset(dst.second()) + STACK_BIAS);
a61af66fc99e Initial load
duke
parents:
diff changeset
1674 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1675 // stack -> reg
a61af66fc99e Initial load
duke
parents:
diff changeset
1676 // Eventually optimize for alignment QQQ
a61af66fc99e Initial load
duke
parents:
diff changeset
1677 if (dst.first()->is_Register()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1678 __ ld(FP, reg2offset(src.first()) + STACK_BIAS, dst.first()->as_Register());
a61af66fc99e Initial load
duke
parents:
diff changeset
1679 __ ld(FP, reg2offset(src.second()) + STACK_BIAS, dst.second()->as_Register());
a61af66fc99e Initial load
duke
parents:
diff changeset
1680 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1681 __ ldf(FloatRegisterImpl::S, FP, reg2offset(src.first()) + STACK_BIAS, dst.first()->as_FloatRegister());
a61af66fc99e Initial load
duke
parents:
diff changeset
1682 __ ldf(FloatRegisterImpl::S, FP, reg2offset(src.second()) + STACK_BIAS, dst.second()->as_FloatRegister());
a61af66fc99e Initial load
duke
parents:
diff changeset
1683 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1684 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1685 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1686 } else if (dst.first()->is_stack()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1687 // reg to stack
a61af66fc99e Initial load
duke
parents:
diff changeset
1688 if (src.first()->is_Register()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1689 // Eventually optimize for alignment QQQ
a61af66fc99e Initial load
duke
parents:
diff changeset
1690 __ st(src.first()->as_Register(), SP, reg2offset(dst.first()) + STACK_BIAS);
a61af66fc99e Initial load
duke
parents:
diff changeset
1691 if (src.second()->is_stack()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1692 __ ld(FP, reg2offset(src.second()) + STACK_BIAS, L4);
a61af66fc99e Initial load
duke
parents:
diff changeset
1693 __ st(L4, SP, reg2offset(dst.second()) + STACK_BIAS);
a61af66fc99e Initial load
duke
parents:
diff changeset
1694 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1695 __ st(src.second()->as_Register(), SP, reg2offset(dst.second()) + STACK_BIAS);
a61af66fc99e Initial load
duke
parents:
diff changeset
1696 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1697 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1698 // fpr to stack
a61af66fc99e Initial load
duke
parents:
diff changeset
1699 if (src.second()->is_stack()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1700 ShouldNotReachHere();
a61af66fc99e Initial load
duke
parents:
diff changeset
1701 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1702 // Is the stack aligned?
a61af66fc99e Initial load
duke
parents:
diff changeset
1703 if (reg2offset(dst.first()) & 0x7) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1704 // No do as pairs
a61af66fc99e Initial load
duke
parents:
diff changeset
1705 __ stf(FloatRegisterImpl::S, src.first()->as_FloatRegister(), SP, reg2offset(dst.first()) + STACK_BIAS);
a61af66fc99e Initial load
duke
parents:
diff changeset
1706 __ stf(FloatRegisterImpl::S, src.second()->as_FloatRegister(), SP, reg2offset(dst.second()) + STACK_BIAS);
a61af66fc99e Initial load
duke
parents:
diff changeset
1707 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1708 __ stf(FloatRegisterImpl::D, src.first()->as_FloatRegister(), SP, reg2offset(dst.first()) + STACK_BIAS);
a61af66fc99e Initial load
duke
parents:
diff changeset
1709 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1710 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1711 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1712 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1713 // reg to reg
a61af66fc99e Initial load
duke
parents:
diff changeset
1714 if (src.first()->is_Register()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1715 if (dst.first()->is_Register()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1716 // gpr -> gpr
a61af66fc99e Initial load
duke
parents:
diff changeset
1717 __ mov(src.first()->as_Register(), dst.first()->as_Register());
a61af66fc99e Initial load
duke
parents:
diff changeset
1718 __ mov(src.second()->as_Register(), dst.second()->as_Register());
a61af66fc99e Initial load
duke
parents:
diff changeset
1719 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1720 // gpr -> fpr
a61af66fc99e Initial load
duke
parents:
diff changeset
1721 // ought to be able to do a single store
a61af66fc99e Initial load
duke
parents:
diff changeset
1722 __ stx(src.first()->as_Register(), FP, -8 + STACK_BIAS);
a61af66fc99e Initial load
duke
parents:
diff changeset
1723 __ stx(src.second()->as_Register(), FP, -4 + STACK_BIAS);
a61af66fc99e Initial load
duke
parents:
diff changeset
1724 // ought to be able to do a single load
a61af66fc99e Initial load
duke
parents:
diff changeset
1725 __ ldf(FloatRegisterImpl::S, FP, -8 + STACK_BIAS, dst.first()->as_FloatRegister());
a61af66fc99e Initial load
duke
parents:
diff changeset
1726 __ ldf(FloatRegisterImpl::S, FP, -4 + STACK_BIAS, dst.second()->as_FloatRegister());
a61af66fc99e Initial load
duke
parents:
diff changeset
1727 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1728 } else if (dst.first()->is_Register()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1729 // fpr -> gpr
a61af66fc99e Initial load
duke
parents:
diff changeset
1730 // ought to be able to do a single store
a61af66fc99e Initial load
duke
parents:
diff changeset
1731 __ stf(FloatRegisterImpl::D, src.first()->as_FloatRegister(), FP, -8 + STACK_BIAS);
a61af66fc99e Initial load
duke
parents:
diff changeset
1732 // ought to be able to do a single load
a61af66fc99e Initial load
duke
parents:
diff changeset
1733 // REMEMBER first() is low address not LSB
a61af66fc99e Initial load
duke
parents:
diff changeset
1734 __ ld(FP, -8 + STACK_BIAS, dst.first()->as_Register());
a61af66fc99e Initial load
duke
parents:
diff changeset
1735 if (dst.second()->is_Register()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1736 __ ld(FP, -4 + STACK_BIAS, dst.second()->as_Register());
a61af66fc99e Initial load
duke
parents:
diff changeset
1737 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1738 __ ld(FP, -4 + STACK_BIAS, L4);
a61af66fc99e Initial load
duke
parents:
diff changeset
1739 __ st(L4, SP, reg2offset(dst.second()) + STACK_BIAS);
a61af66fc99e Initial load
duke
parents:
diff changeset
1740 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1741 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1742 // fpr -> fpr
a61af66fc99e Initial load
duke
parents:
diff changeset
1743 // In theory these overlap but the ordering is such that this is likely a nop
a61af66fc99e Initial load
duke
parents:
diff changeset
1744 if ( src.first() != dst.first()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1745 __ fmov(FloatRegisterImpl::D, src.first()->as_FloatRegister(), dst.first()->as_FloatRegister());
a61af66fc99e Initial load
duke
parents:
diff changeset
1746 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1747 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1748 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1749 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1750
a61af66fc99e Initial load
duke
parents:
diff changeset
1751 // Creates an inner frame if one hasn't already been created, and
a61af66fc99e Initial load
duke
parents:
diff changeset
1752 // saves a copy of the thread in L7_thread_cache
a61af66fc99e Initial load
duke
parents:
diff changeset
1753 static void create_inner_frame(MacroAssembler* masm, bool* already_created) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1754 if (!*already_created) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1755 __ save_frame(0);
a61af66fc99e Initial load
duke
parents:
diff changeset
1756 // Save thread in L7 (INNER FRAME); it crosses a bunch of VM calls below
a61af66fc99e Initial load
duke
parents:
diff changeset
1757 // Don't use save_thread because it smashes G2 and we merely want to save a
a61af66fc99e Initial load
duke
parents:
diff changeset
1758 // copy
a61af66fc99e Initial load
duke
parents:
diff changeset
1759 __ mov(G2_thread, L7_thread_cache);
a61af66fc99e Initial load
duke
parents:
diff changeset
1760 *already_created = true;
a61af66fc99e Initial load
duke
parents:
diff changeset
1761 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1762 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1763
a61af66fc99e Initial load
duke
parents:
diff changeset
1764 // ---------------------------------------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
1765 // Generate a native wrapper for a given method. The method takes arguments
a61af66fc99e Initial load
duke
parents:
diff changeset
1766 // in the Java compiled code convention, marshals them to the native
a61af66fc99e Initial load
duke
parents:
diff changeset
1767 // convention (handlizes oops, etc), transitions to native, makes the call,
a61af66fc99e Initial load
duke
parents:
diff changeset
1768 // returns to java state (possibly blocking), unhandlizes any result and
a61af66fc99e Initial load
duke
parents:
diff changeset
1769 // returns.
a61af66fc99e Initial load
duke
parents:
diff changeset
1770 nmethod *SharedRuntime::generate_native_wrapper(MacroAssembler* masm,
a61af66fc99e Initial load
duke
parents:
diff changeset
1771 methodHandle method,
a61af66fc99e Initial load
duke
parents:
diff changeset
1772 int total_in_args,
a61af66fc99e Initial load
duke
parents:
diff changeset
1773 int comp_args_on_stack, // in VMRegStackSlots
a61af66fc99e Initial load
duke
parents:
diff changeset
1774 BasicType *in_sig_bt,
a61af66fc99e Initial load
duke
parents:
diff changeset
1775 VMRegPair *in_regs,
a61af66fc99e Initial load
duke
parents:
diff changeset
1776 BasicType ret_type) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1777
a61af66fc99e Initial load
duke
parents:
diff changeset
1778 // Native nmethod wrappers never take possesion of the oop arguments.
a61af66fc99e Initial load
duke
parents:
diff changeset
1779 // So the caller will gc the arguments. The only thing we need an
a61af66fc99e Initial load
duke
parents:
diff changeset
1780 // oopMap for is if the call is static
a61af66fc99e Initial load
duke
parents:
diff changeset
1781 //
a61af66fc99e Initial load
duke
parents:
diff changeset
1782 // An OopMap for lock (and class if static), and one for the VM call itself
a61af66fc99e Initial load
duke
parents:
diff changeset
1783 OopMapSet *oop_maps = new OopMapSet();
a61af66fc99e Initial load
duke
parents:
diff changeset
1784 intptr_t start = (intptr_t)__ pc();
a61af66fc99e Initial load
duke
parents:
diff changeset
1785
a61af66fc99e Initial load
duke
parents:
diff changeset
1786 // First thing make an ic check to see if we should even be here
a61af66fc99e Initial load
duke
parents:
diff changeset
1787 {
a61af66fc99e Initial load
duke
parents:
diff changeset
1788 Label L;
a61af66fc99e Initial load
duke
parents:
diff changeset
1789 const Register temp_reg = G3_scratch;
727
6b2273dd6fa9 6822110: Add AddressLiteral class on SPARC
twisti
parents: 710
diff changeset
1790 AddressLiteral ic_miss(SharedRuntime::get_ic_miss_stub());
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1791 __ verify_oop(O0);
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 0
diff changeset
1792 __ load_klass(O0, temp_reg);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1793 __ cmp(temp_reg, G5_inline_cache_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
1794 __ brx(Assembler::equal, true, Assembler::pt, L);
a61af66fc99e Initial load
duke
parents:
diff changeset
1795 __ delayed()->nop();
a61af66fc99e Initial load
duke
parents:
diff changeset
1796
727
6b2273dd6fa9 6822110: Add AddressLiteral class on SPARC
twisti
parents: 710
diff changeset
1797 __ jump_to(ic_miss, temp_reg);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1798 __ delayed()->nop();
a61af66fc99e Initial load
duke
parents:
diff changeset
1799 __ align(CodeEntryAlignment);
a61af66fc99e Initial load
duke
parents:
diff changeset
1800 __ bind(L);
a61af66fc99e Initial load
duke
parents:
diff changeset
1801 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1802
a61af66fc99e Initial load
duke
parents:
diff changeset
1803 int vep_offset = ((intptr_t)__ pc()) - start;
a61af66fc99e Initial load
duke
parents:
diff changeset
1804
a61af66fc99e Initial load
duke
parents:
diff changeset
1805 #ifdef COMPILER1
a61af66fc99e Initial load
duke
parents:
diff changeset
1806 if (InlineObjectHash && method->intrinsic_id() == vmIntrinsics::_hashCode) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1807 // Object.hashCode can pull the hashCode from the header word
a61af66fc99e Initial load
duke
parents:
diff changeset
1808 // instead of doing a full VM transition once it's been computed.
a61af66fc99e Initial load
duke
parents:
diff changeset
1809 // Since hashCode is usually polymorphic at call sites we can't do
a61af66fc99e Initial load
duke
parents:
diff changeset
1810 // this optimization at the call site without a lot of work.
a61af66fc99e Initial load
duke
parents:
diff changeset
1811 Label slowCase;
a61af66fc99e Initial load
duke
parents:
diff changeset
1812 Register receiver = O0;
a61af66fc99e Initial load
duke
parents:
diff changeset
1813 Register result = O0;
a61af66fc99e Initial load
duke
parents:
diff changeset
1814 Register header = G3_scratch;
a61af66fc99e Initial load
duke
parents:
diff changeset
1815 Register hash = G3_scratch; // overwrite header value with hash value
a61af66fc99e Initial load
duke
parents:
diff changeset
1816 Register mask = G1; // to get hash field from header
a61af66fc99e Initial load
duke
parents:
diff changeset
1817
a61af66fc99e Initial load
duke
parents:
diff changeset
1818 // Read the header and build a mask to get its hash field. Give up if the object is not unlocked.
a61af66fc99e Initial load
duke
parents:
diff changeset
1819 // We depend on hash_mask being at most 32 bits and avoid the use of
a61af66fc99e Initial load
duke
parents:
diff changeset
1820 // hash_mask_in_place because it could be larger than 32 bits in a 64-bit
a61af66fc99e Initial load
duke
parents:
diff changeset
1821 // vm: see markOop.hpp.
a61af66fc99e Initial load
duke
parents:
diff changeset
1822 __ ld_ptr(receiver, oopDesc::mark_offset_in_bytes(), header);
a61af66fc99e Initial load
duke
parents:
diff changeset
1823 __ sethi(markOopDesc::hash_mask, mask);
a61af66fc99e Initial load
duke
parents:
diff changeset
1824 __ btst(markOopDesc::unlocked_value, header);
a61af66fc99e Initial load
duke
parents:
diff changeset
1825 __ br(Assembler::zero, false, Assembler::pn, slowCase);
a61af66fc99e Initial load
duke
parents:
diff changeset
1826 if (UseBiasedLocking) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1827 // Check if biased and fall through to runtime if so
a61af66fc99e Initial load
duke
parents:
diff changeset
1828 __ delayed()->nop();
a61af66fc99e Initial load
duke
parents:
diff changeset
1829 __ btst(markOopDesc::biased_lock_bit_in_place, header);
a61af66fc99e Initial load
duke
parents:
diff changeset
1830 __ br(Assembler::notZero, false, Assembler::pn, slowCase);
a61af66fc99e Initial load
duke
parents:
diff changeset
1831 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1832 __ delayed()->or3(mask, markOopDesc::hash_mask & 0x3ff, mask);
a61af66fc99e Initial load
duke
parents:
diff changeset
1833
a61af66fc99e Initial load
duke
parents:
diff changeset
1834 // Check for a valid (non-zero) hash code and get its value.
a61af66fc99e Initial load
duke
parents:
diff changeset
1835 #ifdef _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
1836 __ srlx(header, markOopDesc::hash_shift, hash);
a61af66fc99e Initial load
duke
parents:
diff changeset
1837 #else
a61af66fc99e Initial load
duke
parents:
diff changeset
1838 __ srl(header, markOopDesc::hash_shift, hash);
a61af66fc99e Initial load
duke
parents:
diff changeset
1839 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
1840 __ andcc(hash, mask, hash);
a61af66fc99e Initial load
duke
parents:
diff changeset
1841 __ br(Assembler::equal, false, Assembler::pn, slowCase);
a61af66fc99e Initial load
duke
parents:
diff changeset
1842 __ delayed()->nop();
a61af66fc99e Initial load
duke
parents:
diff changeset
1843
a61af66fc99e Initial load
duke
parents:
diff changeset
1844 // leaf return.
a61af66fc99e Initial load
duke
parents:
diff changeset
1845 __ retl();
a61af66fc99e Initial load
duke
parents:
diff changeset
1846 __ delayed()->mov(hash, result);
a61af66fc99e Initial load
duke
parents:
diff changeset
1847 __ bind(slowCase);
a61af66fc99e Initial load
duke
parents:
diff changeset
1848 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1849 #endif // COMPILER1
a61af66fc99e Initial load
duke
parents:
diff changeset
1850
a61af66fc99e Initial load
duke
parents:
diff changeset
1851
a61af66fc99e Initial load
duke
parents:
diff changeset
1852 // We have received a description of where all the java arg are located
a61af66fc99e Initial load
duke
parents:
diff changeset
1853 // on entry to the wrapper. We need to convert these args to where
a61af66fc99e Initial load
duke
parents:
diff changeset
1854 // the jni function will expect them. To figure out where they go
a61af66fc99e Initial load
duke
parents:
diff changeset
1855 // we convert the java signature to a C signature by inserting
a61af66fc99e Initial load
duke
parents:
diff changeset
1856 // the hidden arguments as arg[0] and possibly arg[1] (static method)
a61af66fc99e Initial load
duke
parents:
diff changeset
1857
a61af66fc99e Initial load
duke
parents:
diff changeset
1858 int total_c_args = total_in_args + 1;
a61af66fc99e Initial load
duke
parents:
diff changeset
1859 if (method->is_static()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1860 total_c_args++;
a61af66fc99e Initial load
duke
parents:
diff changeset
1861 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1862
a61af66fc99e Initial load
duke
parents:
diff changeset
1863 BasicType* out_sig_bt = NEW_RESOURCE_ARRAY(BasicType, total_c_args);
a61af66fc99e Initial load
duke
parents:
diff changeset
1864 VMRegPair * out_regs = NEW_RESOURCE_ARRAY(VMRegPair, total_c_args);
a61af66fc99e Initial load
duke
parents:
diff changeset
1865
a61af66fc99e Initial load
duke
parents:
diff changeset
1866 int argc = 0;
a61af66fc99e Initial load
duke
parents:
diff changeset
1867 out_sig_bt[argc++] = T_ADDRESS;
a61af66fc99e Initial load
duke
parents:
diff changeset
1868 if (method->is_static()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1869 out_sig_bt[argc++] = T_OBJECT;
a61af66fc99e Initial load
duke
parents:
diff changeset
1870 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1871
a61af66fc99e Initial load
duke
parents:
diff changeset
1872 for (int i = 0; i < total_in_args ; i++ ) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1873 out_sig_bt[argc++] = in_sig_bt[i];
a61af66fc99e Initial load
duke
parents:
diff changeset
1874 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1875
a61af66fc99e Initial load
duke
parents:
diff changeset
1876 // Now figure out where the args must be stored and how much stack space
a61af66fc99e Initial load
duke
parents:
diff changeset
1877 // they require (neglecting out_preserve_stack_slots but space for storing
a61af66fc99e Initial load
duke
parents:
diff changeset
1878 // the 1st six register arguments). It's weird see int_stk_helper.
a61af66fc99e Initial load
duke
parents:
diff changeset
1879 //
a61af66fc99e Initial load
duke
parents:
diff changeset
1880 int out_arg_slots;
a61af66fc99e Initial load
duke
parents:
diff changeset
1881 out_arg_slots = c_calling_convention(out_sig_bt, out_regs, total_c_args);
a61af66fc99e Initial load
duke
parents:
diff changeset
1882
a61af66fc99e Initial load
duke
parents:
diff changeset
1883 // Compute framesize for the wrapper. We need to handlize all oops in
a61af66fc99e Initial load
duke
parents:
diff changeset
1884 // registers. We must create space for them here that is disjoint from
a61af66fc99e Initial load
duke
parents:
diff changeset
1885 // the windowed save area because we have no control over when we might
a61af66fc99e Initial load
duke
parents:
diff changeset
1886 // flush the window again and overwrite values that gc has since modified.
a61af66fc99e Initial load
duke
parents:
diff changeset
1887 // (The live window race)
a61af66fc99e Initial load
duke
parents:
diff changeset
1888 //
a61af66fc99e Initial load
duke
parents:
diff changeset
1889 // We always just allocate 6 word for storing down these object. This allow
a61af66fc99e Initial load
duke
parents:
diff changeset
1890 // us to simply record the base and use the Ireg number to decide which
a61af66fc99e Initial load
duke
parents:
diff changeset
1891 // slot to use. (Note that the reg number is the inbound number not the
a61af66fc99e Initial load
duke
parents:
diff changeset
1892 // outbound number).
a61af66fc99e Initial load
duke
parents:
diff changeset
1893 // We must shuffle args to match the native convention, and include var-args space.
a61af66fc99e Initial load
duke
parents:
diff changeset
1894
a61af66fc99e Initial load
duke
parents:
diff changeset
1895 // Calculate the total number of stack slots we will need.
a61af66fc99e Initial load
duke
parents:
diff changeset
1896
a61af66fc99e Initial load
duke
parents:
diff changeset
1897 // First count the abi requirement plus all of the outgoing args
a61af66fc99e Initial load
duke
parents:
diff changeset
1898 int stack_slots = SharedRuntime::out_preserve_stack_slots() + out_arg_slots;
a61af66fc99e Initial load
duke
parents:
diff changeset
1899
a61af66fc99e Initial load
duke
parents:
diff changeset
1900 // Now the space for the inbound oop handle area
a61af66fc99e Initial load
duke
parents:
diff changeset
1901
a61af66fc99e Initial load
duke
parents:
diff changeset
1902 int oop_handle_offset = stack_slots;
a61af66fc99e Initial load
duke
parents:
diff changeset
1903 stack_slots += 6*VMRegImpl::slots_per_word;
a61af66fc99e Initial load
duke
parents:
diff changeset
1904
a61af66fc99e Initial load
duke
parents:
diff changeset
1905 // Now any space we need for handlizing a klass if static method
a61af66fc99e Initial load
duke
parents:
diff changeset
1906
a61af66fc99e Initial load
duke
parents:
diff changeset
1907 int oop_temp_slot_offset = 0;
a61af66fc99e Initial load
duke
parents:
diff changeset
1908 int klass_slot_offset = 0;
a61af66fc99e Initial load
duke
parents:
diff changeset
1909 int klass_offset = -1;
a61af66fc99e Initial load
duke
parents:
diff changeset
1910 int lock_slot_offset = 0;
a61af66fc99e Initial load
duke
parents:
diff changeset
1911 bool is_static = false;
a61af66fc99e Initial load
duke
parents:
diff changeset
1912
a61af66fc99e Initial load
duke
parents:
diff changeset
1913 if (method->is_static()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1914 klass_slot_offset = stack_slots;
a61af66fc99e Initial load
duke
parents:
diff changeset
1915 stack_slots += VMRegImpl::slots_per_word;
a61af66fc99e Initial load
duke
parents:
diff changeset
1916 klass_offset = klass_slot_offset * VMRegImpl::stack_slot_size;
a61af66fc99e Initial load
duke
parents:
diff changeset
1917 is_static = true;
a61af66fc99e Initial load
duke
parents:
diff changeset
1918 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1919
a61af66fc99e Initial load
duke
parents:
diff changeset
1920 // Plus a lock if needed
a61af66fc99e Initial load
duke
parents:
diff changeset
1921
a61af66fc99e Initial load
duke
parents:
diff changeset
1922 if (method->is_synchronized()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1923 lock_slot_offset = stack_slots;
a61af66fc99e Initial load
duke
parents:
diff changeset
1924 stack_slots += VMRegImpl::slots_per_word;
a61af66fc99e Initial load
duke
parents:
diff changeset
1925 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1926
a61af66fc99e Initial load
duke
parents:
diff changeset
1927 // Now a place to save return value or as a temporary for any gpr -> fpr moves
a61af66fc99e Initial load
duke
parents:
diff changeset
1928 stack_slots += 2;
a61af66fc99e Initial load
duke
parents:
diff changeset
1929
a61af66fc99e Initial load
duke
parents:
diff changeset
1930 // Ok The space we have allocated will look like:
a61af66fc99e Initial load
duke
parents:
diff changeset
1931 //
a61af66fc99e Initial load
duke
parents:
diff changeset
1932 //
a61af66fc99e Initial load
duke
parents:
diff changeset
1933 // FP-> | |
a61af66fc99e Initial load
duke
parents:
diff changeset
1934 // |---------------------|
a61af66fc99e Initial load
duke
parents:
diff changeset
1935 // | 2 slots for moves |
a61af66fc99e Initial load
duke
parents:
diff changeset
1936 // |---------------------|
a61af66fc99e Initial load
duke
parents:
diff changeset
1937 // | lock box (if sync) |
a61af66fc99e Initial load
duke
parents:
diff changeset
1938 // |---------------------| <- lock_slot_offset
a61af66fc99e Initial load
duke
parents:
diff changeset
1939 // | klass (if static) |
a61af66fc99e Initial load
duke
parents:
diff changeset
1940 // |---------------------| <- klass_slot_offset
a61af66fc99e Initial load
duke
parents:
diff changeset
1941 // | oopHandle area |
a61af66fc99e Initial load
duke
parents:
diff changeset
1942 // |---------------------| <- oop_handle_offset
a61af66fc99e Initial load
duke
parents:
diff changeset
1943 // | outbound memory |
a61af66fc99e Initial load
duke
parents:
diff changeset
1944 // | based arguments |
a61af66fc99e Initial load
duke
parents:
diff changeset
1945 // | |
a61af66fc99e Initial load
duke
parents:
diff changeset
1946 // |---------------------|
a61af66fc99e Initial load
duke
parents:
diff changeset
1947 // | vararg area |
a61af66fc99e Initial load
duke
parents:
diff changeset
1948 // |---------------------|
a61af66fc99e Initial load
duke
parents:
diff changeset
1949 // | |
a61af66fc99e Initial load
duke
parents:
diff changeset
1950 // SP-> | out_preserved_slots |
a61af66fc99e Initial load
duke
parents:
diff changeset
1951 //
a61af66fc99e Initial load
duke
parents:
diff changeset
1952 //
a61af66fc99e Initial load
duke
parents:
diff changeset
1953
a61af66fc99e Initial load
duke
parents:
diff changeset
1954
a61af66fc99e Initial load
duke
parents:
diff changeset
1955 // Now compute actual number of stack words we need rounding to make
a61af66fc99e Initial load
duke
parents:
diff changeset
1956 // stack properly aligned.
a61af66fc99e Initial load
duke
parents:
diff changeset
1957 stack_slots = round_to(stack_slots, 2 * VMRegImpl::slots_per_word);
a61af66fc99e Initial load
duke
parents:
diff changeset
1958
a61af66fc99e Initial load
duke
parents:
diff changeset
1959 int stack_size = stack_slots * VMRegImpl::stack_slot_size;
a61af66fc99e Initial load
duke
parents:
diff changeset
1960
a61af66fc99e Initial load
duke
parents:
diff changeset
1961 // Generate stack overflow check before creating frame
a61af66fc99e Initial load
duke
parents:
diff changeset
1962 __ generate_stack_overflow_check(stack_size);
a61af66fc99e Initial load
duke
parents:
diff changeset
1963
a61af66fc99e Initial load
duke
parents:
diff changeset
1964 // Generate a new frame for the wrapper.
a61af66fc99e Initial load
duke
parents:
diff changeset
1965 __ save(SP, -stack_size, SP);
a61af66fc99e Initial load
duke
parents:
diff changeset
1966
a61af66fc99e Initial load
duke
parents:
diff changeset
1967 int frame_complete = ((intptr_t)__ pc()) - start;
a61af66fc99e Initial load
duke
parents:
diff changeset
1968
a61af66fc99e Initial load
duke
parents:
diff changeset
1969 __ verify_thread();
a61af66fc99e Initial load
duke
parents:
diff changeset
1970
a61af66fc99e Initial load
duke
parents:
diff changeset
1971
a61af66fc99e Initial load
duke
parents:
diff changeset
1972 //
a61af66fc99e Initial load
duke
parents:
diff changeset
1973 // We immediately shuffle the arguments so that any vm call we have to
a61af66fc99e Initial load
duke
parents:
diff changeset
1974 // make from here on out (sync slow path, jvmti, etc.) we will have
a61af66fc99e Initial load
duke
parents:
diff changeset
1975 // captured the oops from our caller and have a valid oopMap for
a61af66fc99e Initial load
duke
parents:
diff changeset
1976 // them.
a61af66fc99e Initial load
duke
parents:
diff changeset
1977
a61af66fc99e Initial load
duke
parents:
diff changeset
1978 // -----------------
a61af66fc99e Initial load
duke
parents:
diff changeset
1979 // The Grand Shuffle
a61af66fc99e Initial load
duke
parents:
diff changeset
1980 //
a61af66fc99e Initial load
duke
parents:
diff changeset
1981 // Natives require 1 or 2 extra arguments over the normal ones: the JNIEnv*
a61af66fc99e Initial load
duke
parents:
diff changeset
1982 // (derived from JavaThread* which is in L7_thread_cache) and, if static,
a61af66fc99e Initial load
duke
parents:
diff changeset
1983 // the class mirror instead of a receiver. This pretty much guarantees that
a61af66fc99e Initial load
duke
parents:
diff changeset
1984 // register layout will not match. We ignore these extra arguments during
a61af66fc99e Initial load
duke
parents:
diff changeset
1985 // the shuffle. The shuffle is described by the two calling convention
a61af66fc99e Initial load
duke
parents:
diff changeset
1986 // vectors we have in our possession. We simply walk the java vector to
a61af66fc99e Initial load
duke
parents:
diff changeset
1987 // get the source locations and the c vector to get the destinations.
a61af66fc99e Initial load
duke
parents:
diff changeset
1988 // Because we have a new window and the argument registers are completely
a61af66fc99e Initial load
duke
parents:
diff changeset
1989 // disjoint ( I0 -> O1, I1 -> O2, ...) we have nothing to worry about
a61af66fc99e Initial load
duke
parents:
diff changeset
1990 // here.
a61af66fc99e Initial load
duke
parents:
diff changeset
1991
a61af66fc99e Initial load
duke
parents:
diff changeset
1992 // This is a trick. We double the stack slots so we can claim
a61af66fc99e Initial load
duke
parents:
diff changeset
1993 // the oops in the caller's frame. Since we are sure to have
a61af66fc99e Initial load
duke
parents:
diff changeset
1994 // more args than the caller doubling is enough to make
a61af66fc99e Initial load
duke
parents:
diff changeset
1995 // sure we can capture all the incoming oop args from the
a61af66fc99e Initial load
duke
parents:
diff changeset
1996 // caller.
a61af66fc99e Initial load
duke
parents:
diff changeset
1997 //
a61af66fc99e Initial load
duke
parents:
diff changeset
1998 OopMap* map = new OopMap(stack_slots * 2, 0 /* arg_slots*/);
a61af66fc99e Initial load
duke
parents:
diff changeset
1999 int c_arg = total_c_args - 1;
a61af66fc99e Initial load
duke
parents:
diff changeset
2000 // Record sp-based slot for receiver on stack for non-static methods
a61af66fc99e Initial load
duke
parents:
diff changeset
2001 int receiver_offset = -1;
a61af66fc99e Initial load
duke
parents:
diff changeset
2002
a61af66fc99e Initial load
duke
parents:
diff changeset
2003 // We move the arguments backward because the floating point registers
a61af66fc99e Initial load
duke
parents:
diff changeset
2004 // destination will always be to a register with a greater or equal register
a61af66fc99e Initial load
duke
parents:
diff changeset
2005 // number or the stack.
a61af66fc99e Initial load
duke
parents:
diff changeset
2006
a61af66fc99e Initial load
duke
parents:
diff changeset
2007 #ifdef ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
2008 bool reg_destroyed[RegisterImpl::number_of_registers];
a61af66fc99e Initial load
duke
parents:
diff changeset
2009 bool freg_destroyed[FloatRegisterImpl::number_of_registers];
a61af66fc99e Initial load
duke
parents:
diff changeset
2010 for ( int r = 0 ; r < RegisterImpl::number_of_registers ; r++ ) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2011 reg_destroyed[r] = false;
a61af66fc99e Initial load
duke
parents:
diff changeset
2012 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2013 for ( int f = 0 ; f < FloatRegisterImpl::number_of_registers ; f++ ) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2014 freg_destroyed[f] = false;
a61af66fc99e Initial load
duke
parents:
diff changeset
2015 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2016
a61af66fc99e Initial load
duke
parents:
diff changeset
2017 #endif /* ASSERT */
a61af66fc99e Initial load
duke
parents:
diff changeset
2018
a61af66fc99e Initial load
duke
parents:
diff changeset
2019 for ( int i = total_in_args - 1; i >= 0 ; i--, c_arg-- ) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2020
a61af66fc99e Initial load
duke
parents:
diff changeset
2021 #ifdef ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
2022 if (in_regs[i].first()->is_Register()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2023 assert(!reg_destroyed[in_regs[i].first()->as_Register()->encoding()], "ack!");
a61af66fc99e Initial load
duke
parents:
diff changeset
2024 } else if (in_regs[i].first()->is_FloatRegister()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2025 assert(!freg_destroyed[in_regs[i].first()->as_FloatRegister()->encoding(FloatRegisterImpl::S)], "ack!");
a61af66fc99e Initial load
duke
parents:
diff changeset
2026 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2027 if (out_regs[c_arg].first()->is_Register()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2028 reg_destroyed[out_regs[c_arg].first()->as_Register()->encoding()] = true;
a61af66fc99e Initial load
duke
parents:
diff changeset
2029 } else if (out_regs[c_arg].first()->is_FloatRegister()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2030 freg_destroyed[out_regs[c_arg].first()->as_FloatRegister()->encoding(FloatRegisterImpl::S)] = true;
a61af66fc99e Initial load
duke
parents:
diff changeset
2031 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2032 #endif /* ASSERT */
a61af66fc99e Initial load
duke
parents:
diff changeset
2033
a61af66fc99e Initial load
duke
parents:
diff changeset
2034 switch (in_sig_bt[i]) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2035 case T_ARRAY:
a61af66fc99e Initial load
duke
parents:
diff changeset
2036 case T_OBJECT:
a61af66fc99e Initial load
duke
parents:
diff changeset
2037 object_move(masm, map, oop_handle_offset, stack_slots, in_regs[i], out_regs[c_arg],
a61af66fc99e Initial load
duke
parents:
diff changeset
2038 ((i == 0) && (!is_static)),
a61af66fc99e Initial load
duke
parents:
diff changeset
2039 &receiver_offset);
a61af66fc99e Initial load
duke
parents:
diff changeset
2040 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
2041 case T_VOID:
a61af66fc99e Initial load
duke
parents:
diff changeset
2042 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
2043
a61af66fc99e Initial load
duke
parents:
diff changeset
2044 case T_FLOAT:
a61af66fc99e Initial load
duke
parents:
diff changeset
2045 float_move(masm, in_regs[i], out_regs[c_arg]);
a61af66fc99e Initial load
duke
parents:
diff changeset
2046 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
2047
a61af66fc99e Initial load
duke
parents:
diff changeset
2048 case T_DOUBLE:
a61af66fc99e Initial load
duke
parents:
diff changeset
2049 assert( i + 1 < total_in_args &&
a61af66fc99e Initial load
duke
parents:
diff changeset
2050 in_sig_bt[i + 1] == T_VOID &&
a61af66fc99e Initial load
duke
parents:
diff changeset
2051 out_sig_bt[c_arg+1] == T_VOID, "bad arg list");
a61af66fc99e Initial load
duke
parents:
diff changeset
2052 double_move(masm, in_regs[i], out_regs[c_arg]);
a61af66fc99e Initial load
duke
parents:
diff changeset
2053 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
2054
a61af66fc99e Initial load
duke
parents:
diff changeset
2055 case T_LONG :
a61af66fc99e Initial load
duke
parents:
diff changeset
2056 long_move(masm, in_regs[i], out_regs[c_arg]);
a61af66fc99e Initial load
duke
parents:
diff changeset
2057 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
2058
a61af66fc99e Initial load
duke
parents:
diff changeset
2059 case T_ADDRESS: assert(false, "found T_ADDRESS in java args");
a61af66fc99e Initial load
duke
parents:
diff changeset
2060
a61af66fc99e Initial load
duke
parents:
diff changeset
2061 default:
a61af66fc99e Initial load
duke
parents:
diff changeset
2062 move32_64(masm, in_regs[i], out_regs[c_arg]);
a61af66fc99e Initial load
duke
parents:
diff changeset
2063 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2064 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2065
a61af66fc99e Initial load
duke
parents:
diff changeset
2066 // Pre-load a static method's oop into O1. Used both by locking code and
a61af66fc99e Initial load
duke
parents:
diff changeset
2067 // the normal JNI call code.
a61af66fc99e Initial load
duke
parents:
diff changeset
2068 if (method->is_static()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2069 __ set_oop_constant(JNIHandles::make_local(Klass::cast(method->method_holder())->java_mirror()), O1);
a61af66fc99e Initial load
duke
parents:
diff changeset
2070
a61af66fc99e Initial load
duke
parents:
diff changeset
2071 // Now handlize the static class mirror in O1. It's known not-null.
a61af66fc99e Initial load
duke
parents:
diff changeset
2072 __ st_ptr(O1, SP, klass_offset + STACK_BIAS);
a61af66fc99e Initial load
duke
parents:
diff changeset
2073 map->set_oop(VMRegImpl::stack2reg(klass_slot_offset));
a61af66fc99e Initial load
duke
parents:
diff changeset
2074 __ add(SP, klass_offset + STACK_BIAS, O1);
a61af66fc99e Initial load
duke
parents:
diff changeset
2075 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2076
a61af66fc99e Initial load
duke
parents:
diff changeset
2077
a61af66fc99e Initial load
duke
parents:
diff changeset
2078 const Register L6_handle = L6;
a61af66fc99e Initial load
duke
parents:
diff changeset
2079
a61af66fc99e Initial load
duke
parents:
diff changeset
2080 if (method->is_synchronized()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2081 __ mov(O1, L6_handle);
a61af66fc99e Initial load
duke
parents:
diff changeset
2082 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2083
a61af66fc99e Initial load
duke
parents:
diff changeset
2084 // We have all of the arguments setup at this point. We MUST NOT touch any Oregs
a61af66fc99e Initial load
duke
parents:
diff changeset
2085 // except O6/O7. So if we must call out we must push a new frame. We immediately
a61af66fc99e Initial load
duke
parents:
diff changeset
2086 // push a new frame and flush the windows.
a61af66fc99e Initial load
duke
parents:
diff changeset
2087
a61af66fc99e Initial load
duke
parents:
diff changeset
2088 #ifdef _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
2089 intptr_t thepc = (intptr_t) __ pc();
a61af66fc99e Initial load
duke
parents:
diff changeset
2090 {
a61af66fc99e Initial load
duke
parents:
diff changeset
2091 address here = __ pc();
a61af66fc99e Initial load
duke
parents:
diff changeset
2092 // Call the next instruction
a61af66fc99e Initial load
duke
parents:
diff changeset
2093 __ call(here + 8, relocInfo::none);
a61af66fc99e Initial load
duke
parents:
diff changeset
2094 __ delayed()->nop();
a61af66fc99e Initial load
duke
parents:
diff changeset
2095 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2096 #else
a61af66fc99e Initial load
duke
parents:
diff changeset
2097 intptr_t thepc = __ load_pc_address(O7, 0);
a61af66fc99e Initial load
duke
parents:
diff changeset
2098 #endif /* _LP64 */
a61af66fc99e Initial load
duke
parents:
diff changeset
2099
a61af66fc99e Initial load
duke
parents:
diff changeset
2100 // We use the same pc/oopMap repeatedly when we call out
a61af66fc99e Initial load
duke
parents:
diff changeset
2101 oop_maps->add_gc_map(thepc - start, map);
a61af66fc99e Initial load
duke
parents:
diff changeset
2102
a61af66fc99e Initial load
duke
parents:
diff changeset
2103 // O7 now has the pc loaded that we will use when we finally call to native.
a61af66fc99e Initial load
duke
parents:
diff changeset
2104
a61af66fc99e Initial load
duke
parents:
diff changeset
2105 // Save thread in L7; it crosses a bunch of VM calls below
a61af66fc99e Initial load
duke
parents:
diff changeset
2106 // Don't use save_thread because it smashes G2 and we merely
a61af66fc99e Initial load
duke
parents:
diff changeset
2107 // want to save a copy
a61af66fc99e Initial load
duke
parents:
diff changeset
2108 __ mov(G2_thread, L7_thread_cache);
a61af66fc99e Initial load
duke
parents:
diff changeset
2109
a61af66fc99e Initial load
duke
parents:
diff changeset
2110
a61af66fc99e Initial load
duke
parents:
diff changeset
2111 // If we create an inner frame once is plenty
a61af66fc99e Initial load
duke
parents:
diff changeset
2112 // when we create it we must also save G2_thread
a61af66fc99e Initial load
duke
parents:
diff changeset
2113 bool inner_frame_created = false;
a61af66fc99e Initial load
duke
parents:
diff changeset
2114
a61af66fc99e Initial load
duke
parents:
diff changeset
2115 // dtrace method entry support
a61af66fc99e Initial load
duke
parents:
diff changeset
2116 {
a61af66fc99e Initial load
duke
parents:
diff changeset
2117 SkipIfEqual skip_if(
a61af66fc99e Initial load
duke
parents:
diff changeset
2118 masm, G3_scratch, &DTraceMethodProbes, Assembler::zero);
a61af66fc99e Initial load
duke
parents:
diff changeset
2119 // create inner frame
a61af66fc99e Initial load
duke
parents:
diff changeset
2120 __ save_frame(0);
a61af66fc99e Initial load
duke
parents:
diff changeset
2121 __ mov(G2_thread, L7_thread_cache);
a61af66fc99e Initial load
duke
parents:
diff changeset
2122 __ set_oop_constant(JNIHandles::make_local(method()), O1);
a61af66fc99e Initial load
duke
parents:
diff changeset
2123 __ call_VM_leaf(L7_thread_cache,
a61af66fc99e Initial load
duke
parents:
diff changeset
2124 CAST_FROM_FN_PTR(address, SharedRuntime::dtrace_method_entry),
a61af66fc99e Initial load
duke
parents:
diff changeset
2125 G2_thread, O1);
a61af66fc99e Initial load
duke
parents:
diff changeset
2126 __ restore();
a61af66fc99e Initial load
duke
parents:
diff changeset
2127 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2128
610
70998f2e05ef 6805864: 4/3 Problem with jvmti->redefineClasses: some methods don't get redefined
dcubed
parents: 362
diff changeset
2129 // RedefineClasses() tracing support for obsolete method entry
70998f2e05ef 6805864: 4/3 Problem with jvmti->redefineClasses: some methods don't get redefined
dcubed
parents: 362
diff changeset
2130 if (RC_TRACE_IN_RANGE(0x00001000, 0x00002000)) {
70998f2e05ef 6805864: 4/3 Problem with jvmti->redefineClasses: some methods don't get redefined
dcubed
parents: 362
diff changeset
2131 // create inner frame
70998f2e05ef 6805864: 4/3 Problem with jvmti->redefineClasses: some methods don't get redefined
dcubed
parents: 362
diff changeset
2132 __ save_frame(0);
70998f2e05ef 6805864: 4/3 Problem with jvmti->redefineClasses: some methods don't get redefined
dcubed
parents: 362
diff changeset
2133 __ mov(G2_thread, L7_thread_cache);
70998f2e05ef 6805864: 4/3 Problem with jvmti->redefineClasses: some methods don't get redefined
dcubed
parents: 362
diff changeset
2134 __ set_oop_constant(JNIHandles::make_local(method()), O1);
70998f2e05ef 6805864: 4/3 Problem with jvmti->redefineClasses: some methods don't get redefined
dcubed
parents: 362
diff changeset
2135 __ call_VM_leaf(L7_thread_cache,
70998f2e05ef 6805864: 4/3 Problem with jvmti->redefineClasses: some methods don't get redefined
dcubed
parents: 362
diff changeset
2136 CAST_FROM_FN_PTR(address, SharedRuntime::rc_trace_method_entry),
70998f2e05ef 6805864: 4/3 Problem with jvmti->redefineClasses: some methods don't get redefined
dcubed
parents: 362
diff changeset
2137 G2_thread, O1);
70998f2e05ef 6805864: 4/3 Problem with jvmti->redefineClasses: some methods don't get redefined
dcubed
parents: 362
diff changeset
2138 __ restore();
70998f2e05ef 6805864: 4/3 Problem with jvmti->redefineClasses: some methods don't get redefined
dcubed
parents: 362
diff changeset
2139 }
70998f2e05ef 6805864: 4/3 Problem with jvmti->redefineClasses: some methods don't get redefined
dcubed
parents: 362
diff changeset
2140
0
a61af66fc99e Initial load
duke
parents:
diff changeset
2141 // We are in the jni frame unless saved_frame is true in which case
a61af66fc99e Initial load
duke
parents:
diff changeset
2142 // we are in one frame deeper (the "inner" frame). If we are in the
a61af66fc99e Initial load
duke
parents:
diff changeset
2143 // "inner" frames the args are in the Iregs and if the jni frame then
a61af66fc99e Initial load
duke
parents:
diff changeset
2144 // they are in the Oregs.
a61af66fc99e Initial load
duke
parents:
diff changeset
2145 // If we ever need to go to the VM (for locking, jvmti) then
a61af66fc99e Initial load
duke
parents:
diff changeset
2146 // we will always be in the "inner" frame.
a61af66fc99e Initial load
duke
parents:
diff changeset
2147
a61af66fc99e Initial load
duke
parents:
diff changeset
2148 // Lock a synchronized method
a61af66fc99e Initial load
duke
parents:
diff changeset
2149 int lock_offset = -1; // Set if locked
a61af66fc99e Initial load
duke
parents:
diff changeset
2150 if (method->is_synchronized()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2151 Register Roop = O1;
a61af66fc99e Initial load
duke
parents:
diff changeset
2152 const Register L3_box = L3;
a61af66fc99e Initial load
duke
parents:
diff changeset
2153
a61af66fc99e Initial load
duke
parents:
diff changeset
2154 create_inner_frame(masm, &inner_frame_created);
a61af66fc99e Initial load
duke
parents:
diff changeset
2155
a61af66fc99e Initial load
duke
parents:
diff changeset
2156 __ ld_ptr(I1, 0, O1);
a61af66fc99e Initial load
duke
parents:
diff changeset
2157 Label done;
a61af66fc99e Initial load
duke
parents:
diff changeset
2158
a61af66fc99e Initial load
duke
parents:
diff changeset
2159 lock_offset = (lock_slot_offset * VMRegImpl::stack_slot_size);
a61af66fc99e Initial load
duke
parents:
diff changeset
2160 __ add(FP, lock_offset+STACK_BIAS, L3_box);
a61af66fc99e Initial load
duke
parents:
diff changeset
2161 #ifdef ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
2162 if (UseBiasedLocking) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2163 // making the box point to itself will make it clear it went unused
a61af66fc99e Initial load
duke
parents:
diff changeset
2164 // but also be obviously invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
2165 __ st_ptr(L3_box, L3_box, 0);
a61af66fc99e Initial load
duke
parents:
diff changeset
2166 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2167 #endif // ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
2168 //
a61af66fc99e Initial load
duke
parents:
diff changeset
2169 // Compiler_lock_object (Roop, Rmark, Rbox, Rscratch) -- kills Rmark, Rbox, Rscratch
a61af66fc99e Initial load
duke
parents:
diff changeset
2170 //
a61af66fc99e Initial load
duke
parents:
diff changeset
2171 __ compiler_lock_object(Roop, L1, L3_box, L2);
a61af66fc99e Initial load
duke
parents:
diff changeset
2172 __ br(Assembler::equal, false, Assembler::pt, done);
a61af66fc99e Initial load
duke
parents:
diff changeset
2173 __ delayed() -> add(FP, lock_offset+STACK_BIAS, L3_box);
a61af66fc99e Initial load
duke
parents:
diff changeset
2174
a61af66fc99e Initial load
duke
parents:
diff changeset
2175
a61af66fc99e Initial load
duke
parents:
diff changeset
2176 // None of the above fast optimizations worked so we have to get into the
a61af66fc99e Initial load
duke
parents:
diff changeset
2177 // slow case of monitor enter. Inline a special case of call_VM that
a61af66fc99e Initial load
duke
parents:
diff changeset
2178 // disallows any pending_exception.
a61af66fc99e Initial load
duke
parents:
diff changeset
2179 __ mov(Roop, O0); // Need oop in O0
a61af66fc99e Initial load
duke
parents:
diff changeset
2180 __ mov(L3_box, O1);
a61af66fc99e Initial load
duke
parents:
diff changeset
2181
a61af66fc99e Initial load
duke
parents:
diff changeset
2182 // Record last_Java_sp, in case the VM code releases the JVM lock.
a61af66fc99e Initial load
duke
parents:
diff changeset
2183
a61af66fc99e Initial load
duke
parents:
diff changeset
2184 __ set_last_Java_frame(FP, I7);
a61af66fc99e Initial load
duke
parents:
diff changeset
2185
a61af66fc99e Initial load
duke
parents:
diff changeset
2186 // do the call
a61af66fc99e Initial load
duke
parents:
diff changeset
2187 __ call(CAST_FROM_FN_PTR(address, SharedRuntime::complete_monitor_locking_C), relocInfo::runtime_call_type);
a61af66fc99e Initial load
duke
parents:
diff changeset
2188 __ delayed()->mov(L7_thread_cache, O2);
a61af66fc99e Initial load
duke
parents:
diff changeset
2189
a61af66fc99e Initial load
duke
parents:
diff changeset
2190 __ restore_thread(L7_thread_cache); // restore G2_thread
a61af66fc99e Initial load
duke
parents:
diff changeset
2191 __ reset_last_Java_frame();
a61af66fc99e Initial load
duke
parents:
diff changeset
2192
a61af66fc99e Initial load
duke
parents:
diff changeset
2193 #ifdef ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
2194 { Label L;
a61af66fc99e Initial load
duke
parents:
diff changeset
2195 __ ld_ptr(G2_thread, in_bytes(Thread::pending_exception_offset()), O0);
a61af66fc99e Initial load
duke
parents:
diff changeset
2196 __ br_null(O0, false, Assembler::pt, L);
a61af66fc99e Initial load
duke
parents:
diff changeset
2197 __ delayed()->nop();
a61af66fc99e Initial load
duke
parents:
diff changeset
2198 __ stop("no pending exception allowed on exit from IR::monitorenter");
a61af66fc99e Initial load
duke
parents:
diff changeset
2199 __ bind(L);
a61af66fc99e Initial load
duke
parents:
diff changeset
2200 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2201 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
2202 __ bind(done);
a61af66fc99e Initial load
duke
parents:
diff changeset
2203 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2204
a61af66fc99e Initial load
duke
parents:
diff changeset
2205
a61af66fc99e Initial load
duke
parents:
diff changeset
2206 // Finally just about ready to make the JNI call
a61af66fc99e Initial load
duke
parents:
diff changeset
2207
a61af66fc99e Initial load
duke
parents:
diff changeset
2208 __ flush_windows();
a61af66fc99e Initial load
duke
parents:
diff changeset
2209 if (inner_frame_created) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2210 __ restore();
a61af66fc99e Initial load
duke
parents:
diff changeset
2211 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
2212 // Store only what we need from this frame
a61af66fc99e Initial load
duke
parents:
diff changeset
2213 // QQQ I think that non-v9 (like we care) we don't need these saves
a61af66fc99e Initial load
duke
parents:
diff changeset
2214 // either as the flush traps and the current window goes too.
a61af66fc99e Initial load
duke
parents:
diff changeset
2215 __ st_ptr(FP, SP, FP->sp_offset_in_saved_window()*wordSize + STACK_BIAS);
a61af66fc99e Initial load
duke
parents:
diff changeset
2216 __ st_ptr(I7, SP, I7->sp_offset_in_saved_window()*wordSize + STACK_BIAS);
a61af66fc99e Initial load
duke
parents:
diff changeset
2217 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2218
a61af66fc99e Initial load
duke
parents:
diff changeset
2219 // get JNIEnv* which is first argument to native
a61af66fc99e Initial load
duke
parents:
diff changeset
2220
a61af66fc99e Initial load
duke
parents:
diff changeset
2221 __ add(G2_thread, in_bytes(JavaThread::jni_environment_offset()), O0);
a61af66fc99e Initial load
duke
parents:
diff changeset
2222
a61af66fc99e Initial load
duke
parents:
diff changeset
2223 // Use that pc we placed in O7 a while back as the current frame anchor
a61af66fc99e Initial load
duke
parents:
diff changeset
2224
a61af66fc99e Initial load
duke
parents:
diff changeset
2225 __ set_last_Java_frame(SP, O7);
a61af66fc99e Initial load
duke
parents:
diff changeset
2226
a61af66fc99e Initial load
duke
parents:
diff changeset
2227 // Transition from _thread_in_Java to _thread_in_native.
a61af66fc99e Initial load
duke
parents:
diff changeset
2228 __ set(_thread_in_native, G3_scratch);
727
6b2273dd6fa9 6822110: Add AddressLiteral class on SPARC
twisti
parents: 710
diff changeset
2229 __ st(G3_scratch, G2_thread, JavaThread::thread_state_offset());
0
a61af66fc99e Initial load
duke
parents:
diff changeset
2230
a61af66fc99e Initial load
duke
parents:
diff changeset
2231 // We flushed the windows ages ago now mark them as flushed
a61af66fc99e Initial load
duke
parents:
diff changeset
2232
a61af66fc99e Initial load
duke
parents:
diff changeset
2233 // mark windows as flushed
a61af66fc99e Initial load
duke
parents:
diff changeset
2234 __ set(JavaFrameAnchor::flushed, G3_scratch);
a61af66fc99e Initial load
duke
parents:
diff changeset
2235
727
6b2273dd6fa9 6822110: Add AddressLiteral class on SPARC
twisti
parents: 710
diff changeset
2236 Address flags(G2_thread, JavaThread::frame_anchor_offset() + JavaFrameAnchor::flags_offset());
0
a61af66fc99e Initial load
duke
parents:
diff changeset
2237
a61af66fc99e Initial load
duke
parents:
diff changeset
2238 #ifdef _LP64
727
6b2273dd6fa9 6822110: Add AddressLiteral class on SPARC
twisti
parents: 710
diff changeset
2239 AddressLiteral dest(method->native_function());
0
a61af66fc99e Initial load
duke
parents:
diff changeset
2240 __ relocate(relocInfo::runtime_call_type);
727
6b2273dd6fa9 6822110: Add AddressLiteral class on SPARC
twisti
parents: 710
diff changeset
2241 __ jumpl_to(dest, O7, O7);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
2242 #else
a61af66fc99e Initial load
duke
parents:
diff changeset
2243 __ call(method->native_function(), relocInfo::runtime_call_type);
a61af66fc99e Initial load
duke
parents:
diff changeset
2244 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
2245 __ delayed()->st(G3_scratch, flags);
a61af66fc99e Initial load
duke
parents:
diff changeset
2246
a61af66fc99e Initial load
duke
parents:
diff changeset
2247 __ restore_thread(L7_thread_cache); // restore G2_thread
a61af66fc99e Initial load
duke
parents:
diff changeset
2248
a61af66fc99e Initial load
duke
parents:
diff changeset
2249 // Unpack native results. For int-types, we do any needed sign-extension
a61af66fc99e Initial load
duke
parents:
diff changeset
2250 // and move things into I0. The return value there will survive any VM
a61af66fc99e Initial load
duke
parents:
diff changeset
2251 // calls for blocking or unlocking. An FP or OOP result (handle) is done
a61af66fc99e Initial load
duke
parents:
diff changeset
2252 // specially in the slow-path code.
a61af66fc99e Initial load
duke
parents:
diff changeset
2253 switch (ret_type) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2254 case T_VOID: break; // Nothing to do!
a61af66fc99e Initial load
duke
parents:
diff changeset
2255 case T_FLOAT: break; // Got it where we want it (unless slow-path)
a61af66fc99e Initial load
duke
parents:
diff changeset
2256 case T_DOUBLE: break; // Got it where we want it (unless slow-path)
a61af66fc99e Initial load
duke
parents:
diff changeset
2257 // In 64 bits build result is in O0, in O0, O1 in 32bit build
a61af66fc99e Initial load
duke
parents:
diff changeset
2258 case T_LONG:
a61af66fc99e Initial load
duke
parents:
diff changeset
2259 #ifndef _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
2260 __ mov(O1, I1);
a61af66fc99e Initial load
duke
parents:
diff changeset
2261 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
2262 // Fall thru
a61af66fc99e Initial load
duke
parents:
diff changeset
2263 case T_OBJECT: // Really a handle
a61af66fc99e Initial load
duke
parents:
diff changeset
2264 case T_ARRAY:
a61af66fc99e Initial load
duke
parents:
diff changeset
2265 case T_INT:
a61af66fc99e Initial load
duke
parents:
diff changeset
2266 __ mov(O0, I0);
a61af66fc99e Initial load
duke
parents:
diff changeset
2267 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
2268 case T_BOOLEAN: __ subcc(G0, O0, G0); __ addc(G0, 0, I0); break; // !0 => true; 0 => false
a61af66fc99e Initial load
duke
parents:
diff changeset
2269 case T_BYTE : __ sll(O0, 24, O0); __ sra(O0, 24, I0); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
2270 case T_CHAR : __ sll(O0, 16, O0); __ srl(O0, 16, I0); break; // cannot use and3, 0xFFFF too big as immediate value!
a61af66fc99e Initial load
duke
parents:
diff changeset
2271 case T_SHORT : __ sll(O0, 16, O0); __ sra(O0, 16, I0); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
2272 break; // Cannot de-handlize until after reclaiming jvm_lock
a61af66fc99e Initial load
duke
parents:
diff changeset
2273 default:
a61af66fc99e Initial load
duke
parents:
diff changeset
2274 ShouldNotReachHere();
a61af66fc99e Initial load
duke
parents:
diff changeset
2275 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2276
a61af66fc99e Initial load
duke
parents:
diff changeset
2277 // must we block?
a61af66fc99e Initial load
duke
parents:
diff changeset
2278
a61af66fc99e Initial load
duke
parents:
diff changeset
2279 // Block, if necessary, before resuming in _thread_in_Java state.
a61af66fc99e Initial load
duke
parents:
diff changeset
2280 // In order for GC to work, don't clear the last_Java_sp until after blocking.
a61af66fc99e Initial load
duke
parents:
diff changeset
2281 { Label no_block;
727
6b2273dd6fa9 6822110: Add AddressLiteral class on SPARC
twisti
parents: 710
diff changeset
2282 AddressLiteral sync_state(SafepointSynchronize::address_of_state());
0
a61af66fc99e Initial load
duke
parents:
diff changeset
2283
a61af66fc99e Initial load
duke
parents:
diff changeset
2284 // Switch thread to "native transition" state before reading the synchronization state.
a61af66fc99e Initial load
duke
parents:
diff changeset
2285 // This additional state is necessary because reading and testing the synchronization
a61af66fc99e Initial load
duke
parents:
diff changeset
2286 // state is not atomic w.r.t. GC, as this scenario demonstrates:
a61af66fc99e Initial load
duke
parents:
diff changeset
2287 // Java thread A, in _thread_in_native state, loads _not_synchronized and is preempted.
a61af66fc99e Initial load
duke
parents:
diff changeset
2288 // VM thread changes sync state to synchronizing and suspends threads for GC.
a61af66fc99e Initial load
duke
parents:
diff changeset
2289 // Thread A is resumed to finish this native method, but doesn't block here since it
a61af66fc99e Initial load
duke
parents:
diff changeset
2290 // didn't see any synchronization is progress, and escapes.
a61af66fc99e Initial load
duke
parents:
diff changeset
2291 __ set(_thread_in_native_trans, G3_scratch);
727
6b2273dd6fa9 6822110: Add AddressLiteral class on SPARC
twisti
parents: 710
diff changeset
2292 __ st(G3_scratch, G2_thread, JavaThread::thread_state_offset());
0
a61af66fc99e Initial load
duke
parents:
diff changeset
2293 if(os::is_MP()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2294 if (UseMembar) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2295 // Force this write out before the read below
a61af66fc99e Initial load
duke
parents:
diff changeset
2296 __ membar(Assembler::StoreLoad);
a61af66fc99e Initial load
duke
parents:
diff changeset
2297 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
2298 // Write serialization page so VM thread can do a pseudo remote membar.
a61af66fc99e Initial load
duke
parents:
diff changeset
2299 // We use the current thread pointer to calculate a thread specific
a61af66fc99e Initial load
duke
parents:
diff changeset
2300 // offset to write to within the page. This minimizes bus traffic
a61af66fc99e Initial load
duke
parents:
diff changeset
2301 // due to cache line collision.
a61af66fc99e Initial load
duke
parents:
diff changeset
2302 __ serialize_memory(G2_thread, G1_scratch, G3_scratch);
a61af66fc99e Initial load
duke
parents:
diff changeset
2303 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2304 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2305 __ load_contents(sync_state, G3_scratch);
a61af66fc99e Initial load
duke
parents:
diff changeset
2306 __ cmp(G3_scratch, SafepointSynchronize::_not_synchronized);
a61af66fc99e Initial load
duke
parents:
diff changeset
2307
a61af66fc99e Initial load
duke
parents:
diff changeset
2308 Label L;
727
6b2273dd6fa9 6822110: Add AddressLiteral class on SPARC
twisti
parents: 710
diff changeset
2309 Address suspend_state(G2_thread, JavaThread::suspend_flags_offset());
0
a61af66fc99e Initial load
duke
parents:
diff changeset
2310 __ br(Assembler::notEqual, false, Assembler::pn, L);
727
6b2273dd6fa9 6822110: Add AddressLiteral class on SPARC
twisti
parents: 710
diff changeset
2311 __ delayed()->ld(suspend_state, G3_scratch);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
2312 __ cmp(G3_scratch, 0);
a61af66fc99e Initial load
duke
parents:
diff changeset
2313 __ br(Assembler::equal, false, Assembler::pt, no_block);
a61af66fc99e Initial load
duke
parents:
diff changeset
2314 __ delayed()->nop();
a61af66fc99e Initial load
duke
parents:
diff changeset
2315 __ bind(L);
a61af66fc99e Initial load
duke
parents:
diff changeset
2316
a61af66fc99e Initial load
duke
parents:
diff changeset
2317 // Block. Save any potential method result value before the operation and
a61af66fc99e Initial load
duke
parents:
diff changeset
2318 // use a leaf call to leave the last_Java_frame setup undisturbed. Doing this
a61af66fc99e Initial load
duke
parents:
diff changeset
2319 // lets us share the oopMap we used when we went native rather the create
a61af66fc99e Initial load
duke
parents:
diff changeset
2320 // a distinct one for this pc
a61af66fc99e Initial load
duke
parents:
diff changeset
2321 //
a61af66fc99e Initial load
duke
parents:
diff changeset
2322 save_native_result(masm, ret_type, stack_slots);
a61af66fc99e Initial load
duke
parents:
diff changeset
2323 __ call_VM_leaf(L7_thread_cache,
a61af66fc99e Initial load
duke
parents:
diff changeset
2324 CAST_FROM_FN_PTR(address, JavaThread::check_special_condition_for_native_trans),
a61af66fc99e Initial load
duke
parents:
diff changeset
2325 G2_thread);
a61af66fc99e Initial load
duke
parents:
diff changeset
2326
a61af66fc99e Initial load
duke
parents:
diff changeset
2327 // Restore any method result value
a61af66fc99e Initial load
duke
parents:
diff changeset
2328 restore_native_result(masm, ret_type, stack_slots);
a61af66fc99e Initial load
duke
parents:
diff changeset
2329 __ bind(no_block);
a61af66fc99e Initial load
duke
parents:
diff changeset
2330 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2331
a61af66fc99e Initial load
duke
parents:
diff changeset
2332 // thread state is thread_in_native_trans. Any safepoint blocking has already
a61af66fc99e Initial load
duke
parents:
diff changeset
2333 // happened so we can now change state to _thread_in_Java.
a61af66fc99e Initial load
duke
parents:
diff changeset
2334
a61af66fc99e Initial load
duke
parents:
diff changeset
2335
a61af66fc99e Initial load
duke
parents:
diff changeset
2336 __ set(_thread_in_Java, G3_scratch);
727
6b2273dd6fa9 6822110: Add AddressLiteral class on SPARC
twisti
parents: 710
diff changeset
2337 __ st(G3_scratch, G2_thread, JavaThread::thread_state_offset());
0
a61af66fc99e Initial load
duke
parents:
diff changeset
2338
a61af66fc99e Initial load
duke
parents:
diff changeset
2339
a61af66fc99e Initial load
duke
parents:
diff changeset
2340 Label no_reguard;
727
6b2273dd6fa9 6822110: Add AddressLiteral class on SPARC
twisti
parents: 710
diff changeset
2341 __ ld(G2_thread, JavaThread::stack_guard_state_offset(), G3_scratch);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
2342 __ cmp(G3_scratch, JavaThread::stack_guard_yellow_disabled);
a61af66fc99e Initial load
duke
parents:
diff changeset
2343 __ br(Assembler::notEqual, false, Assembler::pt, no_reguard);
a61af66fc99e Initial load
duke
parents:
diff changeset
2344 __ delayed()->nop();
a61af66fc99e Initial load
duke
parents:
diff changeset
2345
a61af66fc99e Initial load
duke
parents:
diff changeset
2346 save_native_result(masm, ret_type, stack_slots);
a61af66fc99e Initial load
duke
parents:
diff changeset
2347 __ call(CAST_FROM_FN_PTR(address, SharedRuntime::reguard_yellow_pages));
a61af66fc99e Initial load
duke
parents:
diff changeset
2348 __ delayed()->nop();
a61af66fc99e Initial load
duke
parents:
diff changeset
2349
a61af66fc99e Initial load
duke
parents:
diff changeset
2350 __ restore_thread(L7_thread_cache); // restore G2_thread
a61af66fc99e Initial load
duke
parents:
diff changeset
2351 restore_native_result(masm, ret_type, stack_slots);
a61af66fc99e Initial load
duke
parents:
diff changeset
2352
a61af66fc99e Initial load
duke
parents:
diff changeset
2353 __ bind(no_reguard);
a61af66fc99e Initial load
duke
parents:
diff changeset
2354
a61af66fc99e Initial load
duke
parents:
diff changeset
2355 // Handle possible exception (will unlock if necessary)
a61af66fc99e Initial load
duke
parents:
diff changeset
2356
a61af66fc99e Initial load
duke
parents:
diff changeset
2357 // native result if any is live in freg or I0 (and I1 if long and 32bit vm)
a61af66fc99e Initial load
duke
parents:
diff changeset
2358
a61af66fc99e Initial load
duke
parents:
diff changeset
2359 // Unlock
a61af66fc99e Initial load
duke
parents:
diff changeset
2360 if (method->is_synchronized()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2361 Label done;
a61af66fc99e Initial load
duke
parents:
diff changeset
2362 Register I2_ex_oop = I2;
a61af66fc99e Initial load
duke
parents:
diff changeset
2363 const Register L3_box = L3;
a61af66fc99e Initial load
duke
parents:
diff changeset
2364 // Get locked oop from the handle we passed to jni
a61af66fc99e Initial load
duke
parents:
diff changeset
2365 __ ld_ptr(L6_handle, 0, L4);
a61af66fc99e Initial load
duke
parents:
diff changeset
2366 __ add(SP, lock_offset+STACK_BIAS, L3_box);
a61af66fc99e Initial load
duke
parents:
diff changeset
2367 // Must save pending exception around the slow-path VM call. Since it's a
a61af66fc99e Initial load
duke
parents:
diff changeset
2368 // leaf call, the pending exception (if any) can be kept in a register.
a61af66fc99e Initial load
duke
parents:
diff changeset
2369 __ ld_ptr(G2_thread, in_bytes(Thread::pending_exception_offset()), I2_ex_oop);
a61af66fc99e Initial load
duke
parents:
diff changeset
2370 // Now unlock
a61af66fc99e Initial load
duke
parents:
diff changeset
2371 // (Roop, Rmark, Rbox, Rscratch)
a61af66fc99e Initial load
duke
parents:
diff changeset
2372 __ compiler_unlock_object(L4, L1, L3_box, L2);
a61af66fc99e Initial load
duke
parents:
diff changeset
2373 __ br(Assembler::equal, false, Assembler::pt, done);
a61af66fc99e Initial load
duke
parents:
diff changeset
2374 __ delayed()-> add(SP, lock_offset+STACK_BIAS, L3_box);
a61af66fc99e Initial load
duke
parents:
diff changeset
2375
a61af66fc99e Initial load
duke
parents:
diff changeset
2376 // save and restore any potential method result value around the unlocking
a61af66fc99e Initial load
duke
parents:
diff changeset
2377 // operation. Will save in I0 (or stack for FP returns).
a61af66fc99e Initial load
duke
parents:
diff changeset
2378 save_native_result(masm, ret_type, stack_slots);
a61af66fc99e Initial load
duke
parents:
diff changeset
2379
a61af66fc99e Initial load
duke
parents:
diff changeset
2380 // Must clear pending-exception before re-entering the VM. Since this is
a61af66fc99e Initial load
duke
parents:
diff changeset
2381 // a leaf call, pending-exception-oop can be safely kept in a register.
a61af66fc99e Initial load
duke
parents:
diff changeset
2382 __ st_ptr(G0, G2_thread, in_bytes(Thread::pending_exception_offset()));
a61af66fc99e Initial load
duke
parents:
diff changeset
2383
a61af66fc99e Initial load
duke
parents:
diff changeset
2384 // slow case of monitor enter. Inline a special case of call_VM that
a61af66fc99e Initial load
duke
parents:
diff changeset
2385 // disallows any pending_exception.
a61af66fc99e Initial load
duke
parents:
diff changeset
2386 __ mov(L3_box, O1);
a61af66fc99e Initial load
duke
parents:
diff changeset
2387
a61af66fc99e Initial load
duke
parents:
diff changeset
2388 __ call(CAST_FROM_FN_PTR(address, SharedRuntime::complete_monitor_unlocking_C), relocInfo::runtime_call_type);
a61af66fc99e Initial load
duke
parents:
diff changeset
2389 __ delayed()->mov(L4, O0); // Need oop in O0
a61af66fc99e Initial load
duke
parents:
diff changeset
2390
a61af66fc99e Initial load
duke
parents:
diff changeset
2391 __ restore_thread(L7_thread_cache); // restore G2_thread
a61af66fc99e Initial load
duke
parents:
diff changeset
2392
a61af66fc99e Initial load
duke
parents:
diff changeset
2393 #ifdef ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
2394 { Label L;
a61af66fc99e Initial load
duke
parents:
diff changeset
2395 __ ld_ptr(G2_thread, in_bytes(Thread::pending_exception_offset()), O0);
a61af66fc99e Initial load
duke
parents:
diff changeset
2396 __ br_null(O0, false, Assembler::pt, L);
a61af66fc99e Initial load
duke
parents:
diff changeset
2397 __ delayed()->nop();
a61af66fc99e Initial load
duke
parents:
diff changeset
2398 __ stop("no pending exception allowed on exit from IR::monitorexit");
a61af66fc99e Initial load
duke
parents:
diff changeset
2399 __ bind(L);
a61af66fc99e Initial load
duke
parents:
diff changeset
2400 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2401 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
2402 restore_native_result(masm, ret_type, stack_slots);
a61af66fc99e Initial load
duke
parents:
diff changeset
2403 // check_forward_pending_exception jump to forward_exception if any pending
a61af66fc99e Initial load
duke
parents:
diff changeset
2404 // exception is set. The forward_exception routine expects to see the
a61af66fc99e Initial load
duke
parents:
diff changeset
2405 // exception in pending_exception and not in a register. Kind of clumsy,
a61af66fc99e Initial load
duke
parents:
diff changeset
2406 // since all folks who branch to forward_exception must have tested
a61af66fc99e Initial load
duke
parents:
diff changeset
2407 // pending_exception first and hence have it in a register already.
a61af66fc99e Initial load
duke
parents:
diff changeset
2408 __ st_ptr(I2_ex_oop, G2_thread, in_bytes(Thread::pending_exception_offset()));
a61af66fc99e Initial load
duke
parents:
diff changeset
2409 __ bind(done);
a61af66fc99e Initial load
duke
parents:
diff changeset
2410 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2411
a61af66fc99e Initial load
duke
parents:
diff changeset
2412 // Tell dtrace about this method exit
a61af66fc99e Initial load
duke
parents:
diff changeset
2413 {
a61af66fc99e Initial load
duke
parents:
diff changeset
2414 SkipIfEqual skip_if(
a61af66fc99e Initial load
duke
parents:
diff changeset
2415 masm, G3_scratch, &DTraceMethodProbes, Assembler::zero);
a61af66fc99e Initial load
duke
parents:
diff changeset
2416 save_native_result(masm, ret_type, stack_slots);
a61af66fc99e Initial load
duke
parents:
diff changeset
2417 __ set_oop_constant(JNIHandles::make_local(method()), O1);
a61af66fc99e Initial load
duke
parents:
diff changeset
2418 __ call_VM_leaf(L7_thread_cache,
a61af66fc99e Initial load
duke
parents:
diff changeset
2419 CAST_FROM_FN_PTR(address, SharedRuntime::dtrace_method_exit),
a61af66fc99e Initial load
duke
parents:
diff changeset
2420 G2_thread, O1);
a61af66fc99e Initial load
duke
parents:
diff changeset
2421 restore_native_result(masm, ret_type, stack_slots);
a61af66fc99e Initial load
duke
parents:
diff changeset
2422 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2423
a61af66fc99e Initial load
duke
parents:
diff changeset
2424 // Clear "last Java frame" SP and PC.
a61af66fc99e Initial load
duke
parents:
diff changeset
2425 __ verify_thread(); // G2_thread must be correct
a61af66fc99e Initial load
duke
parents:
diff changeset
2426 __ reset_last_Java_frame();
a61af66fc99e Initial load
duke
parents:
diff changeset
2427
a61af66fc99e Initial load
duke
parents:
diff changeset
2428 // Unpack oop result
a61af66fc99e Initial load
duke
parents:
diff changeset
2429 if (ret_type == T_OBJECT || ret_type == T_ARRAY) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2430 Label L;
a61af66fc99e Initial load
duke
parents:
diff changeset
2431 __ addcc(G0, I0, G0);
a61af66fc99e Initial load
duke
parents:
diff changeset
2432 __ brx(Assembler::notZero, true, Assembler::pt, L);
a61af66fc99e Initial load
duke
parents:
diff changeset
2433 __ delayed()->ld_ptr(I0, 0, I0);
a61af66fc99e Initial load
duke
parents:
diff changeset
2434 __ mov(G0, I0);
a61af66fc99e Initial load
duke
parents:
diff changeset
2435 __ bind(L);
a61af66fc99e Initial load
duke
parents:
diff changeset
2436 __ verify_oop(I0);
a61af66fc99e Initial load
duke
parents:
diff changeset
2437 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2438
a61af66fc99e Initial load
duke
parents:
diff changeset
2439 // reset handle block
a61af66fc99e Initial load
duke
parents:
diff changeset
2440 __ ld_ptr(G2_thread, in_bytes(JavaThread::active_handles_offset()), L5);
a61af66fc99e Initial load
duke
parents:
diff changeset
2441 __ st_ptr(G0, L5, JNIHandleBlock::top_offset_in_bytes());
a61af66fc99e Initial load
duke
parents:
diff changeset
2442
a61af66fc99e Initial load
duke
parents:
diff changeset
2443 __ ld_ptr(G2_thread, in_bytes(Thread::pending_exception_offset()), G3_scratch);
a61af66fc99e Initial load
duke
parents:
diff changeset
2444 check_forward_pending_exception(masm, G3_scratch);
a61af66fc99e Initial load
duke
parents:
diff changeset
2445
a61af66fc99e Initial load
duke
parents:
diff changeset
2446
a61af66fc99e Initial load
duke
parents:
diff changeset
2447 // Return
a61af66fc99e Initial load
duke
parents:
diff changeset
2448
a61af66fc99e Initial load
duke
parents:
diff changeset
2449 #ifndef _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
2450 if (ret_type == T_LONG) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2451
a61af66fc99e Initial load
duke
parents:
diff changeset
2452 // Must leave proper result in O0,O1 and G1 (c2/tiered only)
a61af66fc99e Initial load
duke
parents:
diff changeset
2453 __ sllx(I0, 32, G1); // Shift bits into high G1
a61af66fc99e Initial load
duke
parents:
diff changeset
2454 __ srl (I1, 0, I1); // Zero extend O1 (harmless?)
a61af66fc99e Initial load
duke
parents:
diff changeset
2455 __ or3 (I1, G1, G1); // OR 64 bits into G1
a61af66fc99e Initial load
duke
parents:
diff changeset
2456 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2457 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
2458
a61af66fc99e Initial load
duke
parents:
diff changeset
2459 __ ret();
a61af66fc99e Initial load
duke
parents:
diff changeset
2460 __ delayed()->restore();
a61af66fc99e Initial load
duke
parents:
diff changeset
2461
a61af66fc99e Initial load
duke
parents:
diff changeset
2462 __ flush();
a61af66fc99e Initial load
duke
parents:
diff changeset
2463
a61af66fc99e Initial load
duke
parents:
diff changeset
2464 nmethod *nm = nmethod::new_native_nmethod(method,
a61af66fc99e Initial load
duke
parents:
diff changeset
2465 masm->code(),
a61af66fc99e Initial load
duke
parents:
diff changeset
2466 vep_offset,
a61af66fc99e Initial load
duke
parents:
diff changeset
2467 frame_complete,
a61af66fc99e Initial load
duke
parents:
diff changeset
2468 stack_slots / VMRegImpl::slots_per_word,
a61af66fc99e Initial load
duke
parents:
diff changeset
2469 (is_static ? in_ByteSize(klass_offset) : in_ByteSize(receiver_offset)),
a61af66fc99e Initial load
duke
parents:
diff changeset
2470 in_ByteSize(lock_offset),
a61af66fc99e Initial load
duke
parents:
diff changeset
2471 oop_maps);
a61af66fc99e Initial load
duke
parents:
diff changeset
2472 return nm;
a61af66fc99e Initial load
duke
parents:
diff changeset
2473
a61af66fc99e Initial load
duke
parents:
diff changeset
2474 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2475
116
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2476 #ifdef HAVE_DTRACE_H
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2477 // ---------------------------------------------------------------------------
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2478 // Generate a dtrace nmethod for a given signature. The method takes arguments
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2479 // in the Java compiled code convention, marshals them to the native
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2480 // abi and then leaves nops at the position you would expect to call a native
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2481 // function. When the probe is enabled the nops are replaced with a trap
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2482 // instruction that dtrace inserts and the trace will cause a notification
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2483 // to dtrace.
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2484 //
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2485 // The probes are only able to take primitive types and java/lang/String as
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2486 // arguments. No other java types are allowed. Strings are converted to utf8
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2487 // strings so that from dtrace point of view java strings are converted to C
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2488 // strings. There is an arbitrary fixed limit on the total space that a method
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2489 // can use for converting the strings. (256 chars per string in the signature).
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2490 // So any java string larger then this is truncated.
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2491
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2492 static int fp_offset[ConcreteRegisterImpl::number_of_registers] = { 0 };
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2493 static bool offsets_initialized = false;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2494
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2495 static VMRegPair reg64_to_VMRegPair(Register r) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2496 VMRegPair ret;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2497 if (wordSize == 8) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2498 ret.set2(r->as_VMReg());
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2499 } else {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2500 ret.set_pair(r->successor()->as_VMReg(), r->as_VMReg());
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2501 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2502 return ret;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2503 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2504
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2505
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2506 nmethod *SharedRuntime::generate_dtrace_nmethod(
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2507 MacroAssembler *masm, methodHandle method) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2508
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2509
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2510 // generate_dtrace_nmethod is guarded by a mutex so we are sure to
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2511 // be single threaded in this method.
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2512 assert(AdapterHandlerLibrary_lock->owned_by_self(), "must be");
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2513
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2514 // Fill in the signature array, for the calling-convention call.
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2515 int total_args_passed = method->size_of_parameters();
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2516
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2517 BasicType* in_sig_bt = NEW_RESOURCE_ARRAY(BasicType, total_args_passed);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2518 VMRegPair *in_regs = NEW_RESOURCE_ARRAY(VMRegPair, total_args_passed);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2519
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2520 // The signature we are going to use for the trap that dtrace will see
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2521 // java/lang/String is converted. We drop "this" and any other object
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2522 // is converted to NULL. (A one-slot java/lang/Long object reference
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2523 // is converted to a two-slot long, which is why we double the allocation).
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2524 BasicType* out_sig_bt = NEW_RESOURCE_ARRAY(BasicType, total_args_passed * 2);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2525 VMRegPair* out_regs = NEW_RESOURCE_ARRAY(VMRegPair, total_args_passed * 2);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2526
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2527 int i=0;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2528 int total_strings = 0;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2529 int first_arg_to_pass = 0;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2530 int total_c_args = 0;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2531
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2532 // Skip the receiver as dtrace doesn't want to see it
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2533 if( !method->is_static() ) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2534 in_sig_bt[i++] = T_OBJECT;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2535 first_arg_to_pass = 1;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2536 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2537
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2538 SignatureStream ss(method->signature());
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2539 for ( ; !ss.at_return_type(); ss.next()) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2540 BasicType bt = ss.type();
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2541 in_sig_bt[i++] = bt; // Collect remaining bits of signature
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2542 out_sig_bt[total_c_args++] = bt;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2543 if( bt == T_OBJECT) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2544 symbolOop s = ss.as_symbol_or_null();
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2545 if (s == vmSymbols::java_lang_String()) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2546 total_strings++;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2547 out_sig_bt[total_c_args-1] = T_ADDRESS;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2548 } else if (s == vmSymbols::java_lang_Boolean() ||
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2549 s == vmSymbols::java_lang_Byte()) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2550 out_sig_bt[total_c_args-1] = T_BYTE;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2551 } else if (s == vmSymbols::java_lang_Character() ||
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2552 s == vmSymbols::java_lang_Short()) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2553 out_sig_bt[total_c_args-1] = T_SHORT;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2554 } else if (s == vmSymbols::java_lang_Integer() ||
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2555 s == vmSymbols::java_lang_Float()) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2556 out_sig_bt[total_c_args-1] = T_INT;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2557 } else if (s == vmSymbols::java_lang_Long() ||
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2558 s == vmSymbols::java_lang_Double()) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2559 out_sig_bt[total_c_args-1] = T_LONG;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2560 out_sig_bt[total_c_args++] = T_VOID;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2561 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2562 } else if ( bt == T_LONG || bt == T_DOUBLE ) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2563 in_sig_bt[i++] = T_VOID; // Longs & doubles take 2 Java slots
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2564 // We convert double to long
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2565 out_sig_bt[total_c_args-1] = T_LONG;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2566 out_sig_bt[total_c_args++] = T_VOID;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2567 } else if ( bt == T_FLOAT) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2568 // We convert float to int
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2569 out_sig_bt[total_c_args-1] = T_INT;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2570 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2571 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2572
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2573 assert(i==total_args_passed, "validly parsed signature");
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2574
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2575 // Now get the compiled-Java layout as input arguments
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2576 int comp_args_on_stack;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2577 comp_args_on_stack = SharedRuntime::java_calling_convention(
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2578 in_sig_bt, in_regs, total_args_passed, false);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2579
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2580 // We have received a description of where all the java arg are located
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2581 // on entry to the wrapper. We need to convert these args to where
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2582 // the a native (non-jni) function would expect them. To figure out
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2583 // where they go we convert the java signature to a C signature and remove
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2584 // T_VOID for any long/double we might have received.
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2585
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2586
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2587 // Now figure out where the args must be stored and how much stack space
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2588 // they require (neglecting out_preserve_stack_slots but space for storing
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2589 // the 1st six register arguments). It's weird see int_stk_helper.
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2590 //
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2591 int out_arg_slots;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2592 out_arg_slots = c_calling_convention(out_sig_bt, out_regs, total_c_args);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2593
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2594 // Calculate the total number of stack slots we will need.
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2595
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2596 // First count the abi requirement plus all of the outgoing args
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2597 int stack_slots = SharedRuntime::out_preserve_stack_slots() + out_arg_slots;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2598
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2599 // Plus a temp for possible converion of float/double/long register args
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2600
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2601 int conversion_temp = stack_slots;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2602 stack_slots += 2;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2603
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2604
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2605 // Now space for the string(s) we must convert
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2606
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2607 int string_locs = stack_slots;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2608 stack_slots += total_strings *
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2609 (max_dtrace_string_size / VMRegImpl::stack_slot_size);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2610
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2611 // Ok The space we have allocated will look like:
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2612 //
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2613 //
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2614 // FP-> | |
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2615 // |---------------------|
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2616 // | string[n] |
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2617 // |---------------------| <- string_locs[n]
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2618 // | string[n-1] |
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2619 // |---------------------| <- string_locs[n-1]
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2620 // | ... |
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2621 // | ... |
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2622 // |---------------------| <- string_locs[1]
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2623 // | string[0] |
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2624 // |---------------------| <- string_locs[0]
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2625 // | temp |
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2626 // |---------------------| <- conversion_temp
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2627 // | outbound memory |
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2628 // | based arguments |
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2629 // | |
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2630 // |---------------------|
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2631 // | |
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2632 // SP-> | out_preserved_slots |
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2633 //
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2634 //
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2635
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2636 // Now compute actual number of stack words we need rounding to make
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2637 // stack properly aligned.
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2638 stack_slots = round_to(stack_slots, 4 * VMRegImpl::slots_per_word);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2639
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2640 int stack_size = stack_slots * VMRegImpl::stack_slot_size;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2641
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2642 intptr_t start = (intptr_t)__ pc();
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2643
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2644 // First thing make an ic check to see if we should even be here
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2645
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2646 {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2647 Label L;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2648 const Register temp_reg = G3_scratch;
727
6b2273dd6fa9 6822110: Add AddressLiteral class on SPARC
twisti
parents: 710
diff changeset
2649 AddressLiteral ic_miss(SharedRuntime::get_ic_miss_stub());
116
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2650 __ verify_oop(O0);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2651 __ ld_ptr(O0, oopDesc::klass_offset_in_bytes(), temp_reg);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2652 __ cmp(temp_reg, G5_inline_cache_reg);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2653 __ brx(Assembler::equal, true, Assembler::pt, L);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2654 __ delayed()->nop();
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2655
727
6b2273dd6fa9 6822110: Add AddressLiteral class on SPARC
twisti
parents: 710
diff changeset
2656 __ jump_to(ic_miss, temp_reg);
116
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2657 __ delayed()->nop();
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2658 __ align(CodeEntryAlignment);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2659 __ bind(L);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2660 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2661
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2662 int vep_offset = ((intptr_t)__ pc()) - start;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2663
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2664
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2665 // The instruction at the verified entry point must be 5 bytes or longer
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2666 // because it can be patched on the fly by make_non_entrant. The stack bang
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2667 // instruction fits that requirement.
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2668
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2669 // Generate stack overflow check before creating frame
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2670 __ generate_stack_overflow_check(stack_size);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2671
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2672 assert(((intptr_t)__ pc() - start - vep_offset) >= 5,
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2673 "valid size for make_non_entrant");
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2674
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2675 // Generate a new frame for the wrapper.
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2676 __ save(SP, -stack_size, SP);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2677
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2678 // Frame is now completed as far a size and linkage.
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2679
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2680 int frame_complete = ((intptr_t)__ pc()) - start;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2681
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2682 #ifdef ASSERT
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2683 bool reg_destroyed[RegisterImpl::number_of_registers];
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2684 bool freg_destroyed[FloatRegisterImpl::number_of_registers];
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2685 for ( int r = 0 ; r < RegisterImpl::number_of_registers ; r++ ) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2686 reg_destroyed[r] = false;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2687 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2688 for ( int f = 0 ; f < FloatRegisterImpl::number_of_registers ; f++ ) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2689 freg_destroyed[f] = false;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2690 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2691
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2692 #endif /* ASSERT */
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2693
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2694 VMRegPair zero;
176
6b648fefb395 6705523: Fix for 6695506 will violate spec when used in JDK6
kamg
parents: 116
diff changeset
2695 const Register g0 = G0; // without this we get a compiler warning (why??)
6b648fefb395 6705523: Fix for 6695506 will violate spec when used in JDK6
kamg
parents: 116
diff changeset
2696 zero.set2(g0->as_VMReg());
116
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2697
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2698 int c_arg, j_arg;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2699
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2700 Register conversion_off = noreg;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2701
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2702 for (j_arg = first_arg_to_pass, c_arg = 0 ;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2703 j_arg < total_args_passed ; j_arg++, c_arg++ ) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2704
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2705 VMRegPair src = in_regs[j_arg];
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2706 VMRegPair dst = out_regs[c_arg];
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2707
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2708 #ifdef ASSERT
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2709 if (src.first()->is_Register()) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2710 assert(!reg_destroyed[src.first()->as_Register()->encoding()], "ack!");
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2711 } else if (src.first()->is_FloatRegister()) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2712 assert(!freg_destroyed[src.first()->as_FloatRegister()->encoding(
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2713 FloatRegisterImpl::S)], "ack!");
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2714 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2715 if (dst.first()->is_Register()) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2716 reg_destroyed[dst.first()->as_Register()->encoding()] = true;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2717 } else if (dst.first()->is_FloatRegister()) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2718 freg_destroyed[dst.first()->as_FloatRegister()->encoding(
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2719 FloatRegisterImpl::S)] = true;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2720 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2721 #endif /* ASSERT */
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2722
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2723 switch (in_sig_bt[j_arg]) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2724 case T_ARRAY:
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2725 case T_OBJECT:
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2726 {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2727 if (out_sig_bt[c_arg] == T_BYTE || out_sig_bt[c_arg] == T_SHORT ||
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2728 out_sig_bt[c_arg] == T_INT || out_sig_bt[c_arg] == T_LONG) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2729 // need to unbox a one-slot value
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2730 Register in_reg = L0;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2731 Register tmp = L2;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2732 if ( src.first()->is_reg() ) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2733 in_reg = src.first()->as_Register();
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2734 } else {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2735 assert(Assembler::is_simm13(reg2offset(src.first()) + STACK_BIAS),
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2736 "must be");
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2737 __ ld_ptr(FP, reg2offset(src.first()) + STACK_BIAS, in_reg);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2738 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2739 // If the final destination is an acceptable register
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2740 if ( dst.first()->is_reg() ) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2741 if ( dst.is_single_phys_reg() || out_sig_bt[c_arg] != T_LONG ) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2742 tmp = dst.first()->as_Register();
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2743 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2744 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2745
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2746 Label skipUnbox;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2747 if ( wordSize == 4 && out_sig_bt[c_arg] == T_LONG ) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2748 __ mov(G0, tmp->successor());
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2749 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2750 __ br_null(in_reg, true, Assembler::pn, skipUnbox);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2751 __ delayed()->mov(G0, tmp);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2752
165
437d03ea40b1 6703888: Compressed Oops: use the 32-bits gap after klass in a object
kvn
parents: 116
diff changeset
2753 BasicType bt = out_sig_bt[c_arg];
437d03ea40b1 6703888: Compressed Oops: use the 32-bits gap after klass in a object
kvn
parents: 116
diff changeset
2754 int box_offset = java_lang_boxing_object::value_offset_in_bytes(bt);
437d03ea40b1 6703888: Compressed Oops: use the 32-bits gap after klass in a object
kvn
parents: 116
diff changeset
2755 switch (bt) {
116
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2756 case T_BYTE:
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2757 __ ldub(in_reg, box_offset, tmp); break;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2758 case T_SHORT:
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2759 __ lduh(in_reg, box_offset, tmp); break;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2760 case T_INT:
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2761 __ ld(in_reg, box_offset, tmp); break;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2762 case T_LONG:
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2763 __ ld_long(in_reg, box_offset, tmp); break;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2764 default: ShouldNotReachHere();
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2765 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2766
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2767 __ bind(skipUnbox);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2768 // If tmp wasn't final destination copy to final destination
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2769 if (tmp == L2) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2770 VMRegPair tmp_as_VM = reg64_to_VMRegPair(L2);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2771 if (out_sig_bt[c_arg] == T_LONG) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2772 long_move(masm, tmp_as_VM, dst);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2773 } else {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2774 move32_64(masm, tmp_as_VM, out_regs[c_arg]);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2775 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2776 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2777 if (out_sig_bt[c_arg] == T_LONG) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2778 assert(out_sig_bt[c_arg+1] == T_VOID, "must be");
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2779 ++c_arg; // move over the T_VOID to keep the loop indices in sync
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2780 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2781 } else if (out_sig_bt[c_arg] == T_ADDRESS) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2782 Register s =
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2783 src.first()->is_reg() ? src.first()->as_Register() : L2;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2784 Register d =
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2785 dst.first()->is_reg() ? dst.first()->as_Register() : L2;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2786
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2787 // We store the oop now so that the conversion pass can reach
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2788 // while in the inner frame. This will be the only store if
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2789 // the oop is NULL.
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2790 if (s != L2) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2791 // src is register
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2792 if (d != L2) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2793 // dst is register
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2794 __ mov(s, d);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2795 } else {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2796 assert(Assembler::is_simm13(reg2offset(dst.first()) +
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2797 STACK_BIAS), "must be");
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2798 __ st_ptr(s, SP, reg2offset(dst.first()) + STACK_BIAS);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2799 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2800 } else {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2801 // src not a register
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2802 assert(Assembler::is_simm13(reg2offset(src.first()) +
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2803 STACK_BIAS), "must be");
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2804 __ ld_ptr(FP, reg2offset(src.first()) + STACK_BIAS, d);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2805 if (d == L2) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2806 assert(Assembler::is_simm13(reg2offset(dst.first()) +
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2807 STACK_BIAS), "must be");
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2808 __ st_ptr(d, SP, reg2offset(dst.first()) + STACK_BIAS);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2809 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2810 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2811 } else if (out_sig_bt[c_arg] != T_VOID) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2812 // Convert the arg to NULL
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2813 if (dst.first()->is_reg()) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2814 __ mov(G0, dst.first()->as_Register());
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2815 } else {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2816 assert(Assembler::is_simm13(reg2offset(dst.first()) +
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2817 STACK_BIAS), "must be");
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2818 __ st_ptr(G0, SP, reg2offset(dst.first()) + STACK_BIAS);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2819 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2820 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2821 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2822 break;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2823 case T_VOID:
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2824 break;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2825
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2826 case T_FLOAT:
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2827 if (src.first()->is_stack()) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2828 // Stack to stack/reg is simple
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2829 move32_64(masm, src, dst);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2830 } else {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2831 if (dst.first()->is_reg()) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2832 // freg -> reg
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2833 int off =
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2834 STACK_BIAS + conversion_temp * VMRegImpl::stack_slot_size;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2835 Register d = dst.first()->as_Register();
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2836 if (Assembler::is_simm13(off)) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2837 __ stf(FloatRegisterImpl::S, src.first()->as_FloatRegister(),
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2838 SP, off);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2839 __ ld(SP, off, d);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2840 } else {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2841 if (conversion_off == noreg) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2842 __ set(off, L6);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2843 conversion_off = L6;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2844 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2845 __ stf(FloatRegisterImpl::S, src.first()->as_FloatRegister(),
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2846 SP, conversion_off);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2847 __ ld(SP, conversion_off , d);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2848 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2849 } else {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2850 // freg -> mem
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2851 int off = STACK_BIAS + reg2offset(dst.first());
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2852 if (Assembler::is_simm13(off)) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2853 __ stf(FloatRegisterImpl::S, src.first()->as_FloatRegister(),
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2854 SP, off);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2855 } else {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2856 if (conversion_off == noreg) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2857 __ set(off, L6);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2858 conversion_off = L6;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2859 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2860 __ stf(FloatRegisterImpl::S, src.first()->as_FloatRegister(),
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2861 SP, conversion_off);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2862 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2863 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2864 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2865 break;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2866
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2867 case T_DOUBLE:
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2868 assert( j_arg + 1 < total_args_passed &&
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2869 in_sig_bt[j_arg + 1] == T_VOID &&
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2870 out_sig_bt[c_arg+1] == T_VOID, "bad arg list");
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2871 if (src.first()->is_stack()) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2872 // Stack to stack/reg is simple
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2873 long_move(masm, src, dst);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2874 } else {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2875 Register d = dst.first()->is_reg() ? dst.first()->as_Register() : L2;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2876
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2877 // Destination could be an odd reg on 32bit in which case
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2878 // we can't load direct to the destination.
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2879
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2880 if (!d->is_even() && wordSize == 4) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2881 d = L2;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2882 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2883 int off = STACK_BIAS + conversion_temp * VMRegImpl::stack_slot_size;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2884 if (Assembler::is_simm13(off)) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2885 __ stf(FloatRegisterImpl::D, src.first()->as_FloatRegister(),
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2886 SP, off);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2887 __ ld_long(SP, off, d);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2888 } else {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2889 if (conversion_off == noreg) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2890 __ set(off, L6);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2891 conversion_off = L6;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2892 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2893 __ stf(FloatRegisterImpl::D, src.first()->as_FloatRegister(),
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2894 SP, conversion_off);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2895 __ ld_long(SP, conversion_off, d);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2896 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2897 if (d == L2) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2898 long_move(masm, reg64_to_VMRegPair(L2), dst);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2899 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2900 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2901 break;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2902
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2903 case T_LONG :
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2904 // 32bit can't do a split move of something like g1 -> O0, O1
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2905 // so use a memory temp
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2906 if (src.is_single_phys_reg() && wordSize == 4) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2907 Register tmp = L2;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2908 if (dst.first()->is_reg() &&
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2909 (wordSize == 8 || dst.first()->as_Register()->is_even())) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2910 tmp = dst.first()->as_Register();
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2911 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2912
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2913 int off = STACK_BIAS + conversion_temp * VMRegImpl::stack_slot_size;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2914 if (Assembler::is_simm13(off)) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2915 __ stx(src.first()->as_Register(), SP, off);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2916 __ ld_long(SP, off, tmp);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2917 } else {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2918 if (conversion_off == noreg) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2919 __ set(off, L6);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2920 conversion_off = L6;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2921 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2922 __ stx(src.first()->as_Register(), SP, conversion_off);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2923 __ ld_long(SP, conversion_off, tmp);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2924 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2925
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2926 if (tmp == L2) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2927 long_move(masm, reg64_to_VMRegPair(L2), dst);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2928 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2929 } else {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2930 long_move(masm, src, dst);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2931 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2932 break;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2933
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2934 case T_ADDRESS: assert(false, "found T_ADDRESS in java args");
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2935
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2936 default:
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2937 move32_64(masm, src, dst);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2938 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2939 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2940
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2941
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2942 // If we have any strings we must store any register based arg to the stack
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2943 // This includes any still live xmm registers too.
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2944
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2945 if (total_strings > 0 ) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2946
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2947 // protect all the arg registers
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2948 __ save_frame(0);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2949 __ mov(G2_thread, L7_thread_cache);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2950 const Register L2_string_off = L2;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2951
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2952 // Get first string offset
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2953 __ set(string_locs * VMRegImpl::stack_slot_size, L2_string_off);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2954
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2955 for (c_arg = 0 ; c_arg < total_c_args ; c_arg++ ) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2956 if (out_sig_bt[c_arg] == T_ADDRESS) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2957
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2958 VMRegPair dst = out_regs[c_arg];
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2959 const Register d = dst.first()->is_reg() ?
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2960 dst.first()->as_Register()->after_save() : noreg;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2961
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2962 // It's a string the oop and it was already copied to the out arg
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2963 // position
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2964 if (d != noreg) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2965 __ mov(d, O0);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2966 } else {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2967 assert(Assembler::is_simm13(reg2offset(dst.first()) + STACK_BIAS),
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2968 "must be");
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2969 __ ld_ptr(FP, reg2offset(dst.first()) + STACK_BIAS, O0);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2970 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2971 Label skip;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2972
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2973 __ br_null(O0, false, Assembler::pn, skip);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2974 __ delayed()->add(FP, L2_string_off, O1);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2975
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2976 if (d != noreg) {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2977 __ mov(O1, d);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2978 } else {
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2979 assert(Assembler::is_simm13(reg2offset(dst.first()) + STACK_BIAS),
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2980 "must be");
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2981 __ st_ptr(O1, FP, reg2offset(dst.first()) + STACK_BIAS);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2982 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2983
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2984 __ call(CAST_FROM_FN_PTR(address, SharedRuntime::get_utf),
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2985 relocInfo::runtime_call_type);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2986 __ delayed()->add(L2_string_off, max_dtrace_string_size, L2_string_off);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2987
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2988 __ bind(skip);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2989
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2990 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2991
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2992 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2993 __ mov(L7_thread_cache, G2_thread);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2994 __ restore();
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2995
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2996 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2997
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2998
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
2999 // Ok now we are done. Need to place the nop that dtrace wants in order to
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
3000 // patch in the trap
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
3001
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
3002 int patch_offset = ((intptr_t)__ pc()) - start;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
3003
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
3004 __ nop();
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
3005
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
3006
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
3007 // Return
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
3008
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
3009 __ ret();
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
3010 __ delayed()->restore();
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
3011
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
3012 __ flush();
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
3013
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
3014 nmethod *nm = nmethod::new_dtrace_nmethod(
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
3015 method, masm->code(), vep_offset, patch_offset, frame_complete,
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
3016 stack_slots / VMRegImpl::slots_per_word);
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
3017 return nm;
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
3018
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
3019 }
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
3020
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
3021 #endif // HAVE_DTRACE_H
018d5b58dd4f 6537506: Provide a mechanism for specifying Java-level USDT-like dtrace probes
kamg
parents: 113
diff changeset
3022
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3023 // this function returns the adjust size (in number of words) to a c2i adapter
a61af66fc99e Initial load
duke
parents:
diff changeset
3024 // activation for use during deoptimization
a61af66fc99e Initial load
duke
parents:
diff changeset
3025 int Deoptimization::last_frame_adjust(int callee_parameters, int callee_locals) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3026 assert(callee_locals >= callee_parameters,
a61af66fc99e Initial load
duke
parents:
diff changeset
3027 "test and remove; got more parms than locals");
a61af66fc99e Initial load
duke
parents:
diff changeset
3028 if (callee_locals < callee_parameters)
a61af66fc99e Initial load
duke
parents:
diff changeset
3029 return 0; // No adjustment for negative locals
1506
2338d41fbd81 6943304: remove tagged stack interpreter
twisti
parents: 1251
diff changeset
3030 int diff = (callee_locals - callee_parameters) * Interpreter::stackElementWords;
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3031 return round_to(diff, WordsPerLong);
a61af66fc99e Initial load
duke
parents:
diff changeset
3032 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3033
a61af66fc99e Initial load
duke
parents:
diff changeset
3034 // "Top of Stack" slots that may be unused by the calling convention but must
a61af66fc99e Initial load
duke
parents:
diff changeset
3035 // otherwise be preserved.
a61af66fc99e Initial load
duke
parents:
diff changeset
3036 // On Intel these are not necessary and the value can be zero.
a61af66fc99e Initial load
duke
parents:
diff changeset
3037 // On Sparc this describes the words reserved for storing a register window
a61af66fc99e Initial load
duke
parents:
diff changeset
3038 // when an interrupt occurs.
a61af66fc99e Initial load
duke
parents:
diff changeset
3039 uint SharedRuntime::out_preserve_stack_slots() {
a61af66fc99e Initial load
duke
parents:
diff changeset
3040 return frame::register_save_words * VMRegImpl::slots_per_word;
a61af66fc99e Initial load
duke
parents:
diff changeset
3041 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3042
a61af66fc99e Initial load
duke
parents:
diff changeset
3043 static void gen_new_frame(MacroAssembler* masm, bool deopt) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3044 //
a61af66fc99e Initial load
duke
parents:
diff changeset
3045 // Common out the new frame generation for deopt and uncommon trap
a61af66fc99e Initial load
duke
parents:
diff changeset
3046 //
a61af66fc99e Initial load
duke
parents:
diff changeset
3047 Register G3pcs = G3_scratch; // Array of new pcs (input)
a61af66fc99e Initial load
duke
parents:
diff changeset
3048 Register Oreturn0 = O0;
a61af66fc99e Initial load
duke
parents:
diff changeset
3049 Register Oreturn1 = O1;
a61af66fc99e Initial load
duke
parents:
diff changeset
3050 Register O2UnrollBlock = O2;
a61af66fc99e Initial load
duke
parents:
diff changeset
3051 Register O3array = O3; // Array of frame sizes (input)
a61af66fc99e Initial load
duke
parents:
diff changeset
3052 Register O4array_size = O4; // number of frames (input)
a61af66fc99e Initial load
duke
parents:
diff changeset
3053 Register O7frame_size = O7; // number of frames (input)
a61af66fc99e Initial load
duke
parents:
diff changeset
3054
a61af66fc99e Initial load
duke
parents:
diff changeset
3055 __ ld_ptr(O3array, 0, O7frame_size);
a61af66fc99e Initial load
duke
parents:
diff changeset
3056 __ sub(G0, O7frame_size, O7frame_size);
a61af66fc99e Initial load
duke
parents:
diff changeset
3057 __ save(SP, O7frame_size, SP);
a61af66fc99e Initial load
duke
parents:
diff changeset
3058 __ ld_ptr(G3pcs, 0, I7); // load frame's new pc
a61af66fc99e Initial load
duke
parents:
diff changeset
3059
a61af66fc99e Initial load
duke
parents:
diff changeset
3060 #ifdef ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
3061 // make sure that the frames are aligned properly
a61af66fc99e Initial load
duke
parents:
diff changeset
3062 #ifndef _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
3063 __ btst(wordSize*2-1, SP);
a61af66fc99e Initial load
duke
parents:
diff changeset
3064 __ breakpoint_trap(Assembler::notZero);
a61af66fc99e Initial load
duke
parents:
diff changeset
3065 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
3066 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
3067
a61af66fc99e Initial load
duke
parents:
diff changeset
3068 // Deopt needs to pass some extra live values from frame to frame
a61af66fc99e Initial load
duke
parents:
diff changeset
3069
a61af66fc99e Initial load
duke
parents:
diff changeset
3070 if (deopt) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3071 __ mov(Oreturn0->after_save(), Oreturn0);
a61af66fc99e Initial load
duke
parents:
diff changeset
3072 __ mov(Oreturn1->after_save(), Oreturn1);
a61af66fc99e Initial load
duke
parents:
diff changeset
3073 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3074
a61af66fc99e Initial load
duke
parents:
diff changeset
3075 __ mov(O4array_size->after_save(), O4array_size);
a61af66fc99e Initial load
duke
parents:
diff changeset
3076 __ sub(O4array_size, 1, O4array_size);
a61af66fc99e Initial load
duke
parents:
diff changeset
3077 __ mov(O3array->after_save(), O3array);
a61af66fc99e Initial load
duke
parents:
diff changeset
3078 __ mov(O2UnrollBlock->after_save(), O2UnrollBlock);
a61af66fc99e Initial load
duke
parents:
diff changeset
3079 __ add(G3pcs, wordSize, G3pcs); // point to next pc value
a61af66fc99e Initial load
duke
parents:
diff changeset
3080
a61af66fc99e Initial load
duke
parents:
diff changeset
3081 #ifdef ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
3082 // trash registers to show a clear pattern in backtraces
a61af66fc99e Initial load
duke
parents:
diff changeset
3083 __ set(0xDEAD0000, I0);
a61af66fc99e Initial load
duke
parents:
diff changeset
3084 __ add(I0, 2, I1);
a61af66fc99e Initial load
duke
parents:
diff changeset
3085 __ add(I0, 4, I2);
a61af66fc99e Initial load
duke
parents:
diff changeset
3086 __ add(I0, 6, I3);
a61af66fc99e Initial load
duke
parents:
diff changeset
3087 __ add(I0, 8, I4);
a61af66fc99e Initial load
duke
parents:
diff changeset
3088 // Don't touch I5 could have valuable savedSP
a61af66fc99e Initial load
duke
parents:
diff changeset
3089 __ set(0xDEADBEEF, L0);
a61af66fc99e Initial load
duke
parents:
diff changeset
3090 __ mov(L0, L1);
a61af66fc99e Initial load
duke
parents:
diff changeset
3091 __ mov(L0, L2);
a61af66fc99e Initial load
duke
parents:
diff changeset
3092 __ mov(L0, L3);
a61af66fc99e Initial load
duke
parents:
diff changeset
3093 __ mov(L0, L4);
a61af66fc99e Initial load
duke
parents:
diff changeset
3094 __ mov(L0, L5);
a61af66fc99e Initial load
duke
parents:
diff changeset
3095
a61af66fc99e Initial load
duke
parents:
diff changeset
3096 // trash the return value as there is nothing to return yet
a61af66fc99e Initial load
duke
parents:
diff changeset
3097 __ set(0xDEAD0001, O7);
a61af66fc99e Initial load
duke
parents:
diff changeset
3098 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
3099
a61af66fc99e Initial load
duke
parents:
diff changeset
3100 __ mov(SP, O5_savedSP);
a61af66fc99e Initial load
duke
parents:
diff changeset
3101 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3102
a61af66fc99e Initial load
duke
parents:
diff changeset
3103
a61af66fc99e Initial load
duke
parents:
diff changeset
3104 static void make_new_frames(MacroAssembler* masm, bool deopt) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3105 //
a61af66fc99e Initial load
duke
parents:
diff changeset
3106 // loop through the UnrollBlock info and create new frames
a61af66fc99e Initial load
duke
parents:
diff changeset
3107 //
a61af66fc99e Initial load
duke
parents:
diff changeset
3108 Register G3pcs = G3_scratch;
a61af66fc99e Initial load
duke
parents:
diff changeset
3109 Register Oreturn0 = O0;
a61af66fc99e Initial load
duke
parents:
diff changeset
3110 Register Oreturn1 = O1;
a61af66fc99e Initial load
duke
parents:
diff changeset
3111 Register O2UnrollBlock = O2;
a61af66fc99e Initial load
duke
parents:
diff changeset
3112 Register O3array = O3;
a61af66fc99e Initial load
duke
parents:
diff changeset
3113 Register O4array_size = O4;
a61af66fc99e Initial load
duke
parents:
diff changeset
3114 Label loop;
a61af66fc99e Initial load
duke
parents:
diff changeset
3115
a61af66fc99e Initial load
duke
parents:
diff changeset
3116 // Before we make new frames, check to see if stack is available.
a61af66fc99e Initial load
duke
parents:
diff changeset
3117 // Do this after the caller's return address is on top of stack
a61af66fc99e Initial load
duke
parents:
diff changeset
3118 if (UseStackBanging) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3119 // Get total frame size for interpreted frames
727
6b2273dd6fa9 6822110: Add AddressLiteral class on SPARC
twisti
parents: 710
diff changeset
3120 __ ld(O2UnrollBlock, Deoptimization::UnrollBlock::total_frame_sizes_offset_in_bytes(), O4);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3121 __ bang_stack_size(O4, O3, G3_scratch);
a61af66fc99e Initial load
duke
parents:
diff changeset
3122 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3123
727
6b2273dd6fa9 6822110: Add AddressLiteral class on SPARC
twisti
parents: 710
diff changeset
3124 __ ld(O2UnrollBlock, Deoptimization::UnrollBlock::number_of_frames_offset_in_bytes(), O4array_size);
6b2273dd6fa9 6822110: Add AddressLiteral class on SPARC
twisti
parents: 710
diff changeset
3125 __ ld_ptr(O2UnrollBlock, Deoptimization::UnrollBlock::frame_pcs_offset_in_bytes(), G3pcs);
6b2273dd6fa9 6822110: Add AddressLiteral class on SPARC
twisti
parents: 710
diff changeset
3126 __ ld_ptr(O2UnrollBlock, Deoptimization::UnrollBlock::frame_sizes_offset_in_bytes(), O3array);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3127
a61af66fc99e Initial load
duke
parents:
diff changeset
3128 // Adjust old interpreter frame to make space for new frame's extra java locals
a61af66fc99e Initial load
duke
parents:
diff changeset
3129 //
a61af66fc99e Initial load
duke
parents:
diff changeset
3130 // We capture the original sp for the transition frame only because it is needed in
a61af66fc99e Initial load
duke
parents:
diff changeset
3131 // order to properly calculate interpreter_sp_adjustment. Even though in real life
a61af66fc99e Initial load
duke
parents:
diff changeset
3132 // every interpreter frame captures a savedSP it is only needed at the transition
a61af66fc99e Initial load
duke
parents:
diff changeset
3133 // (fortunately). If we had to have it correct everywhere then we would need to
a61af66fc99e Initial load
duke
parents:
diff changeset
3134 // be told the sp_adjustment for each frame we create. If the frame size array
a61af66fc99e Initial load
duke
parents:
diff changeset
3135 // were to have twice the frame count entries then we could have pairs [sp_adjustment, frame_size]
a61af66fc99e Initial load
duke
parents:
diff changeset
3136 // for each frame we create and keep up the illusion every where.
a61af66fc99e Initial load
duke
parents:
diff changeset
3137 //
a61af66fc99e Initial load
duke
parents:
diff changeset
3138
727
6b2273dd6fa9 6822110: Add AddressLiteral class on SPARC
twisti
parents: 710
diff changeset
3139 __ ld(O2UnrollBlock, Deoptimization::UnrollBlock::caller_adjustment_offset_in_bytes(), O7);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3140 __ mov(SP, O5_savedSP); // remember initial sender's original sp before adjustment
a61af66fc99e Initial load
duke
parents:
diff changeset
3141 __ sub(SP, O7, SP);
a61af66fc99e Initial load
duke
parents:
diff changeset
3142
a61af66fc99e Initial load
duke
parents:
diff changeset
3143 #ifdef ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
3144 // make sure that there is at least one entry in the array
a61af66fc99e Initial load
duke
parents:
diff changeset
3145 __ tst(O4array_size);
a61af66fc99e Initial load
duke
parents:
diff changeset
3146 __ breakpoint_trap(Assembler::zero);
a61af66fc99e Initial load
duke
parents:
diff changeset
3147 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
3148
a61af66fc99e Initial load
duke
parents:
diff changeset
3149 // Now push the new interpreter frames
a61af66fc99e Initial load
duke
parents:
diff changeset
3150 __ bind(loop);
a61af66fc99e Initial load
duke
parents:
diff changeset
3151
a61af66fc99e Initial load
duke
parents:
diff changeset
3152 // allocate a new frame, filling the registers
a61af66fc99e Initial load
duke
parents:
diff changeset
3153
a61af66fc99e Initial load
duke
parents:
diff changeset
3154 gen_new_frame(masm, deopt); // allocate an interpreter frame
a61af66fc99e Initial load
duke
parents:
diff changeset
3155
a61af66fc99e Initial load
duke
parents:
diff changeset
3156 __ tst(O4array_size);
a61af66fc99e Initial load
duke
parents:
diff changeset
3157 __ br(Assembler::notZero, false, Assembler::pn, loop);
a61af66fc99e Initial load
duke
parents:
diff changeset
3158 __ delayed()->add(O3array, wordSize, O3array);
a61af66fc99e Initial load
duke
parents:
diff changeset
3159 __ ld_ptr(G3pcs, 0, O7); // load final frame new pc
a61af66fc99e Initial load
duke
parents:
diff changeset
3160
a61af66fc99e Initial load
duke
parents:
diff changeset
3161 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3162
a61af66fc99e Initial load
duke
parents:
diff changeset
3163 //------------------------------generate_deopt_blob----------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
3164 // Ought to generate an ideal graph & compile, but here's some SPARC ASM
a61af66fc99e Initial load
duke
parents:
diff changeset
3165 // instead.
a61af66fc99e Initial load
duke
parents:
diff changeset
3166 void SharedRuntime::generate_deopt_blob() {
a61af66fc99e Initial load
duke
parents:
diff changeset
3167 // allocate space for the code
a61af66fc99e Initial load
duke
parents:
diff changeset
3168 ResourceMark rm;
a61af66fc99e Initial load
duke
parents:
diff changeset
3169 // setup code generation tools
a61af66fc99e Initial load
duke
parents:
diff changeset
3170 int pad = VerifyThread ? 512 : 0;// Extra slop space for more verify code
a61af66fc99e Initial load
duke
parents:
diff changeset
3171 #ifdef _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
3172 CodeBuffer buffer("deopt_blob", 2100+pad, 512);
a61af66fc99e Initial load
duke
parents:
diff changeset
3173 #else
a61af66fc99e Initial load
duke
parents:
diff changeset
3174 // Measured 8/7/03 at 1212 in 32bit debug build (no VerifyThread)
a61af66fc99e Initial load
duke
parents:
diff changeset
3175 // Measured 8/7/03 at 1396 in 32bit debug build (VerifyThread)
a61af66fc99e Initial load
duke
parents:
diff changeset
3176 CodeBuffer buffer("deopt_blob", 1600+pad, 512);
a61af66fc99e Initial load
duke
parents:
diff changeset
3177 #endif /* _LP64 */
a61af66fc99e Initial load
duke
parents:
diff changeset
3178 MacroAssembler* masm = new MacroAssembler(&buffer);
a61af66fc99e Initial load
duke
parents:
diff changeset
3179 FloatRegister Freturn0 = F0;
a61af66fc99e Initial load
duke
parents:
diff changeset
3180 Register Greturn1 = G1;
a61af66fc99e Initial load
duke
parents:
diff changeset
3181 Register Oreturn0 = O0;
a61af66fc99e Initial load
duke
parents:
diff changeset
3182 Register Oreturn1 = O1;
a61af66fc99e Initial load
duke
parents:
diff changeset
3183 Register O2UnrollBlock = O2;
1037
0a46d0c5dccb 6891750: deopt blob kills values in O5
never
parents: 1007
diff changeset
3184 Register L0deopt_mode = L0;
0a46d0c5dccb 6891750: deopt blob kills values in O5
never
parents: 1007
diff changeset
3185 Register G4deopt_mode = G4_scratch;
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3186 int frame_size_words;
727
6b2273dd6fa9 6822110: Add AddressLiteral class on SPARC
twisti
parents: 710
diff changeset
3187 Address saved_Freturn0_addr(FP, -sizeof(double) + STACK_BIAS);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3188 #if !defined(_LP64) && defined(COMPILER2)
727
6b2273dd6fa9 6822110: Add AddressLiteral class on SPARC
twisti
parents: 710
diff changeset
3189 Address saved_Greturn1_addr(FP, -sizeof(double) -sizeof(jlong) + STACK_BIAS);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3190 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
3191 Label cont;
a61af66fc99e Initial load
duke
parents:
diff changeset
3192
a61af66fc99e Initial load
duke
parents:
diff changeset
3193 OopMapSet *oop_maps = new OopMapSet();
a61af66fc99e Initial load
duke
parents:
diff changeset
3194
a61af66fc99e Initial load
duke
parents:
diff changeset
3195 //
a61af66fc99e Initial load
duke
parents:
diff changeset
3196 // This is the entry point for code which is returning to a de-optimized
a61af66fc99e Initial load
duke
parents:
diff changeset
3197 // frame.
a61af66fc99e Initial load
duke
parents:
diff changeset
3198 // The steps taken by this frame are as follows:
a61af66fc99e Initial load
duke
parents:
diff changeset
3199 // - push a dummy "register_save" and save the return values (O0, O1, F0/F1, G1)
a61af66fc99e Initial load
duke
parents:
diff changeset
3200 // and all potentially live registers (at a pollpoint many registers can be live).
a61af66fc99e Initial load
duke
parents:
diff changeset
3201 //
a61af66fc99e Initial load
duke
parents:
diff changeset
3202 // - call the C routine: Deoptimization::fetch_unroll_info (this function
a61af66fc99e Initial load
duke
parents:
diff changeset
3203 // returns information about the number and size of interpreter frames
a61af66fc99e Initial load
duke
parents:
diff changeset
3204 // which are equivalent to the frame which is being deoptimized)
a61af66fc99e Initial load
duke
parents:
diff changeset
3205 // - deallocate the unpack frame, restoring only results values. Other
a61af66fc99e Initial load
duke
parents:
diff changeset
3206 // volatile registers will now be captured in the vframeArray as needed.
a61af66fc99e Initial load
duke
parents:
diff changeset
3207 // - deallocate the deoptimization frame
a61af66fc99e Initial load
duke
parents:
diff changeset
3208 // - in a loop using the information returned in the previous step
a61af66fc99e Initial load
duke
parents:
diff changeset
3209 // push new interpreter frames (take care to propagate the return
a61af66fc99e Initial load
duke
parents:
diff changeset
3210 // values through each new frame pushed)
a61af66fc99e Initial load
duke
parents:
diff changeset
3211 // - create a dummy "unpack_frame" and save the return values (O0, O1, F0)
a61af66fc99e Initial load
duke
parents:
diff changeset
3212 // - call the C routine: Deoptimization::unpack_frames (this function
a61af66fc99e Initial load
duke
parents:
diff changeset
3213 // lays out values on the interpreter frame which was just created)
a61af66fc99e Initial load
duke
parents:
diff changeset
3214 // - deallocate the dummy unpack_frame
a61af66fc99e Initial load
duke
parents:
diff changeset
3215 // - ensure that all the return values are correctly set and then do
a61af66fc99e Initial load
duke
parents:
diff changeset
3216 // a return to the interpreter entry point
a61af66fc99e Initial load
duke
parents:
diff changeset
3217 //
a61af66fc99e Initial load
duke
parents:
diff changeset
3218 // Refer to the following methods for more information:
a61af66fc99e Initial load
duke
parents:
diff changeset
3219 // - Deoptimization::fetch_unroll_info
a61af66fc99e Initial load
duke
parents:
diff changeset
3220 // - Deoptimization::unpack_frames
a61af66fc99e Initial load
duke
parents:
diff changeset
3221
a61af66fc99e Initial load
duke
parents:
diff changeset
3222 OopMap* map = NULL;
a61af66fc99e Initial load
duke
parents:
diff changeset
3223
a61af66fc99e Initial load
duke
parents:
diff changeset
3224 int start = __ offset();
a61af66fc99e Initial load
duke
parents:
diff changeset
3225
a61af66fc99e Initial load
duke
parents:
diff changeset
3226 // restore G2, the trampoline destroyed it
a61af66fc99e Initial load
duke
parents:
diff changeset
3227 __ get_thread();
a61af66fc99e Initial load
duke
parents:
diff changeset
3228
a61af66fc99e Initial load
duke
parents:
diff changeset
3229 // On entry we have been called by the deoptimized nmethod with a call that
a61af66fc99e Initial load
duke
parents:
diff changeset
3230 // replaced the original call (or safepoint polling location) so the deoptimizing
a61af66fc99e Initial load
duke
parents:
diff changeset
3231 // pc is now in O7. Return values are still in the expected places
a61af66fc99e Initial load
duke
parents:
diff changeset
3232
a61af66fc99e Initial load
duke
parents:
diff changeset
3233 map = RegisterSaver::save_live_registers(masm, 0, &frame_size_words);
a61af66fc99e Initial load
duke
parents:
diff changeset
3234 __ ba(false, cont);
1037
0a46d0c5dccb 6891750: deopt blob kills values in O5
never
parents: 1007
diff changeset
3235 __ delayed()->mov(Deoptimization::Unpack_deopt, L0deopt_mode);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3236
a61af66fc99e Initial load
duke
parents:
diff changeset
3237 int exception_offset = __ offset() - start;
a61af66fc99e Initial load
duke
parents:
diff changeset
3238
a61af66fc99e Initial load
duke
parents:
diff changeset
3239 // restore G2, the trampoline destroyed it
a61af66fc99e Initial load
duke
parents:
diff changeset
3240 __ get_thread();
a61af66fc99e Initial load
duke
parents:
diff changeset
3241
a61af66fc99e Initial load
duke
parents:
diff changeset
3242 // On entry we have been jumped to by the exception handler (or exception_blob
a61af66fc99e Initial load
duke
parents:
diff changeset
3243 // for server). O0 contains the exception oop and O7 contains the original
a61af66fc99e Initial load
duke
parents:
diff changeset
3244 // exception pc. So if we push a frame here it will look to the
a61af66fc99e Initial load
duke
parents:
diff changeset
3245 // stack walking code (fetch_unroll_info) just like a normal call so
a61af66fc99e Initial load
duke
parents:
diff changeset
3246 // state will be extracted normally.
a61af66fc99e Initial load
duke
parents:
diff changeset
3247
a61af66fc99e Initial load
duke
parents:
diff changeset
3248 // save exception oop in JavaThread and fall through into the
a61af66fc99e Initial load
duke
parents:
diff changeset
3249 // exception_in_tls case since they are handled in same way except
a61af66fc99e Initial load
duke
parents:
diff changeset
3250 // for where the pending exception is kept.
727
6b2273dd6fa9 6822110: Add AddressLiteral class on SPARC
twisti
parents: 710
diff changeset
3251 __ st_ptr(Oexception, G2_thread, JavaThread::exception_oop_offset());
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3252
a61af66fc99e Initial load
duke
parents:
diff changeset
3253 //
a61af66fc99e Initial load
duke
parents:
diff changeset
3254 // Vanilla deoptimization with an exception pending in exception_oop
a61af66fc99e Initial load
duke
parents:
diff changeset
3255 //
a61af66fc99e Initial load
duke
parents:
diff changeset
3256 int exception_in_tls_offset = __ offset() - start;
a61af66fc99e Initial load
duke
parents:
diff changeset
3257
a61af66fc99e Initial load
duke
parents:
diff changeset
3258 // No need to update oop_map as each call to save_live_registers will produce identical oopmap
a61af66fc99e Initial load
duke
parents:
diff changeset
3259 (void) RegisterSaver::save_live_registers(masm, 0, &frame_size_words);
a61af66fc99e Initial load
duke
parents:
diff changeset
3260
a61af66fc99e Initial load
duke
parents:
diff changeset
3261 // Restore G2_thread
a61af66fc99e Initial load
duke
parents:
diff changeset
3262 __ get_thread();
a61af66fc99e Initial load
duke
parents:
diff changeset
3263
a61af66fc99e Initial load
duke
parents:
diff changeset
3264 #ifdef ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
3265 {
a61af66fc99e Initial load
duke
parents:
diff changeset
3266 // verify that there is really an exception oop in exception_oop
a61af66fc99e Initial load
duke
parents:
diff changeset
3267 Label has_exception;
727
6b2273dd6fa9 6822110: Add AddressLiteral class on SPARC
twisti
parents: 710
diff changeset
3268 __ ld_ptr(G2_thread, JavaThread::exception_oop_offset(), Oexception);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3269 __ br_notnull(Oexception, false, Assembler::pt, has_exception);
a61af66fc99e Initial load
duke
parents:
diff changeset
3270 __ delayed()-> nop();
a61af66fc99e Initial load
duke
parents:
diff changeset
3271 __ stop("no exception in thread");
a61af66fc99e Initial load
duke
parents:
diff changeset
3272 __ bind(has_exception);
a61af66fc99e Initial load
duke
parents:
diff changeset
3273
a61af66fc99e Initial load
duke
parents:
diff changeset
3274 // verify that there is no pending exception
a61af66fc99e Initial load
duke
parents:
diff changeset
3275 Label no_pending_exception;
727
6b2273dd6fa9 6822110: Add AddressLiteral class on SPARC
twisti
parents: 710
diff changeset
3276 Address exception_addr(G2_thread, Thread::pending_exception_offset());
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3277 __ ld_ptr(exception_addr, Oexception);
a61af66fc99e Initial load
duke
parents:
diff changeset
3278 __ br_null(Oexception, false, Assembler::pt, no_pending_exception);
a61af66fc99e Initial load
duke
parents:
diff changeset
3279 __ delayed()->nop();
a61af66fc99e Initial load
duke
parents:
diff changeset
3280 __ stop("must not have pending exception here");
a61af66fc99e Initial load
duke
parents:
diff changeset
3281 __ bind(no_pending_exception);
a61af66fc99e Initial load
duke
parents:
diff changeset
3282 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3283 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
3284
a61af66fc99e Initial load
duke
parents:
diff changeset
3285 __ ba(false, cont);
1037
0a46d0c5dccb 6891750: deopt blob kills values in O5
never
parents: 1007
diff changeset
3286 __ delayed()->mov(Deoptimization::Unpack_exception, L0deopt_mode);;
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3287
a61af66fc99e Initial load
duke
parents:
diff changeset
3288 //
a61af66fc99e Initial load
duke
parents:
diff changeset
3289 // Reexecute entry, similar to c2 uncommon trap
a61af66fc99e Initial load
duke
parents:
diff changeset
3290 //
a61af66fc99e Initial load
duke
parents:
diff changeset
3291 int reexecute_offset = __ offset() - start;
a61af66fc99e Initial load
duke
parents:
diff changeset
3292
a61af66fc99e Initial load
duke
parents:
diff changeset
3293 // No need to update oop_map as each call to save_live_registers will produce identical oopmap
a61af66fc99e Initial load
duke
parents:
diff changeset
3294 (void) RegisterSaver::save_live_registers(masm, 0, &frame_size_words);
a61af66fc99e Initial load
duke
parents:
diff changeset
3295
1037
0a46d0c5dccb 6891750: deopt blob kills values in O5
never
parents: 1007
diff changeset
3296 __ mov(Deoptimization::Unpack_reexecute, L0deopt_mode);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3297
a61af66fc99e Initial load
duke
parents:
diff changeset
3298 __ bind(cont);
a61af66fc99e Initial load
duke
parents:
diff changeset
3299
a61af66fc99e Initial load
duke
parents:
diff changeset
3300 __ set_last_Java_frame(SP, noreg);
a61af66fc99e Initial load
duke
parents:
diff changeset
3301
a61af66fc99e Initial load
duke
parents:
diff changeset
3302 // do the call by hand so we can get the oopmap
a61af66fc99e Initial load
duke
parents:
diff changeset
3303
a61af66fc99e Initial load
duke
parents:
diff changeset
3304 __ mov(G2_thread, L7_thread_cache);
a61af66fc99e Initial load
duke
parents:
diff changeset
3305 __ call(CAST_FROM_FN_PTR(address, Deoptimization::fetch_unroll_info), relocInfo::runtime_call_type);
a61af66fc99e Initial load
duke
parents:
diff changeset
3306 __ delayed()->mov(G2_thread, O0);
a61af66fc99e Initial load
duke
parents:
diff changeset
3307
a61af66fc99e Initial load
duke
parents:
diff changeset
3308 // Set an oopmap for the call site this describes all our saved volatile registers
a61af66fc99e Initial load
duke
parents:
diff changeset
3309
a61af66fc99e Initial load
duke
parents:
diff changeset
3310 oop_maps->add_gc_map( __ offset()-start, map);
a61af66fc99e Initial load
duke
parents:
diff changeset
3311
a61af66fc99e Initial load
duke
parents:
diff changeset
3312 __ mov(L7_thread_cache, G2_thread);
a61af66fc99e Initial load
duke
parents:
diff changeset
3313
a61af66fc99e Initial load
duke
parents:
diff changeset
3314 __ reset_last_Java_frame();
a61af66fc99e Initial load
duke
parents:
diff changeset
3315
a61af66fc99e Initial load
duke
parents:
diff changeset
3316 // NOTE: we know that only O0/O1 will be reloaded by restore_result_registers
a61af66fc99e Initial load
duke
parents:
diff changeset
3317 // so this move will survive
a61af66fc99e Initial load
duke
parents:
diff changeset
3318
1037
0a46d0c5dccb 6891750: deopt blob kills values in O5
never
parents: 1007
diff changeset
3319 __ mov(L0deopt_mode, G4deopt_mode);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3320
a61af66fc99e Initial load
duke
parents:
diff changeset
3321 __ mov(O0, O2UnrollBlock->after_save());
a61af66fc99e Initial load
duke
parents:
diff changeset
3322
a61af66fc99e Initial load
duke
parents:
diff changeset
3323 RegisterSaver::restore_result_registers(masm);
a61af66fc99e Initial load
duke
parents:
diff changeset
3324
a61af66fc99e Initial load
duke
parents:
diff changeset
3325 Label noException;
1037
0a46d0c5dccb 6891750: deopt blob kills values in O5
never
parents: 1007
diff changeset
3326 __ cmp(G4deopt_mode, Deoptimization::Unpack_exception); // Was exception pending?
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3327 __ br(Assembler::notEqual, false, Assembler::pt, noException);
a61af66fc99e Initial load
duke
parents:
diff changeset
3328 __ delayed()->nop();
a61af66fc99e Initial load
duke
parents:
diff changeset
3329
a61af66fc99e Initial load
duke
parents:
diff changeset
3330 // Move the pending exception from exception_oop to Oexception so
a61af66fc99e Initial load
duke
parents:
diff changeset
3331 // the pending exception will be picked up the interpreter.
a61af66fc99e Initial load
duke
parents:
diff changeset
3332 __ ld_ptr(G2_thread, in_bytes(JavaThread::exception_oop_offset()), Oexception);
a61af66fc99e Initial load
duke
parents:
diff changeset
3333 __ st_ptr(G0, G2_thread, in_bytes(JavaThread::exception_oop_offset()));
a61af66fc99e Initial load
duke
parents:
diff changeset
3334 __ bind(noException);
a61af66fc99e Initial load
duke
parents:
diff changeset
3335
a61af66fc99e Initial load
duke
parents:
diff changeset
3336 // deallocate the deoptimization frame taking care to preserve the return values
a61af66fc99e Initial load
duke
parents:
diff changeset
3337 __ mov(Oreturn0, Oreturn0->after_save());
a61af66fc99e Initial load
duke
parents:
diff changeset
3338 __ mov(Oreturn1, Oreturn1->after_save());
a61af66fc99e Initial load
duke
parents:
diff changeset
3339 __ mov(O2UnrollBlock, O2UnrollBlock->after_save());
a61af66fc99e Initial load
duke
parents:
diff changeset
3340 __ restore();
a61af66fc99e Initial load
duke
parents:
diff changeset
3341
a61af66fc99e Initial load
duke
parents:
diff changeset
3342 // Allocate new interpreter frame(s) and possible c2i adapter frame
a61af66fc99e Initial load
duke
parents:
diff changeset
3343
a61af66fc99e Initial load
duke
parents:
diff changeset
3344 make_new_frames(masm, true);
a61af66fc99e Initial load
duke
parents:
diff changeset
3345
a61af66fc99e Initial load
duke
parents:
diff changeset
3346 // push a dummy "unpack_frame" taking care of float return values and
a61af66fc99e Initial load
duke
parents:
diff changeset
3347 // call Deoptimization::unpack_frames to have the unpacker layout
a61af66fc99e Initial load
duke
parents:
diff changeset
3348 // information in the interpreter frames just created and then return
a61af66fc99e Initial load
duke
parents:
diff changeset
3349 // to the interpreter entry point
a61af66fc99e Initial load
duke
parents:
diff changeset
3350 __ save(SP, -frame_size_words*wordSize, SP);
a61af66fc99e Initial load
duke
parents:
diff changeset
3351 __ stf(FloatRegisterImpl::D, Freturn0, saved_Freturn0_addr);
a61af66fc99e Initial load
duke
parents:
diff changeset
3352 #if !defined(_LP64)
a61af66fc99e Initial load
duke
parents:
diff changeset
3353 #if defined(COMPILER2)
1783
d5d065957597 6953144: Tiered compilation
iveresov
parents: 1579
diff changeset
3354 // 32-bit 1-register longs return longs in G1
d5d065957597 6953144: Tiered compilation
iveresov
parents: 1579
diff changeset
3355 __ stx(Greturn1, saved_Greturn1_addr);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3356 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
3357 __ set_last_Java_frame(SP, noreg);
1037
0a46d0c5dccb 6891750: deopt blob kills values in O5
never
parents: 1007
diff changeset
3358 __ call_VM_leaf(L7_thread_cache, CAST_FROM_FN_PTR(address, Deoptimization::unpack_frames), G2_thread, G4deopt_mode);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3359 #else
a61af66fc99e Initial load
duke
parents:
diff changeset
3360 // LP64 uses g4 in set_last_Java_frame
1037
0a46d0c5dccb 6891750: deopt blob kills values in O5
never
parents: 1007
diff changeset
3361 __ mov(G4deopt_mode, O1);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3362 __ set_last_Java_frame(SP, G0);
a61af66fc99e Initial load
duke
parents:
diff changeset
3363 __ call_VM_leaf(L7_thread_cache, CAST_FROM_FN_PTR(address, Deoptimization::unpack_frames), G2_thread, O1);
a61af66fc99e Initial load
duke
parents:
diff changeset
3364 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
3365 __ reset_last_Java_frame();
a61af66fc99e Initial load
duke
parents:
diff changeset
3366 __ ldf(FloatRegisterImpl::D, saved_Freturn0_addr, Freturn0);
a61af66fc99e Initial load
duke
parents:
diff changeset
3367
a61af66fc99e Initial load
duke
parents:
diff changeset
3368 #if !defined(_LP64) && defined(COMPILER2)
a61af66fc99e Initial load
duke
parents:
diff changeset
3369 // In 32 bit, C2 returns longs in G1 so restore the saved G1 into
1783
d5d065957597 6953144: Tiered compilation
iveresov
parents: 1579
diff changeset
3370 // I0/I1 if the return value is long.
d5d065957597 6953144: Tiered compilation
iveresov
parents: 1579
diff changeset
3371 Label not_long;
d5d065957597 6953144: Tiered compilation
iveresov
parents: 1579
diff changeset
3372 __ cmp(O0,T_LONG);
d5d065957597 6953144: Tiered compilation
iveresov
parents: 1579
diff changeset
3373 __ br(Assembler::notEqual, false, Assembler::pt, not_long);
d5d065957597 6953144: Tiered compilation
iveresov
parents: 1579
diff changeset
3374 __ delayed()->nop();
d5d065957597 6953144: Tiered compilation
iveresov
parents: 1579
diff changeset
3375 __ ldd(saved_Greturn1_addr,I0);
d5d065957597 6953144: Tiered compilation
iveresov
parents: 1579
diff changeset
3376 __ bind(not_long);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3377 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
3378 __ ret();
a61af66fc99e Initial load
duke
parents:
diff changeset
3379 __ delayed()->restore();
a61af66fc99e Initial load
duke
parents:
diff changeset
3380
a61af66fc99e Initial load
duke
parents:
diff changeset
3381 masm->flush();
a61af66fc99e Initial load
duke
parents:
diff changeset
3382 _deopt_blob = DeoptimizationBlob::create(&buffer, oop_maps, 0, exception_offset, reexecute_offset, frame_size_words);
a61af66fc99e Initial load
duke
parents:
diff changeset
3383 _deopt_blob->set_unpack_with_exception_in_tls_offset(exception_in_tls_offset);
a61af66fc99e Initial load
duke
parents:
diff changeset
3384 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3385
a61af66fc99e Initial load
duke
parents:
diff changeset
3386 #ifdef COMPILER2
a61af66fc99e Initial load
duke
parents:
diff changeset
3387
a61af66fc99e Initial load
duke
parents:
diff changeset
3388 //------------------------------generate_uncommon_trap_blob--------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
3389 // Ought to generate an ideal graph & compile, but here's some SPARC ASM
a61af66fc99e Initial load
duke
parents:
diff changeset
3390 // instead.
a61af66fc99e Initial load
duke
parents:
diff changeset
3391 void SharedRuntime::generate_uncommon_trap_blob() {
a61af66fc99e Initial load
duke
parents:
diff changeset
3392 // allocate space for the code
a61af66fc99e Initial load
duke
parents:
diff changeset
3393 ResourceMark rm;
a61af66fc99e Initial load
duke
parents:
diff changeset
3394 // setup code generation tools
a61af66fc99e Initial load
duke
parents:
diff changeset
3395 int pad = VerifyThread ? 512 : 0;
a61af66fc99e Initial load
duke
parents:
diff changeset
3396 #ifdef _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
3397 CodeBuffer buffer("uncommon_trap_blob", 2700+pad, 512);
a61af66fc99e Initial load
duke
parents:
diff changeset
3398 #else
a61af66fc99e Initial load
duke
parents:
diff changeset
3399 // Measured 8/7/03 at 660 in 32bit debug build (no VerifyThread)
a61af66fc99e Initial load
duke
parents:
diff changeset
3400 // Measured 8/7/03 at 1028 in 32bit debug build (VerifyThread)
a61af66fc99e Initial load
duke
parents:
diff changeset
3401 CodeBuffer buffer("uncommon_trap_blob", 2000+pad, 512);
a61af66fc99e Initial load
duke
parents:
diff changeset
3402 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
3403 MacroAssembler* masm = new MacroAssembler(&buffer);
a61af66fc99e Initial load
duke
parents:
diff changeset
3404 Register O2UnrollBlock = O2;
a61af66fc99e Initial load
duke
parents:
diff changeset
3405 Register O2klass_index = O2;
a61af66fc99e Initial load
duke
parents:
diff changeset
3406
a61af66fc99e Initial load
duke
parents:
diff changeset
3407 //
a61af66fc99e Initial load
duke
parents:
diff changeset
3408 // This is the entry point for all traps the compiler takes when it thinks
a61af66fc99e Initial load
duke
parents:
diff changeset
3409 // it cannot handle further execution of compilation code. The frame is
a61af66fc99e Initial load
duke
parents:
diff changeset
3410 // deoptimized in these cases and converted into interpreter frames for
a61af66fc99e Initial load
duke
parents:
diff changeset
3411 // execution
a61af66fc99e Initial load
duke
parents:
diff changeset
3412 // The steps taken by this frame are as follows:
a61af66fc99e Initial load
duke
parents:
diff changeset
3413 // - push a fake "unpack_frame"
a61af66fc99e Initial load
duke
parents:
diff changeset
3414 // - call the C routine Deoptimization::uncommon_trap (this function
a61af66fc99e Initial load
duke
parents:
diff changeset
3415 // packs the current compiled frame into vframe arrays and returns
a61af66fc99e Initial load
duke
parents:
diff changeset
3416 // information about the number and size of interpreter frames which
a61af66fc99e Initial load
duke
parents:
diff changeset
3417 // are equivalent to the frame which is being deoptimized)
a61af66fc99e Initial load
duke
parents:
diff changeset
3418 // - deallocate the "unpack_frame"
a61af66fc99e Initial load
duke
parents:
diff changeset
3419 // - deallocate the deoptimization frame
a61af66fc99e Initial load
duke
parents:
diff changeset
3420 // - in a loop using the information returned in the previous step
a61af66fc99e Initial load
duke
parents:
diff changeset
3421 // push interpreter frames;
a61af66fc99e Initial load
duke
parents:
diff changeset
3422 // - create a dummy "unpack_frame"
a61af66fc99e Initial load
duke
parents:
diff changeset
3423 // - call the C routine: Deoptimization::unpack_frames (this function
a61af66fc99e Initial load
duke
parents:
diff changeset
3424 // lays out values on the interpreter frame which was just created)
a61af66fc99e Initial load
duke
parents:
diff changeset
3425 // - deallocate the dummy unpack_frame
a61af66fc99e Initial load
duke
parents:
diff changeset
3426 // - return to the interpreter entry point
a61af66fc99e Initial load
duke
parents:
diff changeset
3427 //
a61af66fc99e Initial load
duke
parents:
diff changeset
3428 // Refer to the following methods for more information:
a61af66fc99e Initial load
duke
parents:
diff changeset
3429 // - Deoptimization::uncommon_trap
a61af66fc99e Initial load
duke
parents:
diff changeset
3430 // - Deoptimization::unpack_frame
a61af66fc99e Initial load
duke
parents:
diff changeset
3431
a61af66fc99e Initial load
duke
parents:
diff changeset
3432 // the unloaded class index is in O0 (first parameter to this blob)
a61af66fc99e Initial load
duke
parents:
diff changeset
3433
a61af66fc99e Initial load
duke
parents:
diff changeset
3434 // push a dummy "unpack_frame"
a61af66fc99e Initial load
duke
parents:
diff changeset
3435 // and call Deoptimization::uncommon_trap to pack the compiled frame into
a61af66fc99e Initial load
duke
parents:
diff changeset
3436 // vframe array and return the UnrollBlock information
a61af66fc99e Initial load
duke
parents:
diff changeset
3437 __ save_frame(0);
a61af66fc99e Initial load
duke
parents:
diff changeset
3438 __ set_last_Java_frame(SP, noreg);
a61af66fc99e Initial load
duke
parents:
diff changeset
3439 __ mov(I0, O2klass_index);
a61af66fc99e Initial load
duke
parents:
diff changeset
3440 __ call_VM_leaf(L7_thread_cache, CAST_FROM_FN_PTR(address, Deoptimization::uncommon_trap), G2_thread, O2klass_index);
a61af66fc99e Initial load
duke
parents:
diff changeset
3441 __ reset_last_Java_frame();
a61af66fc99e Initial load
duke
parents:
diff changeset
3442 __ mov(O0, O2UnrollBlock->after_save());
a61af66fc99e Initial load
duke
parents:
diff changeset
3443 __ restore();
a61af66fc99e Initial load
duke
parents:
diff changeset
3444
a61af66fc99e Initial load
duke
parents:
diff changeset
3445 // deallocate the deoptimized frame taking care to preserve the return values
a61af66fc99e Initial load
duke
parents:
diff changeset
3446 __ mov(O2UnrollBlock, O2UnrollBlock->after_save());
a61af66fc99e Initial load
duke
parents:
diff changeset
3447 __ restore();
a61af66fc99e Initial load
duke
parents:
diff changeset
3448
a61af66fc99e Initial load
duke
parents:
diff changeset
3449 // Allocate new interpreter frame(s) and possible c2i adapter frame
a61af66fc99e Initial load
duke
parents:
diff changeset
3450
a61af66fc99e Initial load
duke
parents:
diff changeset
3451 make_new_frames(masm, false);
a61af66fc99e Initial load
duke
parents:
diff changeset
3452
a61af66fc99e Initial load
duke
parents:
diff changeset
3453 // push a dummy "unpack_frame" taking care of float return values and
a61af66fc99e Initial load
duke
parents:
diff changeset
3454 // call Deoptimization::unpack_frames to have the unpacker layout
a61af66fc99e Initial load
duke
parents:
diff changeset
3455 // information in the interpreter frames just created and then return
a61af66fc99e Initial load
duke
parents:
diff changeset
3456 // to the interpreter entry point
a61af66fc99e Initial load
duke
parents:
diff changeset
3457 __ save_frame(0);
a61af66fc99e Initial load
duke
parents:
diff changeset
3458 __ set_last_Java_frame(SP, noreg);
a61af66fc99e Initial load
duke
parents:
diff changeset
3459 __ mov(Deoptimization::Unpack_uncommon_trap, O3); // indicate it is the uncommon trap case
a61af66fc99e Initial load
duke
parents:
diff changeset
3460 __ call_VM_leaf(L7_thread_cache, CAST_FROM_FN_PTR(address, Deoptimization::unpack_frames), G2_thread, O3);
a61af66fc99e Initial load
duke
parents:
diff changeset
3461 __ reset_last_Java_frame();
a61af66fc99e Initial load
duke
parents:
diff changeset
3462 __ ret();
a61af66fc99e Initial load
duke
parents:
diff changeset
3463 __ delayed()->restore();
a61af66fc99e Initial load
duke
parents:
diff changeset
3464
a61af66fc99e Initial load
duke
parents:
diff changeset
3465 masm->flush();
a61af66fc99e Initial load
duke
parents:
diff changeset
3466 _uncommon_trap_blob = UncommonTrapBlob::create(&buffer, NULL, __ total_frame_size_in_bytes(0)/wordSize);
a61af66fc99e Initial load
duke
parents:
diff changeset
3467 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3468
a61af66fc99e Initial load
duke
parents:
diff changeset
3469 #endif // COMPILER2
a61af66fc99e Initial load
duke
parents:
diff changeset
3470
a61af66fc99e Initial load
duke
parents:
diff changeset
3471 //------------------------------generate_handler_blob-------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
3472 //
a61af66fc99e Initial load
duke
parents:
diff changeset
3473 // Generate a special Compile2Runtime blob that saves all registers, and sets
a61af66fc99e Initial load
duke
parents:
diff changeset
3474 // up an OopMap.
a61af66fc99e Initial load
duke
parents:
diff changeset
3475 //
a61af66fc99e Initial load
duke
parents:
diff changeset
3476 // This blob is jumped to (via a breakpoint and the signal handler) from a
a61af66fc99e Initial load
duke
parents:
diff changeset
3477 // safepoint in compiled code. On entry to this blob, O7 contains the
a61af66fc99e Initial load
duke
parents:
diff changeset
3478 // address in the original nmethod at which we should resume normal execution.
a61af66fc99e Initial load
duke
parents:
diff changeset
3479 // Thus, this blob looks like a subroutine which must preserve lots of
a61af66fc99e Initial load
duke
parents:
diff changeset
3480 // registers and return normally. Note that O7 is never register-allocated,
a61af66fc99e Initial load
duke
parents:
diff changeset
3481 // so it is guaranteed to be free here.
a61af66fc99e Initial load
duke
parents:
diff changeset
3482 //
a61af66fc99e Initial load
duke
parents:
diff changeset
3483
a61af66fc99e Initial load
duke
parents:
diff changeset
3484 // The hardest part of what this blob must do is to save the 64-bit %o
a61af66fc99e Initial load
duke
parents:
diff changeset
3485 // registers in the 32-bit build. A simple 'save' turn the %o's to %i's and
a61af66fc99e Initial load
duke
parents:
diff changeset
3486 // an interrupt will chop off their heads. Making space in the caller's frame
a61af66fc99e Initial load
duke
parents:
diff changeset
3487 // first will let us save the 64-bit %o's before save'ing, but we cannot hand
a61af66fc99e Initial load
duke
parents:
diff changeset
3488 // the adjusted FP off to the GC stack-crawler: this will modify the caller's
a61af66fc99e Initial load
duke
parents:
diff changeset
3489 // SP and mess up HIS OopMaps. So we first adjust the caller's SP, then save
a61af66fc99e Initial load
duke
parents:
diff changeset
3490 // the 64-bit %o's, then do a save, then fixup the caller's SP (our FP).
a61af66fc99e Initial load
duke
parents:
diff changeset
3491 // Tricky, tricky, tricky...
a61af66fc99e Initial load
duke
parents:
diff changeset
3492
a61af66fc99e Initial load
duke
parents:
diff changeset
3493 static SafepointBlob* generate_handler_blob(address call_ptr, bool cause_return) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3494 assert (StubRoutines::forward_exception_entry() != NULL, "must be generated before");
a61af66fc99e Initial load
duke
parents:
diff changeset
3495
a61af66fc99e Initial load
duke
parents:
diff changeset
3496 // allocate space for the code
a61af66fc99e Initial load
duke
parents:
diff changeset
3497 ResourceMark rm;
a61af66fc99e Initial load
duke
parents:
diff changeset
3498 // setup code generation tools
a61af66fc99e Initial load
duke
parents:
diff changeset
3499 // Measured 8/7/03 at 896 in 32bit debug build (no VerifyThread)
a61af66fc99e Initial load
duke
parents:
diff changeset
3500 // Measured 8/7/03 at 1080 in 32bit debug build (VerifyThread)
a61af66fc99e Initial load
duke
parents:
diff changeset
3501 // even larger with TraceJumps
a61af66fc99e Initial load
duke
parents:
diff changeset
3502 int pad = TraceJumps ? 512 : 0;
a61af66fc99e Initial load
duke
parents:
diff changeset
3503 CodeBuffer buffer("handler_blob", 1600 + pad, 512);
a61af66fc99e Initial load
duke
parents:
diff changeset
3504 MacroAssembler* masm = new MacroAssembler(&buffer);
a61af66fc99e Initial load
duke
parents:
diff changeset
3505 int frame_size_words;
a61af66fc99e Initial load
duke
parents:
diff changeset
3506 OopMapSet *oop_maps = new OopMapSet();
a61af66fc99e Initial load
duke
parents:
diff changeset
3507 OopMap* map = NULL;
a61af66fc99e Initial load
duke
parents:
diff changeset
3508
a61af66fc99e Initial load
duke
parents:
diff changeset
3509 int start = __ offset();
a61af66fc99e Initial load
duke
parents:
diff changeset
3510
a61af66fc99e Initial load
duke
parents:
diff changeset
3511 // If this causes a return before the processing, then do a "restore"
a61af66fc99e Initial load
duke
parents:
diff changeset
3512 if (cause_return) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3513 __ restore();
a61af66fc99e Initial load
duke
parents:
diff changeset
3514 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
3515 // Make it look like we were called via the poll
a61af66fc99e Initial load
duke
parents:
diff changeset
3516 // so that frame constructor always sees a valid return address
a61af66fc99e Initial load
duke
parents:
diff changeset
3517 __ ld_ptr(G2_thread, in_bytes(JavaThread::saved_exception_pc_offset()), O7);
a61af66fc99e Initial load
duke
parents:
diff changeset
3518 __ sub(O7, frame::pc_return_offset, O7);
a61af66fc99e Initial load
duke
parents:
diff changeset
3519 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3520
a61af66fc99e Initial load
duke
parents:
diff changeset
3521 map = RegisterSaver::save_live_registers(masm, 0, &frame_size_words);
a61af66fc99e Initial load
duke
parents:
diff changeset
3522
a61af66fc99e Initial load
duke
parents:
diff changeset
3523 // setup last_Java_sp (blows G4)
a61af66fc99e Initial load
duke
parents:
diff changeset
3524 __ set_last_Java_frame(SP, noreg);
a61af66fc99e Initial load
duke
parents:
diff changeset
3525
a61af66fc99e Initial load
duke
parents:
diff changeset
3526 // call into the runtime to handle illegal instructions exception
a61af66fc99e Initial load
duke
parents:
diff changeset
3527 // Do not use call_VM_leaf, because we need to make a GC map at this call site.
a61af66fc99e Initial load
duke
parents:
diff changeset
3528 __ mov(G2_thread, O0);
a61af66fc99e Initial load
duke
parents:
diff changeset
3529 __ save_thread(L7_thread_cache);
a61af66fc99e Initial load
duke
parents:
diff changeset
3530 __ call(call_ptr);
a61af66fc99e Initial load
duke
parents:
diff changeset
3531 __ delayed()->nop();
a61af66fc99e Initial load
duke
parents:
diff changeset
3532
a61af66fc99e Initial load
duke
parents:
diff changeset
3533 // Set an oopmap for the call site.
a61af66fc99e Initial load
duke
parents:
diff changeset
3534 // We need this not only for callee-saved registers, but also for volatile
a61af66fc99e Initial load
duke
parents:
diff changeset
3535 // registers that the compiler might be keeping live across a safepoint.
a61af66fc99e Initial load
duke
parents:
diff changeset
3536
a61af66fc99e Initial load
duke
parents:
diff changeset
3537 oop_maps->add_gc_map( __ offset() - start, map);
a61af66fc99e Initial load
duke
parents:
diff changeset
3538
a61af66fc99e Initial load
duke
parents:
diff changeset
3539 __ restore_thread(L7_thread_cache);
a61af66fc99e Initial load
duke
parents:
diff changeset
3540 // clear last_Java_sp
a61af66fc99e Initial load
duke
parents:
diff changeset
3541 __ reset_last_Java_frame();
a61af66fc99e Initial load
duke
parents:
diff changeset
3542
a61af66fc99e Initial load
duke
parents:
diff changeset
3543 // Check for exceptions
a61af66fc99e Initial load
duke
parents:
diff changeset
3544 Label pending;
a61af66fc99e Initial load
duke
parents:
diff changeset
3545
a61af66fc99e Initial load
duke
parents:
diff changeset
3546 __ ld_ptr(G2_thread, in_bytes(Thread::pending_exception_offset()), O1);
a61af66fc99e Initial load
duke
parents:
diff changeset
3547 __ tst(O1);
a61af66fc99e Initial load
duke
parents:
diff changeset
3548 __ brx(Assembler::notEqual, true, Assembler::pn, pending);
a61af66fc99e Initial load
duke
parents:
diff changeset
3549 __ delayed()->nop();
a61af66fc99e Initial load
duke
parents:
diff changeset
3550
a61af66fc99e Initial load
duke
parents:
diff changeset
3551 RegisterSaver::restore_live_registers(masm);
a61af66fc99e Initial load
duke
parents:
diff changeset
3552
a61af66fc99e Initial load
duke
parents:
diff changeset
3553 // We are back the the original state on entry and ready to go.
a61af66fc99e Initial load
duke
parents:
diff changeset
3554
a61af66fc99e Initial load
duke
parents:
diff changeset
3555 __ retl();
a61af66fc99e Initial load
duke
parents:
diff changeset
3556 __ delayed()->nop();
a61af66fc99e Initial load
duke
parents:
diff changeset
3557
a61af66fc99e Initial load
duke
parents:
diff changeset
3558 // Pending exception after the safepoint
a61af66fc99e Initial load
duke
parents:
diff changeset
3559
a61af66fc99e Initial load
duke
parents:
diff changeset
3560 __ bind(pending);
a61af66fc99e Initial load
duke
parents:
diff changeset
3561
a61af66fc99e Initial load
duke
parents:
diff changeset
3562 RegisterSaver::restore_live_registers(masm);
a61af66fc99e Initial load
duke
parents:
diff changeset
3563
a61af66fc99e Initial load
duke
parents:
diff changeset
3564 // We are back the the original state on entry.
a61af66fc99e Initial load
duke
parents:
diff changeset
3565
a61af66fc99e Initial load
duke
parents:
diff changeset
3566 // Tail-call forward_exception_entry, with the issuing PC in O7,
a61af66fc99e Initial load
duke
parents:
diff changeset
3567 // so it looks like the original nmethod called forward_exception_entry.
a61af66fc99e Initial load
duke
parents:
diff changeset
3568 __ set((intptr_t)StubRoutines::forward_exception_entry(), O0);
a61af66fc99e Initial load
duke
parents:
diff changeset
3569 __ JMP(O0, 0);
a61af66fc99e Initial load
duke
parents:
diff changeset
3570 __ delayed()->nop();
a61af66fc99e Initial load
duke
parents:
diff changeset
3571
a61af66fc99e Initial load
duke
parents:
diff changeset
3572 // -------------
a61af66fc99e Initial load
duke
parents:
diff changeset
3573 // make sure all code is generated
a61af66fc99e Initial load
duke
parents:
diff changeset
3574 masm->flush();
a61af66fc99e Initial load
duke
parents:
diff changeset
3575
a61af66fc99e Initial load
duke
parents:
diff changeset
3576 // return exception blob
a61af66fc99e Initial load
duke
parents:
diff changeset
3577 return SafepointBlob::create(&buffer, oop_maps, frame_size_words);
a61af66fc99e Initial load
duke
parents:
diff changeset
3578 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3579
a61af66fc99e Initial load
duke
parents:
diff changeset
3580 //
a61af66fc99e Initial load
duke
parents:
diff changeset
3581 // generate_resolve_blob - call resolution (static/virtual/opt-virtual/ic-miss
a61af66fc99e Initial load
duke
parents:
diff changeset
3582 //
a61af66fc99e Initial load
duke
parents:
diff changeset
3583 // Generate a stub that calls into vm to find out the proper destination
a61af66fc99e Initial load
duke
parents:
diff changeset
3584 // of a java call. All the argument registers are live at this point
a61af66fc99e Initial load
duke
parents:
diff changeset
3585 // but since this is generic code we don't know what they are and the caller
a61af66fc99e Initial load
duke
parents:
diff changeset
3586 // must do any gc of the args.
a61af66fc99e Initial load
duke
parents:
diff changeset
3587 //
a61af66fc99e Initial load
duke
parents:
diff changeset
3588 static RuntimeStub* generate_resolve_blob(address destination, const char* name) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3589 assert (StubRoutines::forward_exception_entry() != NULL, "must be generated before");
a61af66fc99e Initial load
duke
parents:
diff changeset
3590
a61af66fc99e Initial load
duke
parents:
diff changeset
3591 // allocate space for the code
a61af66fc99e Initial load
duke
parents:
diff changeset
3592 ResourceMark rm;
a61af66fc99e Initial load
duke
parents:
diff changeset
3593 // setup code generation tools
a61af66fc99e Initial load
duke
parents:
diff changeset
3594 // Measured 8/7/03 at 896 in 32bit debug build (no VerifyThread)
a61af66fc99e Initial load
duke
parents:
diff changeset
3595 // Measured 8/7/03 at 1080 in 32bit debug build (VerifyThread)
a61af66fc99e Initial load
duke
parents:
diff changeset
3596 // even larger with TraceJumps
a61af66fc99e Initial load
duke
parents:
diff changeset
3597 int pad = TraceJumps ? 512 : 0;
a61af66fc99e Initial load
duke
parents:
diff changeset
3598 CodeBuffer buffer(name, 1600 + pad, 512);
a61af66fc99e Initial load
duke
parents:
diff changeset
3599 MacroAssembler* masm = new MacroAssembler(&buffer);
a61af66fc99e Initial load
duke
parents:
diff changeset
3600 int frame_size_words;
a61af66fc99e Initial load
duke
parents:
diff changeset
3601 OopMapSet *oop_maps = new OopMapSet();
a61af66fc99e Initial load
duke
parents:
diff changeset
3602 OopMap* map = NULL;
a61af66fc99e Initial load
duke
parents:
diff changeset
3603
a61af66fc99e Initial load
duke
parents:
diff changeset
3604 int start = __ offset();
a61af66fc99e Initial load
duke
parents:
diff changeset
3605
a61af66fc99e Initial load
duke
parents:
diff changeset
3606 map = RegisterSaver::save_live_registers(masm, 0, &frame_size_words);
a61af66fc99e Initial load
duke
parents:
diff changeset
3607
a61af66fc99e Initial load
duke
parents:
diff changeset
3608 int frame_complete = __ offset();
a61af66fc99e Initial load
duke
parents:
diff changeset
3609
a61af66fc99e Initial load
duke
parents:
diff changeset
3610 // setup last_Java_sp (blows G4)
a61af66fc99e Initial load
duke
parents:
diff changeset
3611 __ set_last_Java_frame(SP, noreg);
a61af66fc99e Initial load
duke
parents:
diff changeset
3612
a61af66fc99e Initial load
duke
parents:
diff changeset
3613 // call into the runtime to handle illegal instructions exception
a61af66fc99e Initial load
duke
parents:
diff changeset
3614 // Do not use call_VM_leaf, because we need to make a GC map at this call site.
a61af66fc99e Initial load
duke
parents:
diff changeset
3615 __ mov(G2_thread, O0);
a61af66fc99e Initial load
duke
parents:
diff changeset
3616 __ save_thread(L7_thread_cache);
a61af66fc99e Initial load
duke
parents:
diff changeset
3617 __ call(destination, relocInfo::runtime_call_type);
a61af66fc99e Initial load
duke
parents:
diff changeset
3618 __ delayed()->nop();
a61af66fc99e Initial load
duke
parents:
diff changeset
3619
a61af66fc99e Initial load
duke
parents:
diff changeset
3620 // O0 contains the address we are going to jump to assuming no exception got installed
a61af66fc99e Initial load
duke
parents:
diff changeset
3621
a61af66fc99e Initial load
duke
parents:
diff changeset
3622 // Set an oopmap for the call site.
a61af66fc99e Initial load
duke
parents:
diff changeset
3623 // We need this not only for callee-saved registers, but also for volatile
a61af66fc99e Initial load
duke
parents:
diff changeset
3624 // registers that the compiler might be keeping live across a safepoint.
a61af66fc99e Initial load
duke
parents:
diff changeset
3625
a61af66fc99e Initial load
duke
parents:
diff changeset
3626 oop_maps->add_gc_map( __ offset() - start, map);
a61af66fc99e Initial load
duke
parents:
diff changeset
3627
a61af66fc99e Initial load
duke
parents:
diff changeset
3628 __ restore_thread(L7_thread_cache);
a61af66fc99e Initial load
duke
parents:
diff changeset
3629 // clear last_Java_sp
a61af66fc99e Initial load
duke
parents:
diff changeset
3630 __ reset_last_Java_frame();
a61af66fc99e Initial load
duke
parents:
diff changeset
3631
a61af66fc99e Initial load
duke
parents:
diff changeset
3632 // Check for exceptions
a61af66fc99e Initial load
duke
parents:
diff changeset
3633 Label pending;
a61af66fc99e Initial load
duke
parents:
diff changeset
3634
a61af66fc99e Initial load
duke
parents:
diff changeset
3635 __ ld_ptr(G2_thread, in_bytes(Thread::pending_exception_offset()), O1);
a61af66fc99e Initial load
duke
parents:
diff changeset
3636 __ tst(O1);
a61af66fc99e Initial load
duke
parents:
diff changeset
3637 __ brx(Assembler::notEqual, true, Assembler::pn, pending);
a61af66fc99e Initial load
duke
parents:
diff changeset
3638 __ delayed()->nop();
a61af66fc99e Initial load
duke
parents:
diff changeset
3639
a61af66fc99e Initial load
duke
parents:
diff changeset
3640 // get the returned methodOop
a61af66fc99e Initial load
duke
parents:
diff changeset
3641
a61af66fc99e Initial load
duke
parents:
diff changeset
3642 __ get_vm_result(G5_method);
a61af66fc99e Initial load
duke
parents:
diff changeset
3643 __ stx(G5_method, SP, RegisterSaver::G5_offset()+STACK_BIAS);
a61af66fc99e Initial load
duke
parents:
diff changeset
3644
a61af66fc99e Initial load
duke
parents:
diff changeset
3645 // O0 is where we want to jump, overwrite G3 which is saved and scratch
a61af66fc99e Initial load
duke
parents:
diff changeset
3646
a61af66fc99e Initial load
duke
parents:
diff changeset
3647 __ stx(O0, SP, RegisterSaver::G3_offset()+STACK_BIAS);
a61af66fc99e Initial load
duke
parents:
diff changeset
3648
a61af66fc99e Initial load
duke
parents:
diff changeset
3649 RegisterSaver::restore_live_registers(masm);
a61af66fc99e Initial load
duke
parents:
diff changeset
3650
a61af66fc99e Initial load
duke
parents:
diff changeset
3651 // We are back the the original state on entry and ready to go.
a61af66fc99e Initial load
duke
parents:
diff changeset
3652
a61af66fc99e Initial load
duke
parents:
diff changeset
3653 __ JMP(G3, 0);
a61af66fc99e Initial load
duke
parents:
diff changeset
3654 __ delayed()->nop();
a61af66fc99e Initial load
duke
parents:
diff changeset
3655
a61af66fc99e Initial load
duke
parents:
diff changeset
3656 // Pending exception after the safepoint
a61af66fc99e Initial load
duke
parents:
diff changeset
3657
a61af66fc99e Initial load
duke
parents:
diff changeset
3658 __ bind(pending);
a61af66fc99e Initial load
duke
parents:
diff changeset
3659
a61af66fc99e Initial load
duke
parents:
diff changeset
3660 RegisterSaver::restore_live_registers(masm);
a61af66fc99e Initial load
duke
parents:
diff changeset
3661
a61af66fc99e Initial load
duke
parents:
diff changeset
3662 // We are back the the original state on entry.
a61af66fc99e Initial load
duke
parents:
diff changeset
3663
a61af66fc99e Initial load
duke
parents:
diff changeset
3664 // Tail-call forward_exception_entry, with the issuing PC in O7,
a61af66fc99e Initial load
duke
parents:
diff changeset
3665 // so it looks like the original nmethod called forward_exception_entry.
a61af66fc99e Initial load
duke
parents:
diff changeset
3666 __ set((intptr_t)StubRoutines::forward_exception_entry(), O0);
a61af66fc99e Initial load
duke
parents:
diff changeset
3667 __ JMP(O0, 0);
a61af66fc99e Initial load
duke
parents:
diff changeset
3668 __ delayed()->nop();
a61af66fc99e Initial load
duke
parents:
diff changeset
3669
a61af66fc99e Initial load
duke
parents:
diff changeset
3670 // -------------
a61af66fc99e Initial load
duke
parents:
diff changeset
3671 // make sure all code is generated
a61af66fc99e Initial load
duke
parents:
diff changeset
3672 masm->flush();
a61af66fc99e Initial load
duke
parents:
diff changeset
3673
a61af66fc99e Initial load
duke
parents:
diff changeset
3674 // return the blob
a61af66fc99e Initial load
duke
parents:
diff changeset
3675 // frame_size_words or bytes??
a61af66fc99e Initial load
duke
parents:
diff changeset
3676 return RuntimeStub::new_runtime_stub(name, &buffer, frame_complete, frame_size_words, oop_maps, true);
a61af66fc99e Initial load
duke
parents:
diff changeset
3677 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3678
a61af66fc99e Initial load
duke
parents:
diff changeset
3679 void SharedRuntime::generate_stubs() {
a61af66fc99e Initial load
duke
parents:
diff changeset
3680
a61af66fc99e Initial load
duke
parents:
diff changeset
3681 _wrong_method_blob = generate_resolve_blob(CAST_FROM_FN_PTR(address, SharedRuntime::handle_wrong_method),
a61af66fc99e Initial load
duke
parents:
diff changeset
3682 "wrong_method_stub");
a61af66fc99e Initial load
duke
parents:
diff changeset
3683
a61af66fc99e Initial load
duke
parents:
diff changeset
3684 _ic_miss_blob = generate_resolve_blob(CAST_FROM_FN_PTR(address, SharedRuntime::handle_wrong_method_ic_miss),
a61af66fc99e Initial load
duke
parents:
diff changeset
3685 "ic_miss_stub");
a61af66fc99e Initial load
duke
parents:
diff changeset
3686
a61af66fc99e Initial load
duke
parents:
diff changeset
3687 _resolve_opt_virtual_call_blob = generate_resolve_blob(CAST_FROM_FN_PTR(address, SharedRuntime::resolve_opt_virtual_call_C),
a61af66fc99e Initial load
duke
parents:
diff changeset
3688 "resolve_opt_virtual_call");
a61af66fc99e Initial load
duke
parents:
diff changeset
3689
a61af66fc99e Initial load
duke
parents:
diff changeset
3690 _resolve_virtual_call_blob = generate_resolve_blob(CAST_FROM_FN_PTR(address, SharedRuntime::resolve_virtual_call_C),
a61af66fc99e Initial load
duke
parents:
diff changeset
3691 "resolve_virtual_call");
a61af66fc99e Initial load
duke
parents:
diff changeset
3692
a61af66fc99e Initial load
duke
parents:
diff changeset
3693 _resolve_static_call_blob = generate_resolve_blob(CAST_FROM_FN_PTR(address, SharedRuntime::resolve_static_call_C),
a61af66fc99e Initial load
duke
parents:
diff changeset
3694 "resolve_static_call");
a61af66fc99e Initial load
duke
parents:
diff changeset
3695
a61af66fc99e Initial load
duke
parents:
diff changeset
3696 _polling_page_safepoint_handler_blob =
a61af66fc99e Initial load
duke
parents:
diff changeset
3697 generate_handler_blob(CAST_FROM_FN_PTR(address,
a61af66fc99e Initial load
duke
parents:
diff changeset
3698 SafepointSynchronize::handle_polling_page_exception), false);
a61af66fc99e Initial load
duke
parents:
diff changeset
3699
a61af66fc99e Initial load
duke
parents:
diff changeset
3700 _polling_page_return_handler_blob =
a61af66fc99e Initial load
duke
parents:
diff changeset
3701 generate_handler_blob(CAST_FROM_FN_PTR(address,
a61af66fc99e Initial load
duke
parents:
diff changeset
3702 SafepointSynchronize::handle_polling_page_exception), true);
a61af66fc99e Initial load
duke
parents:
diff changeset
3703
a61af66fc99e Initial load
duke
parents:
diff changeset
3704 generate_deopt_blob();
a61af66fc99e Initial load
duke
parents:
diff changeset
3705
a61af66fc99e Initial load
duke
parents:
diff changeset
3706 #ifdef COMPILER2
a61af66fc99e Initial load
duke
parents:
diff changeset
3707 generate_uncommon_trap_blob();
a61af66fc99e Initial load
duke
parents:
diff changeset
3708 #endif // COMPILER2
a61af66fc99e Initial load
duke
parents:
diff changeset
3709 }