annotate src/os_cpu/linux_x86/vm/orderAccess_linux_x86.inline.hpp @ 1972:f95d63e2154a

6989984: Use standard include model for Hospot Summary: Replaced MakeDeps and the includeDB files with more standardized solutions. Reviewed-by: coleenp, kvn, kamg
author stefank
date Tue, 23 Nov 2010 13:22:55 -0800
parents a6bff45449bc
children 4fc084dac61e
Ignore whitespace changes - Everywhere: Within whitespace: At end of lines:
rev   line source
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1 /*
1711
a6bff45449bc 6973570: OrderAccess::storestore() scales poorly on multi-socket x64 and sparc: cache-line ping-ponging
ysr
parents: 1552
diff changeset
2 * Copyright (c) 2003, 2010, Oracle and/or its affiliates. All rights reserved.
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3 * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
a61af66fc99e Initial load
duke
parents:
diff changeset
4 *
a61af66fc99e Initial load
duke
parents:
diff changeset
5 * This code is free software; you can redistribute it and/or modify it
a61af66fc99e Initial load
duke
parents:
diff changeset
6 * under the terms of the GNU General Public License version 2 only, as
a61af66fc99e Initial load
duke
parents:
diff changeset
7 * published by the Free Software Foundation.
a61af66fc99e Initial load
duke
parents:
diff changeset
8 *
a61af66fc99e Initial load
duke
parents:
diff changeset
9 * This code is distributed in the hope that it will be useful, but WITHOUT
a61af66fc99e Initial load
duke
parents:
diff changeset
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
a61af66fc99e Initial load
duke
parents:
diff changeset
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
a61af66fc99e Initial load
duke
parents:
diff changeset
12 * version 2 for more details (a copy is included in the LICENSE file that
a61af66fc99e Initial load
duke
parents:
diff changeset
13 * accompanied this code).
a61af66fc99e Initial load
duke
parents:
diff changeset
14 *
a61af66fc99e Initial load
duke
parents:
diff changeset
15 * You should have received a copy of the GNU General Public License version
a61af66fc99e Initial load
duke
parents:
diff changeset
16 * 2 along with this work; if not, write to the Free Software Foundation,
a61af66fc99e Initial load
duke
parents:
diff changeset
17 * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
a61af66fc99e Initial load
duke
parents:
diff changeset
18 *
1552
c18cbe5936b8 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 844
diff changeset
19 * Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA
c18cbe5936b8 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 844
diff changeset
20 * or visit www.oracle.com if you need additional information or have any
c18cbe5936b8 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 844
diff changeset
21 * questions.
0
a61af66fc99e Initial load
duke
parents:
diff changeset
22 *
a61af66fc99e Initial load
duke
parents:
diff changeset
23 */
a61af66fc99e Initial load
duke
parents:
diff changeset
24
1972
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1711
diff changeset
25 #ifndef OS_CPU_LINUX_X86_VM_ORDERACCESS_LINUX_X86_INLINE_HPP
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1711
diff changeset
26 #define OS_CPU_LINUX_X86_VM_ORDERACCESS_LINUX_X86_INLINE_HPP
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1711
diff changeset
27
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1711
diff changeset
28 #include "runtime/orderAccess.hpp"
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1711
diff changeset
29 #include "vm_version_x86.hpp"
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1711
diff changeset
30
0
a61af66fc99e Initial load
duke
parents:
diff changeset
31 // Implementation of class OrderAccess.
a61af66fc99e Initial load
duke
parents:
diff changeset
32
a61af66fc99e Initial load
duke
parents:
diff changeset
33 inline void OrderAccess::loadload() { acquire(); }
a61af66fc99e Initial load
duke
parents:
diff changeset
34 inline void OrderAccess::storestore() { release(); }
a61af66fc99e Initial load
duke
parents:
diff changeset
35 inline void OrderAccess::loadstore() { acquire(); }
a61af66fc99e Initial load
duke
parents:
diff changeset
36 inline void OrderAccess::storeload() { fence(); }
a61af66fc99e Initial load
duke
parents:
diff changeset
37
a61af66fc99e Initial load
duke
parents:
diff changeset
38 inline void OrderAccess::acquire() {
1711
a6bff45449bc 6973570: OrderAccess::storestore() scales poorly on multi-socket x64 and sparc: cache-line ping-ponging
ysr
parents: 1552
diff changeset
39 volatile intptr_t local_dummy;
0
a61af66fc99e Initial load
duke
parents:
diff changeset
40 #ifdef AMD64
1711
a6bff45449bc 6973570: OrderAccess::storestore() scales poorly on multi-socket x64 and sparc: cache-line ping-ponging
ysr
parents: 1552
diff changeset
41 __asm__ volatile ("movq 0(%%rsp), %0" : "=r" (local_dummy) : : "memory");
0
a61af66fc99e Initial load
duke
parents:
diff changeset
42 #else
1711
a6bff45449bc 6973570: OrderAccess::storestore() scales poorly on multi-socket x64 and sparc: cache-line ping-ponging
ysr
parents: 1552
diff changeset
43 __asm__ volatile ("movl 0(%%esp),%0" : "=r" (local_dummy) : : "memory");
0
a61af66fc99e Initial load
duke
parents:
diff changeset
44 #endif // AMD64
a61af66fc99e Initial load
duke
parents:
diff changeset
45 }
a61af66fc99e Initial load
duke
parents:
diff changeset
46
a61af66fc99e Initial load
duke
parents:
diff changeset
47 inline void OrderAccess::release() {
1711
a6bff45449bc 6973570: OrderAccess::storestore() scales poorly on multi-socket x64 and sparc: cache-line ping-ponging
ysr
parents: 1552
diff changeset
48 // Avoid hitting the same cache-line from
a6bff45449bc 6973570: OrderAccess::storestore() scales poorly on multi-socket x64 and sparc: cache-line ping-ponging
ysr
parents: 1552
diff changeset
49 // different threads.
a6bff45449bc 6973570: OrderAccess::storestore() scales poorly on multi-socket x64 and sparc: cache-line ping-ponging
ysr
parents: 1552
diff changeset
50 volatile jint local_dummy = 0;
0
a61af66fc99e Initial load
duke
parents:
diff changeset
51 }
a61af66fc99e Initial load
duke
parents:
diff changeset
52
a61af66fc99e Initial load
duke
parents:
diff changeset
53 inline void OrderAccess::fence() {
a61af66fc99e Initial load
duke
parents:
diff changeset
54 if (os::is_MP()) {
671
d0994e5bebce 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 0
diff changeset
55 // always use locked addl since mfence is sometimes expensive
0
a61af66fc99e Initial load
duke
parents:
diff changeset
56 #ifdef AMD64
671
d0994e5bebce 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 0
diff changeset
57 __asm__ volatile ("lock; addl $0,0(%%rsp)" : : : "cc", "memory");
0
a61af66fc99e Initial load
duke
parents:
diff changeset
58 #else
a61af66fc99e Initial load
duke
parents:
diff changeset
59 __asm__ volatile ("lock; addl $0,0(%%esp)" : : : "cc", "memory");
671
d0994e5bebce 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 0
diff changeset
60 #endif
0
a61af66fc99e Initial load
duke
parents:
diff changeset
61 }
a61af66fc99e Initial load
duke
parents:
diff changeset
62 }
a61af66fc99e Initial load
duke
parents:
diff changeset
63
a61af66fc99e Initial load
duke
parents:
diff changeset
64 inline jbyte OrderAccess::load_acquire(volatile jbyte* p) { return *p; }
a61af66fc99e Initial load
duke
parents:
diff changeset
65 inline jshort OrderAccess::load_acquire(volatile jshort* p) { return *p; }
a61af66fc99e Initial load
duke
parents:
diff changeset
66 inline jint OrderAccess::load_acquire(volatile jint* p) { return *p; }
a61af66fc99e Initial load
duke
parents:
diff changeset
67 inline jlong OrderAccess::load_acquire(volatile jlong* p) { return *p; }
a61af66fc99e Initial load
duke
parents:
diff changeset
68 inline jubyte OrderAccess::load_acquire(volatile jubyte* p) { return *p; }
a61af66fc99e Initial load
duke
parents:
diff changeset
69 inline jushort OrderAccess::load_acquire(volatile jushort* p) { return *p; }
a61af66fc99e Initial load
duke
parents:
diff changeset
70 inline juint OrderAccess::load_acquire(volatile juint* p) { return *p; }
a61af66fc99e Initial load
duke
parents:
diff changeset
71 inline julong OrderAccess::load_acquire(volatile julong* p) { return *p; }
a61af66fc99e Initial load
duke
parents:
diff changeset
72 inline jfloat OrderAccess::load_acquire(volatile jfloat* p) { return *p; }
a61af66fc99e Initial load
duke
parents:
diff changeset
73 inline jdouble OrderAccess::load_acquire(volatile jdouble* p) { return *p; }
a61af66fc99e Initial load
duke
parents:
diff changeset
74
a61af66fc99e Initial load
duke
parents:
diff changeset
75 inline intptr_t OrderAccess::load_ptr_acquire(volatile intptr_t* p) { return *p; }
a61af66fc99e Initial load
duke
parents:
diff changeset
76 inline void* OrderAccess::load_ptr_acquire(volatile void* p) { return *(void* volatile *)p; }
a61af66fc99e Initial load
duke
parents:
diff changeset
77 inline void* OrderAccess::load_ptr_acquire(const volatile void* p) { return *(void* const volatile *)p; }
a61af66fc99e Initial load
duke
parents:
diff changeset
78
a61af66fc99e Initial load
duke
parents:
diff changeset
79 inline void OrderAccess::release_store(volatile jbyte* p, jbyte v) { *p = v; }
a61af66fc99e Initial load
duke
parents:
diff changeset
80 inline void OrderAccess::release_store(volatile jshort* p, jshort v) { *p = v; }
a61af66fc99e Initial load
duke
parents:
diff changeset
81 inline void OrderAccess::release_store(volatile jint* p, jint v) { *p = v; }
a61af66fc99e Initial load
duke
parents:
diff changeset
82 inline void OrderAccess::release_store(volatile jlong* p, jlong v) { *p = v; }
a61af66fc99e Initial load
duke
parents:
diff changeset
83 inline void OrderAccess::release_store(volatile jubyte* p, jubyte v) { *p = v; }
a61af66fc99e Initial load
duke
parents:
diff changeset
84 inline void OrderAccess::release_store(volatile jushort* p, jushort v) { *p = v; }
a61af66fc99e Initial load
duke
parents:
diff changeset
85 inline void OrderAccess::release_store(volatile juint* p, juint v) { *p = v; }
a61af66fc99e Initial load
duke
parents:
diff changeset
86 inline void OrderAccess::release_store(volatile julong* p, julong v) { *p = v; }
a61af66fc99e Initial load
duke
parents:
diff changeset
87 inline void OrderAccess::release_store(volatile jfloat* p, jfloat v) { *p = v; }
a61af66fc99e Initial load
duke
parents:
diff changeset
88 inline void OrderAccess::release_store(volatile jdouble* p, jdouble v) { *p = v; }
a61af66fc99e Initial load
duke
parents:
diff changeset
89
a61af66fc99e Initial load
duke
parents:
diff changeset
90 inline void OrderAccess::release_store_ptr(volatile intptr_t* p, intptr_t v) { *p = v; }
a61af66fc99e Initial load
duke
parents:
diff changeset
91 inline void OrderAccess::release_store_ptr(volatile void* p, void* v) { *(void* volatile *)p = v; }
a61af66fc99e Initial load
duke
parents:
diff changeset
92
a61af66fc99e Initial load
duke
parents:
diff changeset
93 inline void OrderAccess::store_fence(jbyte* p, jbyte v) {
a61af66fc99e Initial load
duke
parents:
diff changeset
94 __asm__ volatile ( "xchgb (%2),%0"
a61af66fc99e Initial load
duke
parents:
diff changeset
95 : "=r" (v)
a61af66fc99e Initial load
duke
parents:
diff changeset
96 : "0" (v), "r" (p)
a61af66fc99e Initial load
duke
parents:
diff changeset
97 : "memory");
a61af66fc99e Initial load
duke
parents:
diff changeset
98 }
a61af66fc99e Initial load
duke
parents:
diff changeset
99 inline void OrderAccess::store_fence(jshort* p, jshort v) {
a61af66fc99e Initial load
duke
parents:
diff changeset
100 __asm__ volatile ( "xchgw (%2),%0"
a61af66fc99e Initial load
duke
parents:
diff changeset
101 : "=r" (v)
a61af66fc99e Initial load
duke
parents:
diff changeset
102 : "0" (v), "r" (p)
a61af66fc99e Initial load
duke
parents:
diff changeset
103 : "memory");
a61af66fc99e Initial load
duke
parents:
diff changeset
104 }
a61af66fc99e Initial load
duke
parents:
diff changeset
105 inline void OrderAccess::store_fence(jint* p, jint v) {
a61af66fc99e Initial load
duke
parents:
diff changeset
106 __asm__ volatile ( "xchgl (%2),%0"
a61af66fc99e Initial load
duke
parents:
diff changeset
107 : "=r" (v)
a61af66fc99e Initial load
duke
parents:
diff changeset
108 : "0" (v), "r" (p)
a61af66fc99e Initial load
duke
parents:
diff changeset
109 : "memory");
a61af66fc99e Initial load
duke
parents:
diff changeset
110 }
a61af66fc99e Initial load
duke
parents:
diff changeset
111
a61af66fc99e Initial load
duke
parents:
diff changeset
112 inline void OrderAccess::store_fence(jlong* p, jlong v) {
a61af66fc99e Initial load
duke
parents:
diff changeset
113 #ifdef AMD64
a61af66fc99e Initial load
duke
parents:
diff changeset
114 __asm__ __volatile__ ("xchgq (%2), %0"
a61af66fc99e Initial load
duke
parents:
diff changeset
115 : "=r" (v)
a61af66fc99e Initial load
duke
parents:
diff changeset
116 : "0" (v), "r" (p)
a61af66fc99e Initial load
duke
parents:
diff changeset
117 : "memory");
a61af66fc99e Initial load
duke
parents:
diff changeset
118 #else
a61af66fc99e Initial load
duke
parents:
diff changeset
119 *p = v; fence();
a61af66fc99e Initial load
duke
parents:
diff changeset
120 #endif // AMD64
a61af66fc99e Initial load
duke
parents:
diff changeset
121 }
a61af66fc99e Initial load
duke
parents:
diff changeset
122
a61af66fc99e Initial load
duke
parents:
diff changeset
123 // AMD64 copied the bodies for the the signed version. 32bit did this. As long as the
a61af66fc99e Initial load
duke
parents:
diff changeset
124 // compiler does the inlining this is simpler.
a61af66fc99e Initial load
duke
parents:
diff changeset
125 inline void OrderAccess::store_fence(jubyte* p, jubyte v) { store_fence((jbyte*)p, (jbyte)v); }
a61af66fc99e Initial load
duke
parents:
diff changeset
126 inline void OrderAccess::store_fence(jushort* p, jushort v) { store_fence((jshort*)p, (jshort)v); }
a61af66fc99e Initial load
duke
parents:
diff changeset
127 inline void OrderAccess::store_fence(juint* p, juint v) { store_fence((jint*)p, (jint)v); }
a61af66fc99e Initial load
duke
parents:
diff changeset
128 inline void OrderAccess::store_fence(julong* p, julong v) { store_fence((jlong*)p, (jlong)v); }
a61af66fc99e Initial load
duke
parents:
diff changeset
129 inline void OrderAccess::store_fence(jfloat* p, jfloat v) { *p = v; fence(); }
a61af66fc99e Initial load
duke
parents:
diff changeset
130 inline void OrderAccess::store_fence(jdouble* p, jdouble v) { *p = v; fence(); }
a61af66fc99e Initial load
duke
parents:
diff changeset
131
a61af66fc99e Initial load
duke
parents:
diff changeset
132 inline void OrderAccess::store_ptr_fence(intptr_t* p, intptr_t v) {
a61af66fc99e Initial load
duke
parents:
diff changeset
133 #ifdef AMD64
a61af66fc99e Initial load
duke
parents:
diff changeset
134 __asm__ __volatile__ ("xchgq (%2), %0"
a61af66fc99e Initial load
duke
parents:
diff changeset
135 : "=r" (v)
a61af66fc99e Initial load
duke
parents:
diff changeset
136 : "0" (v), "r" (p)
a61af66fc99e Initial load
duke
parents:
diff changeset
137 : "memory");
a61af66fc99e Initial load
duke
parents:
diff changeset
138 #else
a61af66fc99e Initial load
duke
parents:
diff changeset
139 store_fence((jint*)p, (jint)v);
a61af66fc99e Initial load
duke
parents:
diff changeset
140 #endif // AMD64
a61af66fc99e Initial load
duke
parents:
diff changeset
141 }
a61af66fc99e Initial load
duke
parents:
diff changeset
142
a61af66fc99e Initial load
duke
parents:
diff changeset
143 inline void OrderAccess::store_ptr_fence(void** p, void* v) {
a61af66fc99e Initial load
duke
parents:
diff changeset
144 #ifdef AMD64
a61af66fc99e Initial load
duke
parents:
diff changeset
145 __asm__ __volatile__ ("xchgq (%2), %0"
a61af66fc99e Initial load
duke
parents:
diff changeset
146 : "=r" (v)
a61af66fc99e Initial load
duke
parents:
diff changeset
147 : "0" (v), "r" (p)
a61af66fc99e Initial load
duke
parents:
diff changeset
148 : "memory");
a61af66fc99e Initial load
duke
parents:
diff changeset
149 #else
a61af66fc99e Initial load
duke
parents:
diff changeset
150 store_fence((jint*)p, (jint)v);
a61af66fc99e Initial load
duke
parents:
diff changeset
151 #endif // AMD64
a61af66fc99e Initial load
duke
parents:
diff changeset
152 }
a61af66fc99e Initial load
duke
parents:
diff changeset
153
a61af66fc99e Initial load
duke
parents:
diff changeset
154 // Must duplicate definitions instead of calling store_fence because we don't want to cast away volatile.
a61af66fc99e Initial load
duke
parents:
diff changeset
155 inline void OrderAccess::release_store_fence(volatile jbyte* p, jbyte v) {
a61af66fc99e Initial load
duke
parents:
diff changeset
156 __asm__ volatile ( "xchgb (%2),%0"
a61af66fc99e Initial load
duke
parents:
diff changeset
157 : "=r" (v)
a61af66fc99e Initial load
duke
parents:
diff changeset
158 : "0" (v), "r" (p)
a61af66fc99e Initial load
duke
parents:
diff changeset
159 : "memory");
a61af66fc99e Initial load
duke
parents:
diff changeset
160 }
a61af66fc99e Initial load
duke
parents:
diff changeset
161 inline void OrderAccess::release_store_fence(volatile jshort* p, jshort v) {
a61af66fc99e Initial load
duke
parents:
diff changeset
162 __asm__ volatile ( "xchgw (%2),%0"
a61af66fc99e Initial load
duke
parents:
diff changeset
163 : "=r" (v)
a61af66fc99e Initial load
duke
parents:
diff changeset
164 : "0" (v), "r" (p)
a61af66fc99e Initial load
duke
parents:
diff changeset
165 : "memory");
a61af66fc99e Initial load
duke
parents:
diff changeset
166 }
a61af66fc99e Initial load
duke
parents:
diff changeset
167 inline void OrderAccess::release_store_fence(volatile jint* p, jint v) {
a61af66fc99e Initial load
duke
parents:
diff changeset
168 __asm__ volatile ( "xchgl (%2),%0"
a61af66fc99e Initial load
duke
parents:
diff changeset
169 : "=r" (v)
a61af66fc99e Initial load
duke
parents:
diff changeset
170 : "0" (v), "r" (p)
a61af66fc99e Initial load
duke
parents:
diff changeset
171 : "memory");
a61af66fc99e Initial load
duke
parents:
diff changeset
172 }
a61af66fc99e Initial load
duke
parents:
diff changeset
173
a61af66fc99e Initial load
duke
parents:
diff changeset
174 inline void OrderAccess::release_store_fence(volatile jlong* p, jlong v) {
a61af66fc99e Initial load
duke
parents:
diff changeset
175 #ifdef AMD64
a61af66fc99e Initial load
duke
parents:
diff changeset
176 __asm__ __volatile__ ( "xchgq (%2), %0"
a61af66fc99e Initial load
duke
parents:
diff changeset
177 : "=r" (v)
a61af66fc99e Initial load
duke
parents:
diff changeset
178 : "0" (v), "r" (p)
a61af66fc99e Initial load
duke
parents:
diff changeset
179 : "memory");
a61af66fc99e Initial load
duke
parents:
diff changeset
180 #else
a61af66fc99e Initial load
duke
parents:
diff changeset
181 *p = v; fence();
a61af66fc99e Initial load
duke
parents:
diff changeset
182 #endif // AMD64
a61af66fc99e Initial load
duke
parents:
diff changeset
183 }
a61af66fc99e Initial load
duke
parents:
diff changeset
184
a61af66fc99e Initial load
duke
parents:
diff changeset
185 inline void OrderAccess::release_store_fence(volatile jubyte* p, jubyte v) { release_store_fence((volatile jbyte*)p, (jbyte)v); }
a61af66fc99e Initial load
duke
parents:
diff changeset
186 inline void OrderAccess::release_store_fence(volatile jushort* p, jushort v) { release_store_fence((volatile jshort*)p, (jshort)v); }
a61af66fc99e Initial load
duke
parents:
diff changeset
187 inline void OrderAccess::release_store_fence(volatile juint* p, juint v) { release_store_fence((volatile jint*)p, (jint)v); }
a61af66fc99e Initial load
duke
parents:
diff changeset
188 inline void OrderAccess::release_store_fence(volatile julong* p, julong v) { release_store_fence((volatile jlong*)p, (jlong)v); }
a61af66fc99e Initial load
duke
parents:
diff changeset
189
a61af66fc99e Initial load
duke
parents:
diff changeset
190 inline void OrderAccess::release_store_fence(volatile jfloat* p, jfloat v) { *p = v; fence(); }
a61af66fc99e Initial load
duke
parents:
diff changeset
191 inline void OrderAccess::release_store_fence(volatile jdouble* p, jdouble v) { *p = v; fence(); }
a61af66fc99e Initial load
duke
parents:
diff changeset
192
a61af66fc99e Initial load
duke
parents:
diff changeset
193 inline void OrderAccess::release_store_ptr_fence(volatile intptr_t* p, intptr_t v) {
a61af66fc99e Initial load
duke
parents:
diff changeset
194 #ifdef AMD64
a61af66fc99e Initial load
duke
parents:
diff changeset
195 __asm__ __volatile__ ( "xchgq (%2), %0"
a61af66fc99e Initial load
duke
parents:
diff changeset
196 : "=r" (v)
a61af66fc99e Initial load
duke
parents:
diff changeset
197 : "0" (v), "r" (p)
a61af66fc99e Initial load
duke
parents:
diff changeset
198 : "memory");
a61af66fc99e Initial load
duke
parents:
diff changeset
199 #else
a61af66fc99e Initial load
duke
parents:
diff changeset
200 release_store_fence((volatile jint*)p, (jint)v);
a61af66fc99e Initial load
duke
parents:
diff changeset
201 #endif // AMD64
a61af66fc99e Initial load
duke
parents:
diff changeset
202 }
a61af66fc99e Initial load
duke
parents:
diff changeset
203 inline void OrderAccess::release_store_ptr_fence(volatile void* p, void* v) {
a61af66fc99e Initial load
duke
parents:
diff changeset
204 #ifdef AMD64
a61af66fc99e Initial load
duke
parents:
diff changeset
205 __asm__ __volatile__ ( "xchgq (%2), %0"
a61af66fc99e Initial load
duke
parents:
diff changeset
206 : "=r" (v)
a61af66fc99e Initial load
duke
parents:
diff changeset
207 : "0" (v), "r" (p)
a61af66fc99e Initial load
duke
parents:
diff changeset
208 : "memory");
a61af66fc99e Initial load
duke
parents:
diff changeset
209 #else
a61af66fc99e Initial load
duke
parents:
diff changeset
210 release_store_fence((volatile jint*)p, (jint)v);
a61af66fc99e Initial load
duke
parents:
diff changeset
211 #endif // AMD64
a61af66fc99e Initial load
duke
parents:
diff changeset
212 }
1972
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1711
diff changeset
213
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1711
diff changeset
214 #endif // OS_CPU_LINUX_X86_VM_ORDERACCESS_LINUX_X86_INLINE_HPP