Mercurial > hg > truffle
annotate src/cpu/x86/vm/assembler_x86.hpp @ 5415:79f12805362b
Use iterative lowering instead of manually applying lowering
author | Gilles Duboscq <duboscq@ssw.jku.at> |
---|---|
date | Fri, 18 May 2012 15:48:38 +0200 |
parents | fd8114661503 |
children | 6759698e3140 |
rev | line source |
---|---|
0 | 1 /* |
2100
b1a2afa37ec4
7003271: Hotspot should track cumulative Java heap bytes allocated on a per-thread basis
phh
parents:
2008
diff
changeset
|
2 * Copyright (c) 1997, 2011, Oracle and/or its affiliates. All rights reserved. |
0 | 3 * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER. |
4 * | |
5 * This code is free software; you can redistribute it and/or modify it | |
6 * under the terms of the GNU General Public License version 2 only, as | |
7 * published by the Free Software Foundation. | |
8 * | |
9 * This code is distributed in the hope that it will be useful, but WITHOUT | |
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | |
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | |
12 * version 2 for more details (a copy is included in the LICENSE file that | |
13 * accompanied this code). | |
14 * | |
15 * You should have received a copy of the GNU General Public License version | |
16 * 2 along with this work; if not, write to the Free Software Foundation, | |
17 * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA. | |
18 * | |
1552
c18cbe5936b8
6941466: Oracle rebranding changes for Hotspot repositories
trims
parents:
1503
diff
changeset
|
19 * Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA |
c18cbe5936b8
6941466: Oracle rebranding changes for Hotspot repositories
trims
parents:
1503
diff
changeset
|
20 * or visit www.oracle.com if you need additional information or have any |
c18cbe5936b8
6941466: Oracle rebranding changes for Hotspot repositories
trims
parents:
1503
diff
changeset
|
21 * questions. |
0 | 22 * |
23 */ | |
24 | |
1972 | 25 #ifndef CPU_X86_VM_ASSEMBLER_X86_HPP |
26 #define CPU_X86_VM_ASSEMBLER_X86_HPP | |
27 | |
0 | 28 class BiasedLockingCounters; |
29 | |
30 // Contains all the definitions needed for x86 assembly code generation. | |
31 | |
32 // Calling convention | |
33 class Argument VALUE_OBJ_CLASS_SPEC { | |
34 public: | |
35 enum { | |
36 #ifdef _LP64 | |
37 #ifdef _WIN64 | |
38 n_int_register_parameters_c = 4, // rcx, rdx, r8, r9 (c_rarg0, c_rarg1, ...) | |
39 n_float_register_parameters_c = 4, // xmm0 - xmm3 (c_farg0, c_farg1, ... ) | |
40 #else | |
41 n_int_register_parameters_c = 6, // rdi, rsi, rdx, rcx, r8, r9 (c_rarg0, c_rarg1, ...) | |
42 n_float_register_parameters_c = 8, // xmm0 - xmm7 (c_farg0, c_farg1, ... ) | |
43 #endif // _WIN64 | |
44 n_int_register_parameters_j = 6, // j_rarg0, j_rarg1, ... | |
45 n_float_register_parameters_j = 8 // j_farg0, j_farg1, ... | |
46 #else | |
47 n_register_parameters = 0 // 0 registers used to pass arguments | |
48 #endif // _LP64 | |
49 }; | |
50 }; | |
51 | |
52 | |
53 #ifdef _LP64 | |
54 // Symbolically name the register arguments used by the c calling convention. | |
55 // Windows is different from linux/solaris. So much for standards... | |
56 | |
57 #ifdef _WIN64 | |
58 | |
59 REGISTER_DECLARATION(Register, c_rarg0, rcx); | |
60 REGISTER_DECLARATION(Register, c_rarg1, rdx); | |
61 REGISTER_DECLARATION(Register, c_rarg2, r8); | |
62 REGISTER_DECLARATION(Register, c_rarg3, r9); | |
63 | |
304 | 64 REGISTER_DECLARATION(XMMRegister, c_farg0, xmm0); |
65 REGISTER_DECLARATION(XMMRegister, c_farg1, xmm1); | |
66 REGISTER_DECLARATION(XMMRegister, c_farg2, xmm2); | |
67 REGISTER_DECLARATION(XMMRegister, c_farg3, xmm3); | |
0 | 68 |
69 #else | |
70 | |
71 REGISTER_DECLARATION(Register, c_rarg0, rdi); | |
72 REGISTER_DECLARATION(Register, c_rarg1, rsi); | |
73 REGISTER_DECLARATION(Register, c_rarg2, rdx); | |
74 REGISTER_DECLARATION(Register, c_rarg3, rcx); | |
75 REGISTER_DECLARATION(Register, c_rarg4, r8); | |
76 REGISTER_DECLARATION(Register, c_rarg5, r9); | |
77 | |
304 | 78 REGISTER_DECLARATION(XMMRegister, c_farg0, xmm0); |
79 REGISTER_DECLARATION(XMMRegister, c_farg1, xmm1); | |
80 REGISTER_DECLARATION(XMMRegister, c_farg2, xmm2); | |
81 REGISTER_DECLARATION(XMMRegister, c_farg3, xmm3); | |
82 REGISTER_DECLARATION(XMMRegister, c_farg4, xmm4); | |
83 REGISTER_DECLARATION(XMMRegister, c_farg5, xmm5); | |
84 REGISTER_DECLARATION(XMMRegister, c_farg6, xmm6); | |
85 REGISTER_DECLARATION(XMMRegister, c_farg7, xmm7); | |
0 | 86 |
87 #endif // _WIN64 | |
88 | |
89 // Symbolically name the register arguments used by the Java calling convention. | |
90 // We have control over the convention for java so we can do what we please. | |
91 // What pleases us is to offset the java calling convention so that when | |
92 // we call a suitable jni method the arguments are lined up and we don't | |
93 // have to do little shuffling. A suitable jni method is non-static and a | |
94 // small number of arguments (two fewer args on windows) | |
95 // | |
96 // |-------------------------------------------------------| | |
97 // | c_rarg0 c_rarg1 c_rarg2 c_rarg3 c_rarg4 c_rarg5 | | |
98 // |-------------------------------------------------------| | |
99 // | rcx rdx r8 r9 rdi* rsi* | windows (* not a c_rarg) | |
100 // | rdi rsi rdx rcx r8 r9 | solaris/linux | |
101 // |-------------------------------------------------------| | |
102 // | j_rarg5 j_rarg0 j_rarg1 j_rarg2 j_rarg3 j_rarg4 | | |
103 // |-------------------------------------------------------| | |
104 | |
105 REGISTER_DECLARATION(Register, j_rarg0, c_rarg1); | |
106 REGISTER_DECLARATION(Register, j_rarg1, c_rarg2); | |
107 REGISTER_DECLARATION(Register, j_rarg2, c_rarg3); | |
108 // Windows runs out of register args here | |
109 #ifdef _WIN64 | |
110 REGISTER_DECLARATION(Register, j_rarg3, rdi); | |
111 REGISTER_DECLARATION(Register, j_rarg4, rsi); | |
112 #else | |
113 REGISTER_DECLARATION(Register, j_rarg3, c_rarg4); | |
114 REGISTER_DECLARATION(Register, j_rarg4, c_rarg5); | |
115 #endif /* _WIN64 */ | |
116 REGISTER_DECLARATION(Register, j_rarg5, c_rarg0); | |
117 | |
304 | 118 REGISTER_DECLARATION(XMMRegister, j_farg0, xmm0); |
119 REGISTER_DECLARATION(XMMRegister, j_farg1, xmm1); | |
120 REGISTER_DECLARATION(XMMRegister, j_farg2, xmm2); | |
121 REGISTER_DECLARATION(XMMRegister, j_farg3, xmm3); | |
122 REGISTER_DECLARATION(XMMRegister, j_farg4, xmm4); | |
123 REGISTER_DECLARATION(XMMRegister, j_farg5, xmm5); | |
124 REGISTER_DECLARATION(XMMRegister, j_farg6, xmm6); | |
125 REGISTER_DECLARATION(XMMRegister, j_farg7, xmm7); | |
0 | 126 |
127 REGISTER_DECLARATION(Register, rscratch1, r10); // volatile | |
128 REGISTER_DECLARATION(Register, rscratch2, r11); // volatile | |
129 | |
304 | 130 REGISTER_DECLARATION(Register, r12_heapbase, r12); // callee-saved |
0 | 131 REGISTER_DECLARATION(Register, r15_thread, r15); // callee-saved |
132 | |
304 | 133 #else |
134 // rscratch1 will apear in 32bit code that is dead but of course must compile | |
135 // Using noreg ensures if the dead code is incorrectly live and executed it | |
136 // will cause an assertion failure | |
137 #define rscratch1 noreg | |
2002 | 138 #define rscratch2 noreg |
304 | 139 |
0 | 140 #endif // _LP64 |
141 | |
1564 | 142 // JSR 292 fixed register usages: |
143 REGISTER_DECLARATION(Register, rbp_mh_SP_save, rbp); | |
144 | |
0 | 145 // Address is an abstraction used to represent a memory location |
146 // using any of the amd64 addressing modes with one object. | |
147 // | |
148 // Note: A register location is represented via a Register, not | |
149 // via an address for efficiency & simplicity reasons. | |
150 | |
151 class ArrayAddress; | |
152 | |
153 class Address VALUE_OBJ_CLASS_SPEC { | |
154 public: | |
155 enum ScaleFactor { | |
156 no_scale = -1, | |
157 times_1 = 0, | |
158 times_2 = 1, | |
159 times_4 = 2, | |
304 | 160 times_8 = 3, |
161 times_ptr = LP64_ONLY(times_8) NOT_LP64(times_4) | |
0 | 162 }; |
622
56aae7be60d4
6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents:
420
diff
changeset
|
163 static ScaleFactor times(int size) { |
56aae7be60d4
6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents:
420
diff
changeset
|
164 assert(size >= 1 && size <= 8 && is_power_of_2(size), "bad scale size"); |
56aae7be60d4
6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents:
420
diff
changeset
|
165 if (size == 8) return times_8; |
56aae7be60d4
6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents:
420
diff
changeset
|
166 if (size == 4) return times_4; |
56aae7be60d4
6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents:
420
diff
changeset
|
167 if (size == 2) return times_2; |
56aae7be60d4
6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents:
420
diff
changeset
|
168 return times_1; |
56aae7be60d4
6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents:
420
diff
changeset
|
169 } |
56aae7be60d4
6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents:
420
diff
changeset
|
170 static int scale_size(ScaleFactor scale) { |
56aae7be60d4
6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents:
420
diff
changeset
|
171 assert(scale != no_scale, ""); |
56aae7be60d4
6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents:
420
diff
changeset
|
172 assert(((1 << (int)times_1) == 1 && |
56aae7be60d4
6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents:
420
diff
changeset
|
173 (1 << (int)times_2) == 2 && |
56aae7be60d4
6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents:
420
diff
changeset
|
174 (1 << (int)times_4) == 4 && |
56aae7be60d4
6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents:
420
diff
changeset
|
175 (1 << (int)times_8) == 8), ""); |
56aae7be60d4
6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents:
420
diff
changeset
|
176 return (1 << (int)scale); |
56aae7be60d4
6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents:
420
diff
changeset
|
177 } |
0 | 178 |
179 private: | |
180 Register _base; | |
181 Register _index; | |
182 ScaleFactor _scale; | |
183 int _disp; | |
184 RelocationHolder _rspec; | |
185 | |
304 | 186 // Easily misused constructors make them private |
187 // %%% can we make these go away? | |
188 NOT_LP64(Address(address loc, RelocationHolder spec);) | |
189 Address(int disp, address loc, relocInfo::relocType rtype); | |
190 Address(int disp, address loc, RelocationHolder spec); | |
0 | 191 |
192 public: | |
304 | 193 |
194 int disp() { return _disp; } | |
0 | 195 // creation |
196 Address() | |
197 : _base(noreg), | |
198 _index(noreg), | |
199 _scale(no_scale), | |
200 _disp(0) { | |
201 } | |
202 | |
203 // No default displacement otherwise Register can be implicitly | |
204 // converted to 0(Register) which is quite a different animal. | |
205 | |
206 Address(Register base, int disp) | |
207 : _base(base), | |
208 _index(noreg), | |
209 _scale(no_scale), | |
210 _disp(disp) { | |
211 } | |
212 | |
213 Address(Register base, Register index, ScaleFactor scale, int disp = 0) | |
214 : _base (base), | |
215 _index(index), | |
216 _scale(scale), | |
217 _disp (disp) { | |
218 assert(!index->is_valid() == (scale == Address::no_scale), | |
219 "inconsistent address"); | |
220 } | |
221 | |
665
c89f86385056
6814659: separable cleanups and subroutines for 6655638
jrose
parents:
644
diff
changeset
|
222 Address(Register base, RegisterOrConstant index, ScaleFactor scale = times_1, int disp = 0) |
622
56aae7be60d4
6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents:
420
diff
changeset
|
223 : _base (base), |
56aae7be60d4
6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents:
420
diff
changeset
|
224 _index(index.register_or_noreg()), |
56aae7be60d4
6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents:
420
diff
changeset
|
225 _scale(scale), |
56aae7be60d4
6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents:
420
diff
changeset
|
226 _disp (disp + (index.constant_or_zero() * scale_size(scale))) { |
56aae7be60d4
6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents:
420
diff
changeset
|
227 if (!index.is_register()) scale = Address::no_scale; |
56aae7be60d4
6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents:
420
diff
changeset
|
228 assert(!_index->is_valid() == (scale == Address::no_scale), |
56aae7be60d4
6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents:
420
diff
changeset
|
229 "inconsistent address"); |
56aae7be60d4
6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents:
420
diff
changeset
|
230 } |
56aae7be60d4
6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents:
420
diff
changeset
|
231 |
56aae7be60d4
6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents:
420
diff
changeset
|
232 Address plus_disp(int disp) const { |
56aae7be60d4
6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents:
420
diff
changeset
|
233 Address a = (*this); |
56aae7be60d4
6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents:
420
diff
changeset
|
234 a._disp += disp; |
56aae7be60d4
6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents:
420
diff
changeset
|
235 return a; |
56aae7be60d4
6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents:
420
diff
changeset
|
236 } |
3363
167b70ff3abc
6939861: JVM should handle more conversion operations
never
parents:
3336
diff
changeset
|
237 Address plus_disp(RegisterOrConstant disp, ScaleFactor scale = times_1) const { |
167b70ff3abc
6939861: JVM should handle more conversion operations
never
parents:
3336
diff
changeset
|
238 Address a = (*this); |
167b70ff3abc
6939861: JVM should handle more conversion operations
never
parents:
3336
diff
changeset
|
239 a._disp += disp.constant_or_zero() * scale_size(scale); |
167b70ff3abc
6939861: JVM should handle more conversion operations
never
parents:
3336
diff
changeset
|
240 if (disp.is_register()) { |
167b70ff3abc
6939861: JVM should handle more conversion operations
never
parents:
3336
diff
changeset
|
241 assert(!a.index()->is_valid(), "competing indexes"); |
167b70ff3abc
6939861: JVM should handle more conversion operations
never
parents:
3336
diff
changeset
|
242 a._index = disp.as_register(); |
167b70ff3abc
6939861: JVM should handle more conversion operations
never
parents:
3336
diff
changeset
|
243 a._scale = scale; |
167b70ff3abc
6939861: JVM should handle more conversion operations
never
parents:
3336
diff
changeset
|
244 } |
167b70ff3abc
6939861: JVM should handle more conversion operations
never
parents:
3336
diff
changeset
|
245 return a; |
167b70ff3abc
6939861: JVM should handle more conversion operations
never
parents:
3336
diff
changeset
|
246 } |
167b70ff3abc
6939861: JVM should handle more conversion operations
never
parents:
3336
diff
changeset
|
247 bool is_same_address(Address a) const { |
167b70ff3abc
6939861: JVM should handle more conversion operations
never
parents:
3336
diff
changeset
|
248 // disregard _rspec |
167b70ff3abc
6939861: JVM should handle more conversion operations
never
parents:
3336
diff
changeset
|
249 return _base == a._base && _disp == a._disp && _index == a._index && _scale == a._scale; |
167b70ff3abc
6939861: JVM should handle more conversion operations
never
parents:
3336
diff
changeset
|
250 } |
622
56aae7be60d4
6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents:
420
diff
changeset
|
251 |
0 | 252 // The following two overloads are used in connection with the |
253 // ByteSize type (see sizes.hpp). They simplify the use of | |
254 // ByteSize'd arguments in assembly code. Note that their equivalent | |
255 // for the optimized build are the member functions with int disp | |
256 // argument since ByteSize is mapped to an int type in that case. | |
257 // | |
258 // Note: DO NOT introduce similar overloaded functions for WordSize | |
259 // arguments as in the optimized mode, both ByteSize and WordSize | |
260 // are mapped to the same type and thus the compiler cannot make a | |
261 // distinction anymore (=> compiler errors). | |
262 | |
263 #ifdef ASSERT | |
264 Address(Register base, ByteSize disp) | |
265 : _base(base), | |
266 _index(noreg), | |
267 _scale(no_scale), | |
268 _disp(in_bytes(disp)) { | |
269 } | |
270 | |
271 Address(Register base, Register index, ScaleFactor scale, ByteSize disp) | |
272 : _base(base), | |
273 _index(index), | |
274 _scale(scale), | |
275 _disp(in_bytes(disp)) { | |
276 assert(!index->is_valid() == (scale == Address::no_scale), | |
277 "inconsistent address"); | |
278 } | |
622
56aae7be60d4
6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents:
420
diff
changeset
|
279 |
665
c89f86385056
6814659: separable cleanups and subroutines for 6655638
jrose
parents:
644
diff
changeset
|
280 Address(Register base, RegisterOrConstant index, ScaleFactor scale, ByteSize disp) |
622
56aae7be60d4
6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents:
420
diff
changeset
|
281 : _base (base), |
56aae7be60d4
6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents:
420
diff
changeset
|
282 _index(index.register_or_noreg()), |
56aae7be60d4
6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents:
420
diff
changeset
|
283 _scale(scale), |
56aae7be60d4
6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents:
420
diff
changeset
|
284 _disp (in_bytes(disp) + (index.constant_or_zero() * scale_size(scale))) { |
56aae7be60d4
6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents:
420
diff
changeset
|
285 if (!index.is_register()) scale = Address::no_scale; |
56aae7be60d4
6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents:
420
diff
changeset
|
286 assert(!_index->is_valid() == (scale == Address::no_scale), |
56aae7be60d4
6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents:
420
diff
changeset
|
287 "inconsistent address"); |
56aae7be60d4
6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents:
420
diff
changeset
|
288 } |
56aae7be60d4
6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents:
420
diff
changeset
|
289 |
0 | 290 #endif // ASSERT |
291 | |
292 // accessors | |
342
37f87013dfd8
6711316: Open source the Garbage-First garbage collector
ysr
parents:
71
diff
changeset
|
293 bool uses(Register reg) const { return _base == reg || _index == reg; } |
37f87013dfd8
6711316: Open source the Garbage-First garbage collector
ysr
parents:
71
diff
changeset
|
294 Register base() const { return _base; } |
37f87013dfd8
6711316: Open source the Garbage-First garbage collector
ysr
parents:
71
diff
changeset
|
295 Register index() const { return _index; } |
37f87013dfd8
6711316: Open source the Garbage-First garbage collector
ysr
parents:
71
diff
changeset
|
296 ScaleFactor scale() const { return _scale; } |
37f87013dfd8
6711316: Open source the Garbage-First garbage collector
ysr
parents:
71
diff
changeset
|
297 int disp() const { return _disp; } |
0 | 298 |
299 // Convert the raw encoding form into the form expected by the constructor for | |
300 // Address. An index of 4 (rsp) corresponds to having no index, so convert | |
301 // that to noreg for the Address constructor. | |
624 | 302 static Address make_raw(int base, int index, int scale, int disp, bool disp_is_oop); |
0 | 303 |
304 static Address make_array(ArrayAddress); | |
305 | |
306 private: | |
307 bool base_needs_rex() const { | |
308 return _base != noreg && _base->encoding() >= 8; | |
309 } | |
310 | |
311 bool index_needs_rex() const { | |
312 return _index != noreg &&_index->encoding() >= 8; | |
313 } | |
314 | |
315 relocInfo::relocType reloc() const { return _rspec.type(); } | |
316 | |
317 friend class Assembler; | |
318 friend class MacroAssembler; | |
319 friend class LIR_Assembler; // base/index/scale/disp | |
320 }; | |
321 | |
322 // | |
323 // AddressLiteral has been split out from Address because operands of this type | |
324 // need to be treated specially on 32bit vs. 64bit platforms. By splitting it out | |
325 // the few instructions that need to deal with address literals are unique and the | |
326 // MacroAssembler does not have to implement every instruction in the Assembler | |
327 // in order to search for address literals that may need special handling depending | |
328 // on the instruction and the platform. As small step on the way to merging i486/amd64 | |
329 // directories. | |
330 // | |
331 class AddressLiteral VALUE_OBJ_CLASS_SPEC { | |
332 friend class ArrayAddress; | |
333 RelocationHolder _rspec; | |
334 // Typically we use AddressLiterals we want to use their rval | |
335 // However in some situations we want the lval (effect address) of the item. | |
336 // We provide a special factory for making those lvals. | |
337 bool _is_lval; | |
338 | |
339 // If the target is far we'll need to load the ea of this to | |
340 // a register to reach it. Otherwise if near we can do rip | |
341 // relative addressing. | |
342 | |
343 address _target; | |
344 | |
345 protected: | |
346 // creation | |
347 AddressLiteral() | |
348 : _is_lval(false), | |
349 _target(NULL) | |
350 {} | |
351 | |
352 public: | |
353 | |
354 | |
355 AddressLiteral(address target, relocInfo::relocType rtype); | |
356 | |
357 AddressLiteral(address target, RelocationHolder const& rspec) | |
358 : _rspec(rspec), | |
359 _is_lval(false), | |
360 _target(target) | |
361 {} | |
362 | |
363 AddressLiteral addr() { | |
364 AddressLiteral ret = *this; | |
365 ret._is_lval = true; | |
366 return ret; | |
367 } | |
368 | |
369 | |
370 private: | |
371 | |
372 address target() { return _target; } | |
373 bool is_lval() { return _is_lval; } | |
374 | |
375 relocInfo::relocType reloc() const { return _rspec.type(); } | |
376 const RelocationHolder& rspec() const { return _rspec; } | |
377 | |
378 friend class Assembler; | |
379 friend class MacroAssembler; | |
380 friend class Address; | |
381 friend class LIR_Assembler; | |
382 }; | |
383 | |
384 // Convience classes | |
385 class RuntimeAddress: public AddressLiteral { | |
386 | |
387 public: | |
388 | |
389 RuntimeAddress(address target) : AddressLiteral(target, relocInfo::runtime_call_type) {} | |
390 | |
391 }; | |
392 | |
393 class OopAddress: public AddressLiteral { | |
394 | |
395 public: | |
396 | |
397 OopAddress(address target) : AddressLiteral(target, relocInfo::oop_type){} | |
398 | |
399 }; | |
400 | |
401 class ExternalAddress: public AddressLiteral { | |
2455
479b4b4b6950
6777083: assert(target != __null,"must not be null")
never
parents:
2415
diff
changeset
|
402 private: |
479b4b4b6950
6777083: assert(target != __null,"must not be null")
never
parents:
2415
diff
changeset
|
403 static relocInfo::relocType reloc_for_target(address target) { |
479b4b4b6950
6777083: assert(target != __null,"must not be null")
never
parents:
2415
diff
changeset
|
404 // Sometimes ExternalAddress is used for values which aren't |
479b4b4b6950
6777083: assert(target != __null,"must not be null")
never
parents:
2415
diff
changeset
|
405 // exactly addresses, like the card table base. |
479b4b4b6950
6777083: assert(target != __null,"must not be null")
never
parents:
2415
diff
changeset
|
406 // external_word_type can't be used for values in the first page |
479b4b4b6950
6777083: assert(target != __null,"must not be null")
never
parents:
2415
diff
changeset
|
407 // so just skip the reloc in that case. |
479b4b4b6950
6777083: assert(target != __null,"must not be null")
never
parents:
2415
diff
changeset
|
408 return external_word_Relocation::can_be_relocated(target) ? relocInfo::external_word_type : relocInfo::none; |
479b4b4b6950
6777083: assert(target != __null,"must not be null")
never
parents:
2415
diff
changeset
|
409 } |
479b4b4b6950
6777083: assert(target != __null,"must not be null")
never
parents:
2415
diff
changeset
|
410 |
479b4b4b6950
6777083: assert(target != __null,"must not be null")
never
parents:
2415
diff
changeset
|
411 public: |
479b4b4b6950
6777083: assert(target != __null,"must not be null")
never
parents:
2415
diff
changeset
|
412 |
479b4b4b6950
6777083: assert(target != __null,"must not be null")
never
parents:
2415
diff
changeset
|
413 ExternalAddress(address target) : AddressLiteral(target, reloc_for_target(target)) {} |
0 | 414 |
415 }; | |
416 | |
417 class InternalAddress: public AddressLiteral { | |
418 | |
419 public: | |
420 | |
421 InternalAddress(address target) : AddressLiteral(target, relocInfo::internal_word_type) {} | |
422 | |
423 }; | |
424 | |
425 // x86 can do array addressing as a single operation since disp can be an absolute | |
426 // address amd64 can't. We create a class that expresses the concept but does extra | |
427 // magic on amd64 to get the final result | |
428 | |
429 class ArrayAddress VALUE_OBJ_CLASS_SPEC { | |
430 private: | |
431 | |
432 AddressLiteral _base; | |
433 Address _index; | |
434 | |
435 public: | |
436 | |
437 ArrayAddress() {}; | |
438 ArrayAddress(AddressLiteral base, Address index): _base(base), _index(index) {}; | |
439 AddressLiteral base() { return _base; } | |
440 Address index() { return _index; } | |
441 | |
442 }; | |
443 | |
304 | 444 const int FPUStateSizeInWords = NOT_LP64(27) LP64_ONLY( 512 / wordSize); |
0 | 445 |
446 // The Intel x86/Amd64 Assembler: Pure assembler doing NO optimizations on the instruction | |
447 // level (e.g. mov rax, 0 is not translated into xor rax, rax!); i.e., what you write | |
448 // is what you get. The Assembler is generating code into a CodeBuffer. | |
449 | |
450 class Assembler : public AbstractAssembler { | |
451 friend class AbstractAssembler; // for the non-virtual hack | |
452 friend class LIR_Assembler; // as_Address() | |
304 | 453 friend class StubGenerator; |
0 | 454 |
455 public: | |
456 enum Condition { // The x86 condition codes used for conditional jumps/moves. | |
457 zero = 0x4, | |
458 notZero = 0x5, | |
459 equal = 0x4, | |
460 notEqual = 0x5, | |
461 less = 0xc, | |
462 lessEqual = 0xe, | |
463 greater = 0xf, | |
464 greaterEqual = 0xd, | |
465 below = 0x2, | |
466 belowEqual = 0x6, | |
467 above = 0x7, | |
468 aboveEqual = 0x3, | |
469 overflow = 0x0, | |
470 noOverflow = 0x1, | |
471 carrySet = 0x2, | |
472 carryClear = 0x3, | |
473 negative = 0x8, | |
474 positive = 0x9, | |
475 parity = 0xa, | |
476 noParity = 0xb | |
477 }; | |
478 | |
479 enum Prefix { | |
480 // segment overrides | |
481 CS_segment = 0x2e, | |
482 SS_segment = 0x36, | |
483 DS_segment = 0x3e, | |
484 ES_segment = 0x26, | |
485 FS_segment = 0x64, | |
486 GS_segment = 0x65, | |
487 | |
488 REX = 0x40, | |
489 | |
490 REX_B = 0x41, | |
491 REX_X = 0x42, | |
492 REX_XB = 0x43, | |
493 REX_R = 0x44, | |
494 REX_RB = 0x45, | |
495 REX_RX = 0x46, | |
496 REX_RXB = 0x47, | |
497 | |
498 REX_W = 0x48, | |
499 | |
500 REX_WB = 0x49, | |
501 REX_WX = 0x4A, | |
502 REX_WXB = 0x4B, | |
503 REX_WR = 0x4C, | |
504 REX_WRB = 0x4D, | |
505 REX_WRX = 0x4E, | |
4759 | 506 REX_WRXB = 0x4F, |
507 | |
508 VEX_3bytes = 0xC4, | |
509 VEX_2bytes = 0xC5 | |
510 }; | |
511 | |
512 enum VexPrefix { | |
513 VEX_B = 0x20, | |
514 VEX_X = 0x40, | |
515 VEX_R = 0x80, | |
516 VEX_W = 0x80 | |
517 }; | |
518 | |
519 enum VexSimdPrefix { | |
520 VEX_SIMD_NONE = 0x0, | |
521 VEX_SIMD_66 = 0x1, | |
522 VEX_SIMD_F3 = 0x2, | |
523 VEX_SIMD_F2 = 0x3 | |
524 }; | |
525 | |
526 enum VexOpcode { | |
527 VEX_OPCODE_NONE = 0x0, | |
528 VEX_OPCODE_0F = 0x1, | |
529 VEX_OPCODE_0F_38 = 0x2, | |
530 VEX_OPCODE_0F_3A = 0x3 | |
0 | 531 }; |
532 | |
533 enum WhichOperand { | |
534 // input to locate_operand, and format code for relocations | |
304 | 535 imm_operand = 0, // embedded 32-bit|64-bit immediate operand |
0 | 536 disp32_operand = 1, // embedded 32-bit displacement or address |
537 call32_operand = 2, // embedded 32-bit self-relative displacement | |
304 | 538 #ifndef _LP64 |
0 | 539 _WhichOperand_limit = 3 |
304 | 540 #else |
541 narrow_oop_operand = 3, // embedded 32-bit immediate narrow oop | |
542 _WhichOperand_limit = 4 | |
543 #endif | |
0 | 544 }; |
545 | |
304 | 546 |
547 | |
548 // NOTE: The general philopsophy of the declarations here is that 64bit versions | |
549 // of instructions are freely declared without the need for wrapping them an ifdef. | |
550 // (Some dangerous instructions are ifdef's out of inappropriate jvm's.) | |
551 // In the .cpp file the implementations are wrapped so that they are dropped out | |
552 // of the resulting jvm. This is done mostly to keep the footprint of KERNEL | |
553 // to the size it was prior to merging up the 32bit and 64bit assemblers. | |
554 // | |
555 // This does mean you'll get a linker/runtime error if you use a 64bit only instruction | |
556 // in a 32bit vm. This is somewhat unfortunate but keeps the ifdef noise down. | |
557 | |
558 private: | |
559 | |
560 | |
561 // 64bit prefixes | |
562 int prefix_and_encode(int reg_enc, bool byteinst = false); | |
563 int prefixq_and_encode(int reg_enc); | |
564 | |
565 int prefix_and_encode(int dst_enc, int src_enc, bool byteinst = false); | |
566 int prefixq_and_encode(int dst_enc, int src_enc); | |
567 | |
568 void prefix(Register reg); | |
569 void prefix(Address adr); | |
570 void prefixq(Address adr); | |
571 | |
572 void prefix(Address adr, Register reg, bool byteinst = false); | |
4759 | 573 void prefix(Address adr, XMMRegister reg); |
304 | 574 void prefixq(Address adr, Register reg); |
4759 | 575 void prefixq(Address adr, XMMRegister reg); |
304 | 576 |
577 void prefetch_prefix(Address src); | |
578 | |
4759 | 579 void rex_prefix(Address adr, XMMRegister xreg, |
580 VexSimdPrefix pre, VexOpcode opc, bool rex_w); | |
581 int rex_prefix_and_encode(int dst_enc, int src_enc, | |
582 VexSimdPrefix pre, VexOpcode opc, bool rex_w); | |
583 | |
584 void vex_prefix(bool vex_r, bool vex_b, bool vex_x, bool vex_w, | |
585 int nds_enc, VexSimdPrefix pre, VexOpcode opc, | |
586 bool vector256); | |
587 | |
588 void vex_prefix(Address adr, int nds_enc, int xreg_enc, | |
589 VexSimdPrefix pre, VexOpcode opc, | |
590 bool vex_w, bool vector256); | |
591 | |
4761
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
592 void vex_prefix(XMMRegister dst, XMMRegister nds, Address src, |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
593 VexSimdPrefix pre, bool vector256 = false) { |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
594 vex_prefix(src, nds->encoding(), dst->encoding(), |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
595 pre, VEX_OPCODE_0F, false, vector256); |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
596 } |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
597 |
4759 | 598 int vex_prefix_and_encode(int dst_enc, int nds_enc, int src_enc, |
599 VexSimdPrefix pre, VexOpcode opc, | |
600 bool vex_w, bool vector256); | |
601 | |
4761
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
602 int vex_prefix_and_encode(XMMRegister dst, XMMRegister nds, XMMRegister src, |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
603 VexSimdPrefix pre, bool vector256 = false) { |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
604 return vex_prefix_and_encode(dst->encoding(), nds->encoding(), src->encoding(), |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
605 pre, VEX_OPCODE_0F, false, vector256); |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
606 } |
4759 | 607 |
608 void simd_prefix(XMMRegister xreg, XMMRegister nds, Address adr, | |
609 VexSimdPrefix pre, VexOpcode opc = VEX_OPCODE_0F, | |
610 bool rex_w = false, bool vector256 = false); | |
611 | |
612 void simd_prefix(XMMRegister dst, Address src, | |
613 VexSimdPrefix pre, VexOpcode opc = VEX_OPCODE_0F) { | |
614 simd_prefix(dst, xnoreg, src, pre, opc); | |
615 } | |
616 void simd_prefix(Address dst, XMMRegister src, VexSimdPrefix pre) { | |
617 simd_prefix(src, dst, pre); | |
618 } | |
619 void simd_prefix_q(XMMRegister dst, XMMRegister nds, Address src, | |
620 VexSimdPrefix pre) { | |
621 bool rex_w = true; | |
622 simd_prefix(dst, nds, src, pre, VEX_OPCODE_0F, rex_w); | |
623 } | |
624 | |
625 | |
626 int simd_prefix_and_encode(XMMRegister dst, XMMRegister nds, XMMRegister src, | |
627 VexSimdPrefix pre, VexOpcode opc = VEX_OPCODE_0F, | |
628 bool rex_w = false, bool vector256 = false); | |
629 | |
630 int simd_prefix_and_encode(XMMRegister dst, XMMRegister src, | |
631 VexSimdPrefix pre, VexOpcode opc = VEX_OPCODE_0F) { | |
632 return simd_prefix_and_encode(dst, xnoreg, src, pre, opc); | |
633 } | |
634 | |
635 // Move/convert 32-bit integer value. | |
636 int simd_prefix_and_encode(XMMRegister dst, XMMRegister nds, Register src, | |
637 VexSimdPrefix pre) { | |
638 // It is OK to cast from Register to XMMRegister to pass argument here | |
639 // since only encoding is used in simd_prefix_and_encode() and number of | |
640 // Gen and Xmm registers are the same. | |
641 return simd_prefix_and_encode(dst, nds, as_XMMRegister(src->encoding()), pre); | |
642 } | |
643 int simd_prefix_and_encode(XMMRegister dst, Register src, VexSimdPrefix pre) { | |
644 return simd_prefix_and_encode(dst, xnoreg, src, pre); | |
645 } | |
646 int simd_prefix_and_encode(Register dst, XMMRegister src, | |
647 VexSimdPrefix pre, VexOpcode opc = VEX_OPCODE_0F) { | |
648 return simd_prefix_and_encode(as_XMMRegister(dst->encoding()), xnoreg, src, pre, opc); | |
649 } | |
650 | |
651 // Move/convert 64-bit integer value. | |
652 int simd_prefix_and_encode_q(XMMRegister dst, XMMRegister nds, Register src, | |
653 VexSimdPrefix pre) { | |
654 bool rex_w = true; | |
655 return simd_prefix_and_encode(dst, nds, as_XMMRegister(src->encoding()), pre, VEX_OPCODE_0F, rex_w); | |
656 } | |
657 int simd_prefix_and_encode_q(XMMRegister dst, Register src, VexSimdPrefix pre) { | |
658 return simd_prefix_and_encode_q(dst, xnoreg, src, pre); | |
659 } | |
660 int simd_prefix_and_encode_q(Register dst, XMMRegister src, | |
661 VexSimdPrefix pre, VexOpcode opc = VEX_OPCODE_0F) { | |
662 bool rex_w = true; | |
663 return simd_prefix_and_encode(as_XMMRegister(dst->encoding()), xnoreg, src, pre, opc, rex_w); | |
664 } | |
665 | |
304 | 666 // Helper functions for groups of instructions |
667 void emit_arith_b(int op1, int op2, Register dst, int imm8); | |
668 | |
669 void emit_arith(int op1, int op2, Register dst, int32_t imm32); | |
4947
fd8114661503
7125136: SIGILL on linux amd64 in gc/ArrayJuggle/Juggle29
kvn
parents:
4761
diff
changeset
|
670 // Force generation of a 4 byte immediate value even if it fits into 8bit |
fd8114661503
7125136: SIGILL on linux amd64 in gc/ArrayJuggle/Juggle29
kvn
parents:
4761
diff
changeset
|
671 void emit_arith_imm32(int op1, int op2, Register dst, int32_t imm32); |
304 | 672 // only 32bit?? |
673 void emit_arith(int op1, int op2, Register dst, jobject obj); | |
674 void emit_arith(int op1, int op2, Register dst, Register src); | |
675 | |
676 void emit_operand(Register reg, | |
677 Register base, Register index, Address::ScaleFactor scale, | |
678 int disp, | |
679 RelocationHolder const& rspec, | |
680 int rip_relative_correction = 0); | |
681 | |
682 void emit_operand(Register reg, Address adr, int rip_relative_correction = 0); | |
683 | |
684 // operands that only take the original 32bit registers | |
685 void emit_operand32(Register reg, Address adr); | |
686 | |
687 void emit_operand(XMMRegister reg, | |
688 Register base, Register index, Address::ScaleFactor scale, | |
689 int disp, | |
690 RelocationHolder const& rspec); | |
691 | |
692 void emit_operand(XMMRegister reg, Address adr); | |
693 | |
694 void emit_operand(MMXRegister reg, Address adr); | |
695 | |
696 // workaround gcc (3.2.1-7) bug | |
697 void emit_operand(Address adr, MMXRegister reg); | |
698 | |
699 | |
700 // Immediate-to-memory forms | |
701 void emit_arith_operand(int op1, Register rm, Address adr, int32_t imm32); | |
702 | |
703 void emit_farith(int b1, int b2, int i); | |
704 | |
705 | |
706 protected: | |
707 #ifdef ASSERT | |
708 void check_relocation(RelocationHolder const& rspec, int format); | |
709 #endif | |
710 | |
711 inline void emit_long64(jlong x); | |
712 | |
713 void emit_data(jint data, relocInfo::relocType rtype, int format); | |
714 void emit_data(jint data, RelocationHolder const& rspec, int format); | |
715 void emit_data64(jlong data, relocInfo::relocType rtype, int format = 0); | |
716 void emit_data64(jlong data, RelocationHolder const& rspec, int format = 0); | |
717 | |
718 bool reachable(AddressLiteral adr) NOT_LP64({ return true;}); | |
719 | |
720 // These are all easily abused and hence protected | |
721 | |
722 // 32BIT ONLY SECTION | |
723 #ifndef _LP64 | |
724 // Make these disappear in 64bit mode since they would never be correct | |
725 void cmp_literal32(Register src1, int32_t imm32, RelocationHolder const& rspec); // 32BIT ONLY | |
726 void cmp_literal32(Address src1, int32_t imm32, RelocationHolder const& rspec); // 32BIT ONLY | |
727 | |
642
660978a2a31a
6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents:
624
diff
changeset
|
728 void mov_literal32(Register dst, int32_t imm32, RelocationHolder const& rspec); // 32BIT ONLY |
304 | 729 void mov_literal32(Address dst, int32_t imm32, RelocationHolder const& rspec); // 32BIT ONLY |
730 | |
731 void push_literal32(int32_t imm32, RelocationHolder const& rspec); // 32BIT ONLY | |
732 #else | |
733 // 64BIT ONLY SECTION | |
734 void mov_literal64(Register dst, intptr_t imm64, RelocationHolder const& rspec); // 64BIT ONLY | |
642
660978a2a31a
6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents:
624
diff
changeset
|
735 |
660978a2a31a
6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents:
624
diff
changeset
|
736 void cmp_narrow_oop(Register src1, int32_t imm32, RelocationHolder const& rspec); |
660978a2a31a
6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents:
624
diff
changeset
|
737 void cmp_narrow_oop(Address src1, int32_t imm32, RelocationHolder const& rspec); |
660978a2a31a
6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents:
624
diff
changeset
|
738 |
660978a2a31a
6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents:
624
diff
changeset
|
739 void mov_narrow_oop(Register dst, int32_t imm32, RelocationHolder const& rspec); |
660978a2a31a
6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents:
624
diff
changeset
|
740 void mov_narrow_oop(Address dst, int32_t imm32, RelocationHolder const& rspec); |
304 | 741 #endif // _LP64 |
742 | |
743 // These are unique in that we are ensured by the caller that the 32bit | |
744 // relative in these instructions will always be able to reach the potentially | |
745 // 64bit address described by entry. Since they can take a 64bit address they | |
746 // don't have the 32 suffix like the other instructions in this class. | |
747 | |
748 void call_literal(address entry, RelocationHolder const& rspec); | |
749 void jmp_literal(address entry, RelocationHolder const& rspec); | |
750 | |
751 // Avoid using directly section | |
752 // Instructions in this section are actually usable by anyone without danger | |
753 // of failure but have performance issues that are addressed my enhanced | |
754 // instructions which will do the proper thing base on the particular cpu. | |
755 // We protect them because we don't trust you... | |
756 | |
757 // Don't use next inc() and dec() methods directly. INC & DEC instructions | |
758 // could cause a partial flag stall since they don't set CF flag. | |
759 // Use MacroAssembler::decrement() & MacroAssembler::increment() methods | |
760 // which call inc() & dec() or add() & sub() in accordance with | |
761 // the product flag UseIncDec value. | |
762 | |
763 void decl(Register dst); | |
764 void decl(Address dst); | |
765 void decq(Register dst); | |
766 void decq(Address dst); | |
767 | |
768 void incl(Register dst); | |
769 void incl(Address dst); | |
770 void incq(Register dst); | |
771 void incq(Address dst); | |
772 | |
773 // New cpus require use of movsd and movss to avoid partial register stall | |
774 // when loading from memory. But for old Opteron use movlpd instead of movsd. | |
775 // The selection is done in MacroAssembler::movdbl() and movflt(). | |
776 | |
777 // Move Scalar Single-Precision Floating-Point Values | |
778 void movss(XMMRegister dst, Address src); | |
779 void movss(XMMRegister dst, XMMRegister src); | |
780 void movss(Address dst, XMMRegister src); | |
781 | |
782 // Move Scalar Double-Precision Floating-Point Values | |
783 void movsd(XMMRegister dst, Address src); | |
784 void movsd(XMMRegister dst, XMMRegister src); | |
785 void movsd(Address dst, XMMRegister src); | |
786 void movlpd(XMMRegister dst, Address src); | |
787 | |
788 // New cpus require use of movaps and movapd to avoid partial register stall | |
789 // when moving between registers. | |
790 void movaps(XMMRegister dst, XMMRegister src); | |
791 void movapd(XMMRegister dst, XMMRegister src); | |
792 | |
793 // End avoid using directly | |
794 | |
795 | |
796 // Instruction prefixes | |
797 void prefix(Prefix p); | |
798 | |
0 | 799 public: |
800 | |
801 // Creation | |
802 Assembler(CodeBuffer* code) : AbstractAssembler(code) {} | |
803 | |
804 // Decoding | |
805 static address locate_operand(address inst, WhichOperand which); | |
806 static address locate_next_instruction(address inst); | |
807 | |
304 | 808 // Utilities |
2404
b40d4fa697bf
6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents:
2320
diff
changeset
|
809 static bool is_polling_page_far() NOT_LP64({ return false;}); |
b40d4fa697bf
6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents:
2320
diff
changeset
|
810 |
304 | 811 // Generic instructions |
812 // Does 32bit or 64bit as needed for the platform. In some sense these | |
813 // belong in macro assembler but there is no need for both varieties to exist | |
814 | |
815 void lea(Register dst, Address src); | |
816 | |
817 void mov(Register dst, Register src); | |
818 | |
819 void pusha(); | |
820 void popa(); | |
821 | |
822 void pushf(); | |
823 void popf(); | |
824 | |
825 void push(int32_t imm32); | |
826 | |
827 void push(Register src); | |
828 | |
829 void pop(Register dst); | |
830 | |
831 // These are dummies to prevent surprise implicit conversions to Register | |
832 void push(void* v); | |
833 void pop(void* v); | |
834 | |
835 // These do register sized moves/scans | |
836 void rep_mov(); | |
837 void rep_set(); | |
838 void repne_scan(); | |
839 #ifdef _LP64 | |
840 void repne_scanl(); | |
841 #endif | |
842 | |
843 // Vanilla instructions in lexical order | |
844 | |
2100
b1a2afa37ec4
7003271: Hotspot should track cumulative Java heap bytes allocated on a per-thread basis
phh
parents:
2008
diff
changeset
|
845 void adcl(Address dst, int32_t imm32); |
b1a2afa37ec4
7003271: Hotspot should track cumulative Java heap bytes allocated on a per-thread basis
phh
parents:
2008
diff
changeset
|
846 void adcl(Address dst, Register src); |
304 | 847 void adcl(Register dst, int32_t imm32); |
0 | 848 void adcl(Register dst, Address src); |
849 void adcl(Register dst, Register src); | |
850 | |
304 | 851 void adcq(Register dst, int32_t imm32); |
852 void adcq(Register dst, Address src); | |
853 void adcq(Register dst, Register src); | |
854 | |
855 void addl(Address dst, int32_t imm32); | |
0 | 856 void addl(Address dst, Register src); |
304 | 857 void addl(Register dst, int32_t imm32); |
0 | 858 void addl(Register dst, Address src); |
859 void addl(Register dst, Register src); | |
860 | |
304 | 861 void addq(Address dst, int32_t imm32); |
862 void addq(Address dst, Register src); | |
863 void addq(Register dst, int32_t imm32); | |
864 void addq(Register dst, Address src); | |
865 void addq(Register dst, Register src); | |
866 | |
0 | 867 void addr_nop_4(); |
868 void addr_nop_5(); | |
869 void addr_nop_7(); | |
870 void addr_nop_8(); | |
871 | |
304 | 872 // Add Scalar Double-Precision Floating-Point Values |
873 void addsd(XMMRegister dst, Address src); | |
874 void addsd(XMMRegister dst, XMMRegister src); | |
875 | |
876 // Add Scalar Single-Precision Floating-Point Values | |
877 void addss(XMMRegister dst, Address src); | |
878 void addss(XMMRegister dst, XMMRegister src); | |
879 | |
4759 | 880 void andl(Address dst, int32_t imm32); |
304 | 881 void andl(Register dst, int32_t imm32); |
882 void andl(Register dst, Address src); | |
883 void andl(Register dst, Register src); | |
884 | |
3783 | 885 void andq(Address dst, int32_t imm32); |
304 | 886 void andq(Register dst, int32_t imm32); |
887 void andq(Register dst, Address src); | |
888 void andq(Register dst, Register src); | |
889 | |
890 // Bitwise Logical AND of Packed Double-Precision Floating-Point Values | |
891 void andpd(XMMRegister dst, XMMRegister src); | |
892 | |
4759 | 893 // Bitwise Logical AND of Packed Single-Precision Floating-Point Values |
894 void andps(XMMRegister dst, XMMRegister src); | |
895 | |
775
93c14e5562c4
6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents:
710
diff
changeset
|
896 void bsfl(Register dst, Register src); |
93c14e5562c4
6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents:
710
diff
changeset
|
897 void bsrl(Register dst, Register src); |
93c14e5562c4
6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents:
710
diff
changeset
|
898 |
93c14e5562c4
6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents:
710
diff
changeset
|
899 #ifdef _LP64 |
93c14e5562c4
6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents:
710
diff
changeset
|
900 void bsfq(Register dst, Register src); |
93c14e5562c4
6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents:
710
diff
changeset
|
901 void bsrq(Register dst, Register src); |
93c14e5562c4
6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents:
710
diff
changeset
|
902 #endif |
93c14e5562c4
6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents:
710
diff
changeset
|
903 |
304 | 904 void bswapl(Register reg); |
905 | |
906 void bswapq(Register reg); | |
907 | |
0 | 908 void call(Label& L, relocInfo::relocType rtype); |
909 void call(Register reg); // push pc; pc <- reg | |
910 void call(Address adr); // push pc; pc <- adr | |
911 | |
304 | 912 void cdql(); |
913 | |
914 void cdqq(); | |
915 | |
916 void cld() { emit_byte(0xfc); } | |
917 | |
918 void clflush(Address adr); | |
919 | |
920 void cmovl(Condition cc, Register dst, Register src); | |
921 void cmovl(Condition cc, Register dst, Address src); | |
922 | |
923 void cmovq(Condition cc, Register dst, Register src); | |
924 void cmovq(Condition cc, Register dst, Address src); | |
925 | |
926 | |
927 void cmpb(Address dst, int imm8); | |
928 | |
929 void cmpl(Address dst, int32_t imm32); | |
930 | |
931 void cmpl(Register dst, int32_t imm32); | |
932 void cmpl(Register dst, Register src); | |
933 void cmpl(Register dst, Address src); | |
934 | |
935 void cmpq(Address dst, int32_t imm32); | |
936 void cmpq(Address dst, Register src); | |
937 | |
938 void cmpq(Register dst, int32_t imm32); | |
939 void cmpq(Register dst, Register src); | |
940 void cmpq(Register dst, Address src); | |
941 | |
942 // these are dummies used to catch attempting to convert NULL to Register | |
943 void cmpl(Register dst, void* junk); // dummy | |
944 void cmpq(Register dst, void* junk); // dummy | |
945 | |
946 void cmpw(Address dst, int imm16); | |
947 | |
948 void cmpxchg8 (Address adr); | |
949 | |
950 void cmpxchgl(Register reg, Address adr); | |
951 | |
952 void cmpxchgq(Register reg, Address adr); | |
953 | |
954 // Ordered Compare Scalar Double-Precision Floating-Point Values and set EFLAGS | |
955 void comisd(XMMRegister dst, Address src); | |
4759 | 956 void comisd(XMMRegister dst, XMMRegister src); |
304 | 957 |
958 // Ordered Compare Scalar Single-Precision Floating-Point Values and set EFLAGS | |
959 void comiss(XMMRegister dst, Address src); | |
4759 | 960 void comiss(XMMRegister dst, XMMRegister src); |
304 | 961 |
962 // Identify processor type and features | |
963 void cpuid() { | |
964 emit_byte(0x0F); | |
965 emit_byte(0xA2); | |
966 } | |
967 | |
968 // Convert Scalar Double-Precision Floating-Point Value to Scalar Single-Precision Floating-Point Value | |
969 void cvtsd2ss(XMMRegister dst, XMMRegister src); | |
4759 | 970 void cvtsd2ss(XMMRegister dst, Address src); |
304 | 971 |
972 // Convert Doubleword Integer to Scalar Double-Precision Floating-Point Value | |
973 void cvtsi2sdl(XMMRegister dst, Register src); | |
4759 | 974 void cvtsi2sdl(XMMRegister dst, Address src); |
304 | 975 void cvtsi2sdq(XMMRegister dst, Register src); |
4759 | 976 void cvtsi2sdq(XMMRegister dst, Address src); |
304 | 977 |
978 // Convert Doubleword Integer to Scalar Single-Precision Floating-Point Value | |
979 void cvtsi2ssl(XMMRegister dst, Register src); | |
4759 | 980 void cvtsi2ssl(XMMRegister dst, Address src); |
304 | 981 void cvtsi2ssq(XMMRegister dst, Register src); |
4759 | 982 void cvtsi2ssq(XMMRegister dst, Address src); |
304 | 983 |
984 // Convert Packed Signed Doubleword Integers to Packed Double-Precision Floating-Point Value | |
985 void cvtdq2pd(XMMRegister dst, XMMRegister src); | |
986 | |
987 // Convert Packed Signed Doubleword Integers to Packed Single-Precision Floating-Point Value | |
988 void cvtdq2ps(XMMRegister dst, XMMRegister src); | |
989 | |
990 // Convert Scalar Single-Precision Floating-Point Value to Scalar Double-Precision Floating-Point Value | |
991 void cvtss2sd(XMMRegister dst, XMMRegister src); | |
4759 | 992 void cvtss2sd(XMMRegister dst, Address src); |
304 | 993 |
994 // Convert with Truncation Scalar Double-Precision Floating-Point Value to Doubleword Integer | |
995 void cvttsd2sil(Register dst, Address src); | |
996 void cvttsd2sil(Register dst, XMMRegister src); | |
997 void cvttsd2siq(Register dst, XMMRegister src); | |
998 | |
999 // Convert with Truncation Scalar Single-Precision Floating-Point Value to Doubleword Integer | |
1000 void cvttss2sil(Register dst, XMMRegister src); | |
1001 void cvttss2siq(Register dst, XMMRegister src); | |
1002 | |
1003 // Divide Scalar Double-Precision Floating-Point Values | |
1004 void divsd(XMMRegister dst, Address src); | |
1005 void divsd(XMMRegister dst, XMMRegister src); | |
1006 | |
1007 // Divide Scalar Single-Precision Floating-Point Values | |
1008 void divss(XMMRegister dst, Address src); | |
1009 void divss(XMMRegister dst, XMMRegister src); | |
1010 | |
1011 void emms(); | |
1012 | |
1013 void fabs(); | |
1014 | |
1015 void fadd(int i); | |
1016 | |
1017 void fadd_d(Address src); | |
1018 void fadd_s(Address src); | |
1019 | |
1020 // "Alternate" versions of x87 instructions place result down in FPU | |
1021 // stack instead of on TOS | |
1022 | |
1023 void fadda(int i); // "alternate" fadd | |
1024 void faddp(int i = 1); | |
1025 | |
1026 void fchs(); | |
1027 | |
1028 void fcom(int i); | |
1029 | |
1030 void fcomp(int i = 1); | |
1031 void fcomp_d(Address src); | |
1032 void fcomp_s(Address src); | |
1033 | |
1034 void fcompp(); | |
1035 | |
1036 void fcos(); | |
1037 | |
1038 void fdecstp(); | |
1039 | |
1040 void fdiv(int i); | |
1041 void fdiv_d(Address src); | |
1042 void fdivr_s(Address src); | |
1043 void fdiva(int i); // "alternate" fdiv | |
1044 void fdivp(int i = 1); | |
1045 | |
1046 void fdivr(int i); | |
1047 void fdivr_d(Address src); | |
1048 void fdiv_s(Address src); | |
1049 | |
1050 void fdivra(int i); // "alternate" reversed fdiv | |
1051 | |
1052 void fdivrp(int i = 1); | |
1053 | |
1054 void ffree(int i = 0); | |
1055 | |
1056 void fild_d(Address adr); | |
1057 void fild_s(Address adr); | |
1058 | |
1059 void fincstp(); | |
1060 | |
1061 void finit(); | |
1062 | |
1063 void fist_s (Address adr); | |
1064 void fistp_d(Address adr); | |
1065 void fistp_s(Address adr); | |
1066 | |
1067 void fld1(); | |
1068 | |
1069 void fld_d(Address adr); | |
1070 void fld_s(Address adr); | |
1071 void fld_s(int index); | |
1072 void fld_x(Address adr); // extended-precision (80-bit) format | |
1073 | |
1074 void fldcw(Address src); | |
1075 | |
1076 void fldenv(Address src); | |
1077 | |
1078 void fldlg2(); | |
1079 | |
1080 void fldln2(); | |
1081 | |
1082 void fldz(); | |
1083 | |
1084 void flog(); | |
1085 void flog10(); | |
1086 | |
1087 void fmul(int i); | |
1088 | |
1089 void fmul_d(Address src); | |
1090 void fmul_s(Address src); | |
1091 | |
1092 void fmula(int i); // "alternate" fmul | |
1093 | |
1094 void fmulp(int i = 1); | |
1095 | |
1096 void fnsave(Address dst); | |
1097 | |
1098 void fnstcw(Address src); | |
1099 | |
1100 void fnstsw_ax(); | |
1101 | |
1102 void fprem(); | |
1103 void fprem1(); | |
1104 | |
1105 void frstor(Address src); | |
1106 | |
1107 void fsin(); | |
1108 | |
1109 void fsqrt(); | |
1110 | |
1111 void fst_d(Address adr); | |
1112 void fst_s(Address adr); | |
1113 | |
1114 void fstp_d(Address adr); | |
1115 void fstp_d(int index); | |
1116 void fstp_s(Address adr); | |
1117 void fstp_x(Address adr); // extended-precision (80-bit) format | |
1118 | |
1119 void fsub(int i); | |
1120 void fsub_d(Address src); | |
1121 void fsub_s(Address src); | |
1122 | |
1123 void fsuba(int i); // "alternate" fsub | |
1124 | |
1125 void fsubp(int i = 1); | |
1126 | |
1127 void fsubr(int i); | |
1128 void fsubr_d(Address src); | |
1129 void fsubr_s(Address src); | |
1130 | |
1131 void fsubra(int i); // "alternate" reversed fsub | |
1132 | |
1133 void fsubrp(int i = 1); | |
1134 | |
1135 void ftan(); | |
1136 | |
1137 void ftst(); | |
1138 | |
1139 void fucomi(int i = 1); | |
1140 void fucomip(int i = 1); | |
1141 | |
1142 void fwait(); | |
1143 | |
1144 void fxch(int i = 1); | |
1145 | |
1146 void fxrstor(Address src); | |
1147 | |
1148 void fxsave(Address dst); | |
1149 | |
1150 void fyl2x(); | |
1151 | |
1152 void hlt(); | |
1153 | |
1154 void idivl(Register src); | |
1920 | 1155 void divl(Register src); // Unsigned division |
304 | 1156 |
1157 void idivq(Register src); | |
1158 | |
1159 void imull(Register dst, Register src); | |
1160 void imull(Register dst, Register src, int value); | |
1161 | |
1162 void imulq(Register dst, Register src); | |
1163 void imulq(Register dst, Register src, int value); | |
1164 | |
0 | 1165 |
1166 // jcc is the generic conditional branch generator to run- | |
1167 // time routines, jcc is used for branches to labels. jcc | |
1168 // takes a branch opcode (cc) and a label (L) and generates | |
1169 // either a backward branch or a forward branch and links it | |
1170 // to the label fixup chain. Usage: | |
1171 // | |
1172 // Label L; // unbound label | |
1173 // jcc(cc, L); // forward branch to unbound label | |
1174 // bind(L); // bind label to the current pc | |
1175 // jcc(cc, L); // backward branch to bound label | |
1176 // bind(L); // illegal: a label may be bound only once | |
1177 // | |
1178 // Note: The same Label can be used for forward and backward branches | |
1179 // but it may be bound only once. | |
1180 | |
3851 | 1181 void jcc(Condition cc, Label& L, bool maybe_short = true); |
0 | 1182 |
1183 // Conditional jump to a 8-bit offset to L. | |
1184 // WARNING: be very careful using this for forward jumps. If the label is | |
1185 // not bound within an 8-bit offset of this instruction, a run-time error | |
1186 // will occur. | |
1187 void jccb(Condition cc, Label& L); | |
1188 | |
304 | 1189 void jmp(Address entry); // pc <- entry |
1190 | |
1191 // Label operations & relative jumps (PPUM Appendix D) | |
3851 | 1192 void jmp(Label& L, bool maybe_short = true); // unconditional jump to L |
304 | 1193 |
1194 void jmp(Register entry); // pc <- entry | |
1195 | |
1196 // Unconditional 8-bit offset jump to L. | |
1197 // WARNING: be very careful using this for forward jumps. If the label is | |
1198 // not bound within an 8-bit offset of this instruction, a run-time error | |
1199 // will occur. | |
1200 void jmpb(Label& L); | |
1201 | |
1202 void ldmxcsr( Address src ); | |
1203 | |
1204 void leal(Register dst, Address src); | |
1205 | |
1206 void leaq(Register dst, Address src); | |
1207 | |
1208 void lfence() { | |
1209 emit_byte(0x0F); | |
1210 emit_byte(0xAE); | |
1211 emit_byte(0xE8); | |
1212 } | |
1213 | |
1214 void lock(); | |
1215 | |
775
93c14e5562c4
6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents:
710
diff
changeset
|
1216 void lzcntl(Register dst, Register src); |
93c14e5562c4
6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents:
710
diff
changeset
|
1217 |
93c14e5562c4
6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents:
710
diff
changeset
|
1218 #ifdef _LP64 |
93c14e5562c4
6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents:
710
diff
changeset
|
1219 void lzcntq(Register dst, Register src); |
93c14e5562c4
6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents:
710
diff
changeset
|
1220 #endif |
93c14e5562c4
6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents:
710
diff
changeset
|
1221 |
304 | 1222 enum Membar_mask_bits { |
1223 StoreStore = 1 << 3, | |
1224 LoadStore = 1 << 2, | |
1225 StoreLoad = 1 << 1, | |
1226 LoadLoad = 1 << 0 | |
1227 }; | |
1228 | |
671
d0994e5bebce
6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents:
665
diff
changeset
|
1229 // Serializes memory and blows flags |
304 | 1230 void membar(Membar_mask_bits order_constraint) { |
671
d0994e5bebce
6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents:
665
diff
changeset
|
1231 if (os::is_MP()) { |
d0994e5bebce
6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents:
665
diff
changeset
|
1232 // We only have to handle StoreLoad |
d0994e5bebce
6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents:
665
diff
changeset
|
1233 if (order_constraint & StoreLoad) { |
d0994e5bebce
6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents:
665
diff
changeset
|
1234 // All usable chips support "locked" instructions which suffice |
d0994e5bebce
6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents:
665
diff
changeset
|
1235 // as barriers, and are much faster than the alternative of |
d0994e5bebce
6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents:
665
diff
changeset
|
1236 // using cpuid instruction. We use here a locked add [esp],0. |
d0994e5bebce
6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents:
665
diff
changeset
|
1237 // This is conveniently otherwise a no-op except for blowing |
d0994e5bebce
6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents:
665
diff
changeset
|
1238 // flags. |
d0994e5bebce
6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents:
665
diff
changeset
|
1239 // Any change to this code may need to revisit other places in |
d0994e5bebce
6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents:
665
diff
changeset
|
1240 // the code where this idiom is used, in particular the |
d0994e5bebce
6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents:
665
diff
changeset
|
1241 // orderAccess code. |
d0994e5bebce
6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents:
665
diff
changeset
|
1242 lock(); |
d0994e5bebce
6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents:
665
diff
changeset
|
1243 addl(Address(rsp, 0), 0);// Assert the lock# signal here |
d0994e5bebce
6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents:
665
diff
changeset
|
1244 } |
d0994e5bebce
6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents:
665
diff
changeset
|
1245 } |
304 | 1246 } |
1247 | |
1248 void mfence(); | |
1249 | |
1250 // Moves | |
1251 | |
1252 void mov64(Register dst, int64_t imm64); | |
1253 | |
1254 void movb(Address dst, Register src); | |
1255 void movb(Address dst, int imm8); | |
1256 void movb(Register dst, Address src); | |
1257 | |
1258 void movdl(XMMRegister dst, Register src); | |
1259 void movdl(Register dst, XMMRegister src); | |
2320
41d4973cf100
6942326: x86 code in string_indexof() could read beyond reserved heap space
kvn
parents:
2262
diff
changeset
|
1260 void movdl(XMMRegister dst, Address src); |
304 | 1261 |
1262 // Move Double Quadword | |
1263 void movdq(XMMRegister dst, Register src); | |
1264 void movdq(Register dst, XMMRegister src); | |
1265 | |
1266 // Move Aligned Double Quadword | |
1267 void movdqa(XMMRegister dst, XMMRegister src); | |
1268 | |
405 | 1269 // Move Unaligned Double Quadword |
1270 void movdqu(Address dst, XMMRegister src); | |
1271 void movdqu(XMMRegister dst, Address src); | |
1272 void movdqu(XMMRegister dst, XMMRegister src); | |
1273 | |
304 | 1274 void movl(Register dst, int32_t imm32); |
1275 void movl(Address dst, int32_t imm32); | |
1276 void movl(Register dst, Register src); | |
1277 void movl(Register dst, Address src); | |
1278 void movl(Address dst, Register src); | |
1279 | |
1280 // These dummies prevent using movl from converting a zero (like NULL) into Register | |
1281 // by giving the compiler two choices it can't resolve | |
1282 | |
1283 void movl(Address dst, void* junk); | |
1284 void movl(Register dst, void* junk); | |
1285 | |
1286 #ifdef _LP64 | |
1287 void movq(Register dst, Register src); | |
1288 void movq(Register dst, Address src); | |
2100
b1a2afa37ec4
7003271: Hotspot should track cumulative Java heap bytes allocated on a per-thread basis
phh
parents:
2008
diff
changeset
|
1289 void movq(Address dst, Register src); |
304 | 1290 #endif |
1291 | |
1292 void movq(Address dst, MMXRegister src ); | |
1293 void movq(MMXRegister dst, Address src ); | |
1294 | |
1295 #ifdef _LP64 | |
1296 // These dummies prevent using movq from converting a zero (like NULL) into Register | |
1297 // by giving the compiler two choices it can't resolve | |
1298 | |
1299 void movq(Address dst, void* dummy); | |
1300 void movq(Register dst, void* dummy); | |
1301 #endif | |
1302 | |
1303 // Move Quadword | |
1304 void movq(Address dst, XMMRegister src); | |
1305 void movq(XMMRegister dst, Address src); | |
1306 | |
1307 void movsbl(Register dst, Address src); | |
1308 void movsbl(Register dst, Register src); | |
1309 | |
1310 #ifdef _LP64 | |
624 | 1311 void movsbq(Register dst, Address src); |
1312 void movsbq(Register dst, Register src); | |
1313 | |
304 | 1314 // Move signed 32bit immediate to 64bit extending sign |
2100
b1a2afa37ec4
7003271: Hotspot should track cumulative Java heap bytes allocated on a per-thread basis
phh
parents:
2008
diff
changeset
|
1315 void movslq(Address dst, int32_t imm64); |
304 | 1316 void movslq(Register dst, int32_t imm64); |
1317 | |
1318 void movslq(Register dst, Address src); | |
1319 void movslq(Register dst, Register src); | |
1320 void movslq(Register dst, void* src); // Dummy declaration to cause NULL to be ambiguous | |
1321 #endif | |
1322 | |
1323 void movswl(Register dst, Address src); | |
1324 void movswl(Register dst, Register src); | |
1325 | |
624 | 1326 #ifdef _LP64 |
1327 void movswq(Register dst, Address src); | |
1328 void movswq(Register dst, Register src); | |
1329 #endif | |
1330 | |
304 | 1331 void movw(Address dst, int imm16); |
1332 void movw(Register dst, Address src); | |
1333 void movw(Address dst, Register src); | |
1334 | |
1335 void movzbl(Register dst, Address src); | |
1336 void movzbl(Register dst, Register src); | |
1337 | |
624 | 1338 #ifdef _LP64 |
1339 void movzbq(Register dst, Address src); | |
1340 void movzbq(Register dst, Register src); | |
1341 #endif | |
1342 | |
304 | 1343 void movzwl(Register dst, Address src); |
1344 void movzwl(Register dst, Register src); | |
1345 | |
624 | 1346 #ifdef _LP64 |
1347 void movzwq(Register dst, Address src); | |
1348 void movzwq(Register dst, Register src); | |
1349 #endif | |
1350 | |
304 | 1351 void mull(Address src); |
1352 void mull(Register src); | |
1353 | |
1354 // Multiply Scalar Double-Precision Floating-Point Values | |
1355 void mulsd(XMMRegister dst, Address src); | |
1356 void mulsd(XMMRegister dst, XMMRegister src); | |
1357 | |
1358 // Multiply Scalar Single-Precision Floating-Point Values | |
1359 void mulss(XMMRegister dst, Address src); | |
1360 void mulss(XMMRegister dst, XMMRegister src); | |
1361 | |
1362 void negl(Register dst); | |
1363 | |
1364 #ifdef _LP64 | |
1365 void negq(Register dst); | |
1366 #endif | |
1367 | |
1368 void nop(int i = 1); | |
1369 | |
1370 void notl(Register dst); | |
1371 | |
1372 #ifdef _LP64 | |
1373 void notq(Register dst); | |
1374 #endif | |
1375 | |
1376 void orl(Address dst, int32_t imm32); | |
1377 void orl(Register dst, int32_t imm32); | |
1378 void orl(Register dst, Address src); | |
1379 void orl(Register dst, Register src); | |
1380 | |
1381 void orq(Address dst, int32_t imm32); | |
1382 void orq(Register dst, int32_t imm32); | |
1383 void orq(Register dst, Address src); | |
1384 void orq(Register dst, Register src); | |
1385 | |
4759 | 1386 // Pack with unsigned saturation |
1387 void packuswb(XMMRegister dst, XMMRegister src); | |
1388 void packuswb(XMMRegister dst, Address src); | |
1389 | |
681 | 1390 // SSE4.2 string instructions |
1391 void pcmpestri(XMMRegister xmm1, XMMRegister xmm2, int imm8); | |
1392 void pcmpestri(XMMRegister xmm1, Address src, int imm8); | |
1393 | |
4759 | 1394 // SSE4.1 packed move |
1395 void pmovzxbw(XMMRegister dst, XMMRegister src); | |
1396 void pmovzxbw(XMMRegister dst, Address src); | |
1397 | |
1060 | 1398 #ifndef _LP64 // no 32bit push/pop on amd64 |
304 | 1399 void popl(Address dst); |
1060 | 1400 #endif |
304 | 1401 |
1402 #ifdef _LP64 | |
1403 void popq(Address dst); | |
1404 #endif | |
1405 | |
643
c771b7f43bbf
6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents:
642
diff
changeset
|
1406 void popcntl(Register dst, Address src); |
c771b7f43bbf
6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents:
642
diff
changeset
|
1407 void popcntl(Register dst, Register src); |
c771b7f43bbf
6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents:
642
diff
changeset
|
1408 |
c771b7f43bbf
6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents:
642
diff
changeset
|
1409 #ifdef _LP64 |
c771b7f43bbf
6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents:
642
diff
changeset
|
1410 void popcntq(Register dst, Address src); |
c771b7f43bbf
6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents:
642
diff
changeset
|
1411 void popcntq(Register dst, Register src); |
c771b7f43bbf
6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents:
642
diff
changeset
|
1412 #endif |
c771b7f43bbf
6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents:
642
diff
changeset
|
1413 |
304 | 1414 // Prefetches (SSE, SSE2, 3DNOW only) |
1415 | |
1416 void prefetchnta(Address src); | |
1417 void prefetchr(Address src); | |
1418 void prefetcht0(Address src); | |
1419 void prefetcht1(Address src); | |
1420 void prefetcht2(Address src); | |
1421 void prefetchw(Address src); | |
1422 | |
2262 | 1423 // POR - Bitwise logical OR |
1424 void por(XMMRegister dst, XMMRegister src); | |
4759 | 1425 void por(XMMRegister dst, Address src); |
2262 | 1426 |
304 | 1427 // Shuffle Packed Doublewords |
1428 void pshufd(XMMRegister dst, XMMRegister src, int mode); | |
1429 void pshufd(XMMRegister dst, Address src, int mode); | |
1430 | |
1431 // Shuffle Packed Low Words | |
1432 void pshuflw(XMMRegister dst, XMMRegister src, int mode); | |
1433 void pshuflw(XMMRegister dst, Address src, int mode); | |
1434 | |
2320
41d4973cf100
6942326: x86 code in string_indexof() could read beyond reserved heap space
kvn
parents:
2262
diff
changeset
|
1435 // Shift Right by bits Logical Quadword Immediate |
304 | 1436 void psrlq(XMMRegister dst, int shift); |
1437 | |
2320
41d4973cf100
6942326: x86 code in string_indexof() could read beyond reserved heap space
kvn
parents:
2262
diff
changeset
|
1438 // Shift Right by bytes Logical DoubleQuadword Immediate |
41d4973cf100
6942326: x86 code in string_indexof() could read beyond reserved heap space
kvn
parents:
2262
diff
changeset
|
1439 void psrldq(XMMRegister dst, int shift); |
41d4973cf100
6942326: x86 code in string_indexof() could read beyond reserved heap space
kvn
parents:
2262
diff
changeset
|
1440 |
681 | 1441 // Logical Compare Double Quadword |
1442 void ptest(XMMRegister dst, XMMRegister src); | |
1443 void ptest(XMMRegister dst, Address src); | |
1444 | |
304 | 1445 // Interleave Low Bytes |
1446 void punpcklbw(XMMRegister dst, XMMRegister src); | |
4759 | 1447 void punpcklbw(XMMRegister dst, Address src); |
1448 | |
1449 // Interleave Low Doublewords | |
1450 void punpckldq(XMMRegister dst, XMMRegister src); | |
1451 void punpckldq(XMMRegister dst, Address src); | |
304 | 1452 |
1060 | 1453 #ifndef _LP64 // no 32bit push/pop on amd64 |
304 | 1454 void pushl(Address src); |
1060 | 1455 #endif |
304 | 1456 |
1457 void pushq(Address src); | |
1458 | |
1459 // Xor Packed Byte Integer Values | |
1460 void pxor(XMMRegister dst, Address src); | |
1461 void pxor(XMMRegister dst, XMMRegister src); | |
1462 | |
1463 void rcll(Register dst, int imm8); | |
1464 | |
1465 void rclq(Register dst, int imm8); | |
1466 | |
1467 void ret(int imm16); | |
0 | 1468 |
1469 void sahf(); | |
1470 | |
304 | 1471 void sarl(Register dst, int imm8); |
1472 void sarl(Register dst); | |
1473 | |
1474 void sarq(Register dst, int imm8); | |
1475 void sarq(Register dst); | |
1476 | |
1477 void sbbl(Address dst, int32_t imm32); | |
1478 void sbbl(Register dst, int32_t imm32); | |
1479 void sbbl(Register dst, Address src); | |
1480 void sbbl(Register dst, Register src); | |
1481 | |
1482 void sbbq(Address dst, int32_t imm32); | |
1483 void sbbq(Register dst, int32_t imm32); | |
1484 void sbbq(Register dst, Address src); | |
1485 void sbbq(Register dst, Register src); | |
1486 | |
1487 void setb(Condition cc, Register dst); | |
1488 | |
1489 void shldl(Register dst, Register src); | |
1490 | |
1491 void shll(Register dst, int imm8); | |
1492 void shll(Register dst); | |
1493 | |
1494 void shlq(Register dst, int imm8); | |
1495 void shlq(Register dst); | |
1496 | |
1497 void shrdl(Register dst, Register src); | |
1498 | |
1499 void shrl(Register dst, int imm8); | |
1500 void shrl(Register dst); | |
1501 | |
1502 void shrq(Register dst, int imm8); | |
1503 void shrq(Register dst); | |
1504 | |
1505 void smovl(); // QQQ generic? | |
1506 | |
1507 // Compute Square Root of Scalar Double-Precision Floating-Point Value | |
1508 void sqrtsd(XMMRegister dst, Address src); | |
1509 void sqrtsd(XMMRegister dst, XMMRegister src); | |
1510 | |
2008 | 1511 // Compute Square Root of Scalar Single-Precision Floating-Point Value |
1512 void sqrtss(XMMRegister dst, Address src); | |
1513 void sqrtss(XMMRegister dst, XMMRegister src); | |
1514 | |
304 | 1515 void std() { emit_byte(0xfd); } |
1516 | |
1517 void stmxcsr( Address dst ); | |
1518 | |
1519 void subl(Address dst, int32_t imm32); | |
1520 void subl(Address dst, Register src); | |
1521 void subl(Register dst, int32_t imm32); | |
1522 void subl(Register dst, Address src); | |
1523 void subl(Register dst, Register src); | |
1524 | |
1525 void subq(Address dst, int32_t imm32); | |
1526 void subq(Address dst, Register src); | |
1527 void subq(Register dst, int32_t imm32); | |
1528 void subq(Register dst, Address src); | |
1529 void subq(Register dst, Register src); | |
1530 | |
4947
fd8114661503
7125136: SIGILL on linux amd64 in gc/ArrayJuggle/Juggle29
kvn
parents:
4761
diff
changeset
|
1531 // Force generation of a 4 byte immediate value even if it fits into 8bit |
fd8114661503
7125136: SIGILL on linux amd64 in gc/ArrayJuggle/Juggle29
kvn
parents:
4761
diff
changeset
|
1532 void subl_imm32(Register dst, int32_t imm32); |
fd8114661503
7125136: SIGILL on linux amd64 in gc/ArrayJuggle/Juggle29
kvn
parents:
4761
diff
changeset
|
1533 void subq_imm32(Register dst, int32_t imm32); |
304 | 1534 |
1535 // Subtract Scalar Double-Precision Floating-Point Values | |
1536 void subsd(XMMRegister dst, Address src); | |
0 | 1537 void subsd(XMMRegister dst, XMMRegister src); |
1538 | |
304 | 1539 // Subtract Scalar Single-Precision Floating-Point Values |
1540 void subss(XMMRegister dst, Address src); | |
1541 void subss(XMMRegister dst, XMMRegister src); | |
1542 | |
1543 void testb(Register dst, int imm8); | |
1544 | |
1545 void testl(Register dst, int32_t imm32); | |
1546 void testl(Register dst, Register src); | |
1547 void testl(Register dst, Address src); | |
1548 | |
1549 void testq(Register dst, int32_t imm32); | |
1550 void testq(Register dst, Register src); | |
1551 | |
1552 | |
1553 // Unordered Compare Scalar Double-Precision Floating-Point Values and set EFLAGS | |
1554 void ucomisd(XMMRegister dst, Address src); | |
0 | 1555 void ucomisd(XMMRegister dst, XMMRegister src); |
1556 | |
304 | 1557 // Unordered Compare Scalar Single-Precision Floating-Point Values and set EFLAGS |
1558 void ucomiss(XMMRegister dst, Address src); | |
1559 void ucomiss(XMMRegister dst, XMMRegister src); | |
1560 | |
1561 void xaddl(Address dst, Register src); | |
1562 | |
1563 void xaddq(Address dst, Register src); | |
1564 | |
1565 void xchgl(Register reg, Address adr); | |
1566 void xchgl(Register dst, Register src); | |
1567 | |
1568 void xchgq(Register reg, Address adr); | |
1569 void xchgq(Register dst, Register src); | |
1570 | |
4759 | 1571 // Get Value of Extended Control Register |
1572 void xgetbv() { | |
1573 emit_byte(0x0F); | |
1574 emit_byte(0x01); | |
1575 emit_byte(0xD0); | |
1576 } | |
1577 | |
304 | 1578 void xorl(Register dst, int32_t imm32); |
1579 void xorl(Register dst, Address src); | |
1580 void xorl(Register dst, Register src); | |
1581 | |
1582 void xorq(Register dst, Address src); | |
1583 void xorq(Register dst, Register src); | |
1584 | |
1585 // Bitwise Logical XOR of Packed Double-Precision Floating-Point Values | |
1586 void xorpd(XMMRegister dst, XMMRegister src); | |
1587 | |
1588 // Bitwise Logical XOR of Packed Single-Precision Floating-Point Values | |
0 | 1589 void xorps(XMMRegister dst, XMMRegister src); |
304 | 1590 |
1591 void set_byte_if_not_zero(Register dst); // sets reg to 1 if not zero, otherwise 0 | |
4759 | 1592 |
4761
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
1593 // AVX 3-operands instructions (encoded with VEX prefix) |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
1594 void vaddsd(XMMRegister dst, XMMRegister nds, Address src); |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
1595 void vaddsd(XMMRegister dst, XMMRegister nds, XMMRegister src); |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
1596 void vaddss(XMMRegister dst, XMMRegister nds, Address src); |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
1597 void vaddss(XMMRegister dst, XMMRegister nds, XMMRegister src); |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
1598 void vandpd(XMMRegister dst, XMMRegister nds, Address src); |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
1599 void vandps(XMMRegister dst, XMMRegister nds, Address src); |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
1600 void vdivsd(XMMRegister dst, XMMRegister nds, Address src); |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
1601 void vdivsd(XMMRegister dst, XMMRegister nds, XMMRegister src); |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
1602 void vdivss(XMMRegister dst, XMMRegister nds, Address src); |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
1603 void vdivss(XMMRegister dst, XMMRegister nds, XMMRegister src); |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
1604 void vmulsd(XMMRegister dst, XMMRegister nds, Address src); |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
1605 void vmulsd(XMMRegister dst, XMMRegister nds, XMMRegister src); |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
1606 void vmulss(XMMRegister dst, XMMRegister nds, Address src); |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
1607 void vmulss(XMMRegister dst, XMMRegister nds, XMMRegister src); |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
1608 void vsubsd(XMMRegister dst, XMMRegister nds, Address src); |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
1609 void vsubsd(XMMRegister dst, XMMRegister nds, XMMRegister src); |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
1610 void vsubss(XMMRegister dst, XMMRegister nds, Address src); |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
1611 void vsubss(XMMRegister dst, XMMRegister nds, XMMRegister src); |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
1612 void vxorpd(XMMRegister dst, XMMRegister nds, Address src); |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
1613 void vxorps(XMMRegister dst, XMMRegister nds, Address src); |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
1614 |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
1615 |
4759 | 1616 protected: |
1617 // Next instructions require address alignment 16 bytes SSE mode. | |
1618 // They should be called only from corresponding MacroAssembler instructions. | |
1619 void andpd(XMMRegister dst, Address src); | |
1620 void andps(XMMRegister dst, Address src); | |
1621 void xorpd(XMMRegister dst, Address src); | |
1622 void xorps(XMMRegister dst, Address src); | |
1623 | |
0 | 1624 }; |
1625 | |
1626 | |
1627 // MacroAssembler extends Assembler by frequently used macros. | |
1628 // | |
1629 // Instructions for which a 'better' code sequence exists depending | |
1630 // on arguments should also go in here. | |
1631 | |
1632 class MacroAssembler: public Assembler { | |
342
37f87013dfd8
6711316: Open source the Garbage-First garbage collector
ysr
parents:
71
diff
changeset
|
1633 friend class LIR_Assembler; |
37f87013dfd8
6711316: Open source the Garbage-First garbage collector
ysr
parents:
71
diff
changeset
|
1634 friend class Runtime1; // as_Address() |
3249
e1162778c1c8
7009266: G1: assert(obj->is_oop_or_null(true )) failed: Error
johnc
parents:
2320
diff
changeset
|
1635 |
0 | 1636 protected: |
1637 | |
1638 Address as_Address(AddressLiteral adr); | |
1639 Address as_Address(ArrayAddress adr); | |
1640 | |
1641 // Support for VM calls | |
1642 // | |
1643 // This is the base routine called by the different versions of call_VM_leaf. The interpreter | |
1644 // may customize this version by overriding it for its purposes (e.g., to save/restore | |
1645 // additional registers when doing a VM call). | |
1646 #ifdef CC_INTERP | |
1647 // c++ interpreter never wants to use interp_masm version of call_VM | |
1648 #define VIRTUAL | |
1649 #else | |
1650 #define VIRTUAL virtual | |
1651 #endif | |
1652 | |
1653 VIRTUAL void call_VM_leaf_base( | |
1654 address entry_point, // the entry point | |
1655 int number_of_arguments // the number of arguments to pop after the call | |
1656 ); | |
1657 | |
1658 // This is the base routine called by the different versions of call_VM. The interpreter | |
1659 // may customize this version by overriding it for its purposes (e.g., to save/restore | |
1660 // additional registers when doing a VM call). | |
1661 // | |
1662 // If no java_thread register is specified (noreg) than rdi will be used instead. call_VM_base | |
1663 // returns the register which contains the thread upon return. If a thread register has been | |
1664 // specified, the return value will correspond to that register. If no last_java_sp is specified | |
1665 // (noreg) than rsp will be used instead. | |
1666 VIRTUAL void call_VM_base( // returns the register containing the thread upon return | |
1667 Register oop_result, // where an oop-result ends up if any; use noreg otherwise | |
1668 Register java_thread, // the thread if computed before ; use noreg otherwise | |
1669 Register last_java_sp, // to set up last_Java_frame in stubs; use noreg otherwise | |
1670 address entry_point, // the entry point | |
1671 int number_of_arguments, // the number of arguments (w/o thread) to pop after the call | |
1672 bool check_exceptions // whether to check for pending exceptions after return | |
1673 ); | |
1674 | |
1675 // These routines should emit JVMTI PopFrame and ForceEarlyReturn handling code. | |
1676 // The implementation is only non-empty for the InterpreterMacroAssembler, | |
1677 // as only the interpreter handles PopFrame and ForceEarlyReturn requests. | |
1678 virtual void check_and_handle_popframe(Register java_thread); | |
1679 virtual void check_and_handle_earlyret(Register java_thread); | |
1680 | |
1681 void call_VM_helper(Register oop_result, address entry_point, int number_of_arguments, bool check_exceptions = true); | |
1682 | |
1683 // helpers for FPU flag access | |
1684 // tmp is a temporary register, if none is available use noreg | |
1685 void save_rax (Register tmp); | |
1686 void restore_rax(Register tmp); | |
1687 | |
1688 public: | |
1689 MacroAssembler(CodeBuffer* code) : Assembler(code) {} | |
1690 | |
1691 // Support for NULL-checks | |
1692 // | |
1693 // Generates code that causes a NULL OS exception if the content of reg is NULL. | |
1694 // If the accessed location is M[reg + offset] and the offset is known, provide the | |
1695 // offset. No explicit code generation is needed if the offset is within a certain | |
1696 // range (0 <= offset <= page_size). | |
1697 | |
1698 void null_check(Register reg, int offset = -1); | |
168
7793bd37a336
6705887: Compressed Oops: generate x64 addressing and implicit null checks with narrow oops
kvn
parents:
71
diff
changeset
|
1699 static bool needs_explicit_null_check(intptr_t offset); |
0 | 1700 |
1701 // Required platform-specific helpers for Label::patch_instructions. | |
1702 // They _shadow_ the declarations in AbstractAssembler, which are undefined. | |
1703 void pd_patch_instruction(address branch, address target); | |
1704 #ifndef PRODUCT | |
1705 static void pd_print_patched_instruction(address branch); | |
1706 #endif | |
1707 | |
1708 // The following 4 methods return the offset of the appropriate move instruction | |
1709 | |
622
56aae7be60d4
6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents:
420
diff
changeset
|
1710 // Support for fast byte/short loading with zero extension (depending on particular CPU) |
0 | 1711 int load_unsigned_byte(Register dst, Address src); |
622
56aae7be60d4
6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents:
420
diff
changeset
|
1712 int load_unsigned_short(Register dst, Address src); |
56aae7be60d4
6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents:
420
diff
changeset
|
1713 |
56aae7be60d4
6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents:
420
diff
changeset
|
1714 // Support for fast byte/short loading with sign extension (depending on particular CPU) |
0 | 1715 int load_signed_byte(Register dst, Address src); |
622
56aae7be60d4
6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents:
420
diff
changeset
|
1716 int load_signed_short(Register dst, Address src); |
0 | 1717 |
1718 // Support for sign-extension (hi:lo = extend_sign(lo)) | |
1719 void extend_sign(Register hi, Register lo); | |
1720 | |
2258
28bf941f445e
7018378: JSR 292: _bound_int_mh produces wrong result on 64-bit SPARC
twisti
parents:
2100
diff
changeset
|
1721 // Load and store values by size and signed-ness |
28bf941f445e
7018378: JSR 292: _bound_int_mh produces wrong result on 64-bit SPARC
twisti
parents:
2100
diff
changeset
|
1722 void load_sized_value(Register dst, Address src, size_t size_in_bytes, bool is_signed, Register dst2 = noreg); |
28bf941f445e
7018378: JSR 292: _bound_int_mh produces wrong result on 64-bit SPARC
twisti
parents:
2100
diff
changeset
|
1723 void store_sized_value(Address dst, Register src, size_t size_in_bytes, Register src2 = noreg); |
622
56aae7be60d4
6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents:
420
diff
changeset
|
1724 |
0 | 1725 // Support for inc/dec with optimal instruction selection depending on value |
304 | 1726 |
1727 void increment(Register reg, int value = 1) { LP64_ONLY(incrementq(reg, value)) NOT_LP64(incrementl(reg, value)) ; } | |
1728 void decrement(Register reg, int value = 1) { LP64_ONLY(decrementq(reg, value)) NOT_LP64(decrementl(reg, value)) ; } | |
1729 | |
1730 void decrementl(Address dst, int value = 1); | |
1731 void decrementl(Register reg, int value = 1); | |
1732 | |
1733 void decrementq(Register reg, int value = 1); | |
1734 void decrementq(Address dst, int value = 1); | |
1735 | |
1736 void incrementl(Address dst, int value = 1); | |
1737 void incrementl(Register reg, int value = 1); | |
1738 | |
1739 void incrementq(Register reg, int value = 1); | |
1740 void incrementq(Address dst, int value = 1); | |
1741 | |
0 | 1742 |
1743 // Support optimal SSE move instructions. | |
1744 void movflt(XMMRegister dst, XMMRegister src) { | |
1745 if (UseXmmRegToRegMoveAll) { movaps(dst, src); return; } | |
1746 else { movss (dst, src); return; } | |
1747 } | |
1748 void movflt(XMMRegister dst, Address src) { movss(dst, src); } | |
1749 void movflt(XMMRegister dst, AddressLiteral src); | |
1750 void movflt(Address dst, XMMRegister src) { movss(dst, src); } | |
1751 | |
1752 void movdbl(XMMRegister dst, XMMRegister src) { | |
1753 if (UseXmmRegToRegMoveAll) { movapd(dst, src); return; } | |
1754 else { movsd (dst, src); return; } | |
1755 } | |
1756 | |
1757 void movdbl(XMMRegister dst, AddressLiteral src); | |
1758 | |
1759 void movdbl(XMMRegister dst, Address src) { | |
1760 if (UseXmmLoadAndClearUpper) { movsd (dst, src); return; } | |
1761 else { movlpd(dst, src); return; } | |
1762 } | |
1763 void movdbl(Address dst, XMMRegister src) { movsd(dst, src); } | |
1764 | |
304 | 1765 void incrementl(AddressLiteral dst); |
1766 void incrementl(ArrayAddress dst); | |
0 | 1767 |
1768 // Alignment | |
1769 void align(int modulus); | |
1770 | |
4947
fd8114661503
7125136: SIGILL on linux amd64 in gc/ArrayJuggle/Juggle29
kvn
parents:
4761
diff
changeset
|
1771 // A 5 byte nop that is safe for patching (see patch_verified_entry) |
fd8114661503
7125136: SIGILL on linux amd64 in gc/ArrayJuggle/Juggle29
kvn
parents:
4761
diff
changeset
|
1772 void fat_nop(); |
0 | 1773 |
1774 // Stack frame creation/removal | |
1775 void enter(); | |
1776 void leave(); | |
1777 | |
1778 // Support for getting the JavaThread pointer (i.e.; a reference to thread-local information) | |
1779 // The pointer will be loaded into the thread register. | |
1780 void get_thread(Register thread); | |
1781 | |
362 | 1782 |
0 | 1783 // Support for VM calls |
1784 // | |
1785 // It is imperative that all calls into the VM are handled via the call_VM macros. | |
1786 // They make sure that the stack linkage is setup correctly. call_VM's correspond | |
1787 // to ENTRY/ENTRY_X entry points while call_VM_leaf's correspond to LEAF entry points. | |
1788 | |
304 | 1789 |
1790 void call_VM(Register oop_result, | |
1791 address entry_point, | |
1792 bool check_exceptions = true); | |
1793 void call_VM(Register oop_result, | |
1794 address entry_point, | |
1795 Register arg_1, | |
1796 bool check_exceptions = true); | |
1797 void call_VM(Register oop_result, | |
1798 address entry_point, | |
1799 Register arg_1, Register arg_2, | |
1800 bool check_exceptions = true); | |
1801 void call_VM(Register oop_result, | |
1802 address entry_point, | |
1803 Register arg_1, Register arg_2, Register arg_3, | |
1804 bool check_exceptions = true); | |
1805 | |
1806 // Overloadings with last_Java_sp | |
1807 void call_VM(Register oop_result, | |
1808 Register last_java_sp, | |
1809 address entry_point, | |
1810 int number_of_arguments = 0, | |
1811 bool check_exceptions = true); | |
1812 void call_VM(Register oop_result, | |
1813 Register last_java_sp, | |
1814 address entry_point, | |
1815 Register arg_1, bool | |
1816 check_exceptions = true); | |
1817 void call_VM(Register oop_result, | |
1818 Register last_java_sp, | |
1819 address entry_point, | |
1820 Register arg_1, Register arg_2, | |
1821 bool check_exceptions = true); | |
1822 void call_VM(Register oop_result, | |
1823 Register last_java_sp, | |
1824 address entry_point, | |
1825 Register arg_1, Register arg_2, Register arg_3, | |
1826 bool check_exceptions = true); | |
1827 | |
3755
5cf771a79037
7047697: MethodHandle.invokeExact call for wrong method causes VM failure if run with -Xcomp
jrose
parents:
3363
diff
changeset
|
1828 // These always tightly bind to MacroAssembler::call_VM_base |
5cf771a79037
7047697: MethodHandle.invokeExact call for wrong method causes VM failure if run with -Xcomp
jrose
parents:
3363
diff
changeset
|
1829 // bypassing the virtual implementation |
5cf771a79037
7047697: MethodHandle.invokeExact call for wrong method causes VM failure if run with -Xcomp
jrose
parents:
3363
diff
changeset
|
1830 void super_call_VM(Register oop_result, Register last_java_sp, address entry_point, int number_of_arguments = 0, bool check_exceptions = true); |
5cf771a79037
7047697: MethodHandle.invokeExact call for wrong method causes VM failure if run with -Xcomp
jrose
parents:
3363
diff
changeset
|
1831 void super_call_VM(Register oop_result, Register last_java_sp, address entry_point, Register arg_1, bool check_exceptions = true); |
5cf771a79037
7047697: MethodHandle.invokeExact call for wrong method causes VM failure if run with -Xcomp
jrose
parents:
3363
diff
changeset
|
1832 void super_call_VM(Register oop_result, Register last_java_sp, address entry_point, Register arg_1, Register arg_2, bool check_exceptions = true); |
5cf771a79037
7047697: MethodHandle.invokeExact call for wrong method causes VM failure if run with -Xcomp
jrose
parents:
3363
diff
changeset
|
1833 void super_call_VM(Register oop_result, Register last_java_sp, address entry_point, Register arg_1, Register arg_2, Register arg_3, bool check_exceptions = true); |
5cf771a79037
7047697: MethodHandle.invokeExact call for wrong method causes VM failure if run with -Xcomp
jrose
parents:
3363
diff
changeset
|
1834 void super_call_VM(Register oop_result, Register last_java_sp, address entry_point, Register arg_1, Register arg_2, Register arg_3, Register arg_4, bool check_exceptions = true); |
5cf771a79037
7047697: MethodHandle.invokeExact call for wrong method causes VM failure if run with -Xcomp
jrose
parents:
3363
diff
changeset
|
1835 |
304 | 1836 void call_VM_leaf(address entry_point, |
1837 int number_of_arguments = 0); | |
1838 void call_VM_leaf(address entry_point, | |
1839 Register arg_1); | |
1840 void call_VM_leaf(address entry_point, | |
1841 Register arg_1, Register arg_2); | |
1842 void call_VM_leaf(address entry_point, | |
1843 Register arg_1, Register arg_2, Register arg_3); | |
0 | 1844 |
3336
2e038ad0c1d0
7009361: JSR 292 Invalid value on stack on solaris-sparc with -Xcomp
never
parents:
3255
diff
changeset
|
1845 // These always tightly bind to MacroAssembler::call_VM_leaf_base |
2e038ad0c1d0
7009361: JSR 292 Invalid value on stack on solaris-sparc with -Xcomp
never
parents:
3255
diff
changeset
|
1846 // bypassing the virtual implementation |
2e038ad0c1d0
7009361: JSR 292 Invalid value on stack on solaris-sparc with -Xcomp
never
parents:
3255
diff
changeset
|
1847 void super_call_VM_leaf(address entry_point); |
2e038ad0c1d0
7009361: JSR 292 Invalid value on stack on solaris-sparc with -Xcomp
never
parents:
3255
diff
changeset
|
1848 void super_call_VM_leaf(address entry_point, Register arg_1); |
2e038ad0c1d0
7009361: JSR 292 Invalid value on stack on solaris-sparc with -Xcomp
never
parents:
3255
diff
changeset
|
1849 void super_call_VM_leaf(address entry_point, Register arg_1, Register arg_2); |
2e038ad0c1d0
7009361: JSR 292 Invalid value on stack on solaris-sparc with -Xcomp
never
parents:
3255
diff
changeset
|
1850 void super_call_VM_leaf(address entry_point, Register arg_1, Register arg_2, Register arg_3); |
2e038ad0c1d0
7009361: JSR 292 Invalid value on stack on solaris-sparc with -Xcomp
never
parents:
3255
diff
changeset
|
1851 void super_call_VM_leaf(address entry_point, Register arg_1, Register arg_2, Register arg_3, Register arg_4); |
2e038ad0c1d0
7009361: JSR 292 Invalid value on stack on solaris-sparc with -Xcomp
never
parents:
3255
diff
changeset
|
1852 |
0 | 1853 // last Java Frame (fills frame anchor) |
304 | 1854 void set_last_Java_frame(Register thread, |
1855 Register last_java_sp, | |
1856 Register last_java_fp, | |
1857 address last_java_pc); | |
1858 | |
1859 // thread in the default location (r15_thread on 64bit) | |
1860 void set_last_Java_frame(Register last_java_sp, | |
1861 Register last_java_fp, | |
1862 address last_java_pc); | |
1863 | |
0 | 1864 void reset_last_Java_frame(Register thread, bool clear_fp, bool clear_pc); |
1865 | |
304 | 1866 // thread in the default location (r15_thread on 64bit) |
1867 void reset_last_Java_frame(bool clear_fp, bool clear_pc); | |
1868 | |
0 | 1869 // Stores |
1870 void store_check(Register obj); // store check for obj - register is destroyed afterwards | |
1871 void store_check(Register obj, Address dst); // same as above, dst is exact store location (reg. is destroyed) | |
1872 | |
3249
e1162778c1c8
7009266: G1: assert(obj->is_oop_or_null(true )) failed: Error
johnc
parents:
2320
diff
changeset
|
1873 #ifndef SERIALGC |
e1162778c1c8
7009266: G1: assert(obj->is_oop_or_null(true )) failed: Error
johnc
parents:
2320
diff
changeset
|
1874 |
362 | 1875 void g1_write_barrier_pre(Register obj, |
3249
e1162778c1c8
7009266: G1: assert(obj->is_oop_or_null(true )) failed: Error
johnc
parents:
2320
diff
changeset
|
1876 Register pre_val, |
362 | 1877 Register thread, |
1878 Register tmp, | |
3249
e1162778c1c8
7009266: G1: assert(obj->is_oop_or_null(true )) failed: Error
johnc
parents:
2320
diff
changeset
|
1879 bool tosca_live, |
e1162778c1c8
7009266: G1: assert(obj->is_oop_or_null(true )) failed: Error
johnc
parents:
2320
diff
changeset
|
1880 bool expand_call); |
e1162778c1c8
7009266: G1: assert(obj->is_oop_or_null(true )) failed: Error
johnc
parents:
2320
diff
changeset
|
1881 |
362 | 1882 void g1_write_barrier_post(Register store_addr, |
1883 Register new_val, | |
1884 Register thread, | |
1885 Register tmp, | |
1886 Register tmp2); | |
342
37f87013dfd8
6711316: Open source the Garbage-First garbage collector
ysr
parents:
71
diff
changeset
|
1887 |
3249
e1162778c1c8
7009266: G1: assert(obj->is_oop_or_null(true )) failed: Error
johnc
parents:
2320
diff
changeset
|
1888 #endif // SERIALGC |
342
37f87013dfd8
6711316: Open source the Garbage-First garbage collector
ysr
parents:
71
diff
changeset
|
1889 |
0 | 1890 // split store_check(Register obj) to enhance instruction interleaving |
1891 void store_check_part_1(Register obj); | |
1892 void store_check_part_2(Register obj); | |
1893 | |
1894 // C 'boolean' to Java boolean: x == 0 ? 0 : 1 | |
1895 void c2bool(Register x); | |
1896 | |
1897 // C++ bool manipulation | |
1898 | |
1899 void movbool(Register dst, Address src); | |
1900 void movbool(Address dst, bool boolconst); | |
1901 void movbool(Address dst, Register src); | |
1902 void testbool(Register dst); | |
1903 | |
304 | 1904 // oop manipulations |
1905 void load_klass(Register dst, Register src); | |
1906 void store_klass(Register dst, Register src); | |
1907 | |
1846 | 1908 void load_heap_oop(Register dst, Address src); |
2464
d86923d96dca
7034967: C1: assert(false) failed: error (assembler_sparc.cpp:2043)
iveresov
parents:
2455
diff
changeset
|
1909 void load_heap_oop_not_null(Register dst, Address src); |
1846 | 1910 void store_heap_oop(Address dst, Register src); |
1911 | |
1912 // Used for storing NULL. All other oop constants should be | |
1913 // stored using routines that take a jobject. | |
1914 void store_heap_oop_null(Address dst); | |
1915 | |
304 | 1916 void load_prototype_header(Register dst, Register src); |
1917 | |
1918 #ifdef _LP64 | |
1919 void store_klass_gap(Register dst, Register src); | |
1920 | |
1047
beb8f45ee9f0
6889740: G1: OpenDS fails with "unhandled exception in compiled code"
johnc
parents:
986
diff
changeset
|
1921 // This dummy is to prevent a call to store_heap_oop from |
beb8f45ee9f0
6889740: G1: OpenDS fails with "unhandled exception in compiled code"
johnc
parents:
986
diff
changeset
|
1922 // converting a zero (like NULL) into a Register by giving |
beb8f45ee9f0
6889740: G1: OpenDS fails with "unhandled exception in compiled code"
johnc
parents:
986
diff
changeset
|
1923 // the compiler two choices it can't resolve |
beb8f45ee9f0
6889740: G1: OpenDS fails with "unhandled exception in compiled code"
johnc
parents:
986
diff
changeset
|
1924 |
beb8f45ee9f0
6889740: G1: OpenDS fails with "unhandled exception in compiled code"
johnc
parents:
986
diff
changeset
|
1925 void store_heap_oop(Address dst, void* dummy); |
beb8f45ee9f0
6889740: G1: OpenDS fails with "unhandled exception in compiled code"
johnc
parents:
986
diff
changeset
|
1926 |
304 | 1927 void encode_heap_oop(Register r); |
1928 void decode_heap_oop(Register r); | |
1929 void encode_heap_oop_not_null(Register r); | |
1930 void decode_heap_oop_not_null(Register r); | |
1931 void encode_heap_oop_not_null(Register dst, Register src); | |
1932 void decode_heap_oop_not_null(Register dst, Register src); | |
1933 | |
1934 void set_narrow_oop(Register dst, jobject obj); | |
642
660978a2a31a
6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents:
624
diff
changeset
|
1935 void set_narrow_oop(Address dst, jobject obj); |
660978a2a31a
6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents:
624
diff
changeset
|
1936 void cmp_narrow_oop(Register dst, jobject obj); |
660978a2a31a
6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents:
624
diff
changeset
|
1937 void cmp_narrow_oop(Address dst, jobject obj); |
304 | 1938 |
1939 // if heap base register is used - reinit it with the correct value | |
1940 void reinit_heapbase(); | |
1684
66c5dadb4d61
6973308: Missing zero length check before repne scas in check_klass_subtype_slow_path()
kvn
parents:
1579
diff
changeset
|
1941 |
66c5dadb4d61
6973308: Missing zero length check before repne scas in check_klass_subtype_slow_path()
kvn
parents:
1579
diff
changeset
|
1942 DEBUG_ONLY(void verify_heapbase(const char* msg);) |
66c5dadb4d61
6973308: Missing zero length check before repne scas in check_klass_subtype_slow_path()
kvn
parents:
1579
diff
changeset
|
1943 |
304 | 1944 #endif // _LP64 |
1945 | |
1946 // Int division/remainder for Java | |
0 | 1947 // (as idivl, but checks for special case as described in JVM spec.) |
1948 // returns idivl instruction offset for implicit exception handling | |
1949 int corrected_idivl(Register reg); | |
1950 | |
304 | 1951 // Long division/remainder for Java |
1952 // (as idivq, but checks for special case as described in JVM spec.) | |
1953 // returns idivq instruction offset for implicit exception handling | |
1954 int corrected_idivq(Register reg); | |
1955 | |
0 | 1956 void int3(); |
1957 | |
304 | 1958 // Long operation macros for a 32bit cpu |
0 | 1959 // Long negation for Java |
1960 void lneg(Register hi, Register lo); | |
1961 | |
1962 // Long multiplication for Java | |
304 | 1963 // (destroys contents of eax, ebx, ecx and edx) |
0 | 1964 void lmul(int x_rsp_offset, int y_rsp_offset); // rdx:rax = x * y |
1965 | |
1966 // Long shifts for Java | |
1967 // (semantics as described in JVM spec.) | |
1968 void lshl(Register hi, Register lo); // hi:lo << (rcx & 0x3f) | |
1969 void lshr(Register hi, Register lo, bool sign_extension = false); // hi:lo >> (rcx & 0x3f) | |
1970 | |
1971 // Long compare for Java | |
1972 // (semantics as described in JVM spec.) | |
1973 void lcmp2int(Register x_hi, Register x_lo, Register y_hi, Register y_lo); // x_hi = lcmp(x, y) | |
1974 | |
304 | 1975 |
1976 // misc | |
1977 | |
1978 // Sign extension | |
1979 void sign_extend_short(Register reg); | |
1980 void sign_extend_byte(Register reg); | |
1981 | |
1982 // Division by power of 2, rounding towards 0 | |
1983 void division_with_shift(Register reg, int shift_value); | |
1984 | |
0 | 1985 // Compares the top-most stack entries on the FPU stack and sets the eflags as follows: |
1986 // | |
1987 // CF (corresponds to C0) if x < y | |
1988 // PF (corresponds to C2) if unordered | |
1989 // ZF (corresponds to C3) if x = y | |
1990 // | |
1991 // The arguments are in reversed order on the stack (i.e., top of stack is first argument). | |
1992 // tmp is a temporary register, if none is available use noreg (only matters for non-P6 code) | |
1993 void fcmp(Register tmp); | |
1994 // Variant of the above which allows y to be further down the stack | |
1995 // and which only pops x and y if specified. If pop_right is | |
1996 // specified then pop_left must also be specified. | |
1997 void fcmp(Register tmp, int index, bool pop_left, bool pop_right); | |
1998 | |
1999 // Floating-point comparison for Java | |
2000 // Compares the top-most stack entries on the FPU stack and stores the result in dst. | |
2001 // The arguments are in reversed order on the stack (i.e., top of stack is first argument). | |
2002 // (semantics as described in JVM spec.) | |
2003 void fcmp2int(Register dst, bool unordered_is_less); | |
2004 // Variant of the above which allows y to be further down the stack | |
2005 // and which only pops x and y if specified. If pop_right is | |
2006 // specified then pop_left must also be specified. | |
2007 void fcmp2int(Register dst, bool unordered_is_less, int index, bool pop_left, bool pop_right); | |
2008 | |
2009 // Floating-point remainder for Java (ST0 = ST0 fremr ST1, ST1 is empty afterwards) | |
2010 // tmp is a temporary register, if none is available use noreg | |
2011 void fremr(Register tmp); | |
2012 | |
2013 | |
2014 // same as fcmp2int, but using SSE2 | |
2015 void cmpss2int(XMMRegister opr1, XMMRegister opr2, Register dst, bool unordered_is_less); | |
2016 void cmpsd2int(XMMRegister opr1, XMMRegister opr2, Register dst, bool unordered_is_less); | |
2017 | |
2018 // Inlined sin/cos generator for Java; must not use CPU instruction | |
2019 // directly on Intel as it does not have high enough precision | |
2020 // outside of the range [-pi/4, pi/4]. Extra argument indicate the | |
2021 // number of FPU stack slots in use; all but the topmost will | |
2022 // require saving if a slow case is necessary. Assumes argument is | |
2023 // on FP TOS; result is on FP TOS. No cpu registers are changed by | |
2024 // this code. | |
2025 void trigfunc(char trig, int num_fpu_regs_in_use = 1); | |
2026 | |
2027 // branch to L if FPU flag C2 is set/not set | |
2028 // tmp is a temporary register, if none is available use noreg | |
2029 void jC2 (Register tmp, Label& L); | |
2030 void jnC2(Register tmp, Label& L); | |
2031 | |
2032 // Pop ST (ffree & fincstp combined) | |
2033 void fpop(); | |
2034 | |
2035 // pushes double TOS element of FPU stack on CPU stack; pops from FPU stack | |
2036 void push_fTOS(); | |
2037 | |
2038 // pops double TOS element from CPU stack and pushes on FPU stack | |
2039 void pop_fTOS(); | |
2040 | |
2041 void empty_FPU_stack(); | |
2042 | |
2043 void push_IU_state(); | |
2044 void pop_IU_state(); | |
2045 | |
2046 void push_FPU_state(); | |
2047 void pop_FPU_state(); | |
2048 | |
2049 void push_CPU_state(); | |
2050 void pop_CPU_state(); | |
2051 | |
2052 // Round up to a power of two | |
2053 void round_to(Register reg, int modulus); | |
2054 | |
2055 // Callee saved registers handling | |
2056 void push_callee_saved_registers(); | |
2057 void pop_callee_saved_registers(); | |
2058 | |
2059 // allocation | |
2060 void eden_allocate( | |
2061 Register obj, // result: pointer to object after successful allocation | |
2062 Register var_size_in_bytes, // object size in bytes if unknown at compile time; invalid otherwise | |
2063 int con_size_in_bytes, // object size in bytes if known at compile time | |
2064 Register t1, // temp register | |
2065 Label& slow_case // continuation point if fast allocation fails | |
2066 ); | |
2067 void tlab_allocate( | |
2068 Register obj, // result: pointer to object after successful allocation | |
2069 Register var_size_in_bytes, // object size in bytes if unknown at compile time; invalid otherwise | |
2070 int con_size_in_bytes, // object size in bytes if known at compile time | |
2071 Register t1, // temp register | |
2072 Register t2, // temp register | |
2073 Label& slow_case // continuation point if fast allocation fails | |
2074 ); | |
2100
b1a2afa37ec4
7003271: Hotspot should track cumulative Java heap bytes allocated on a per-thread basis
phh
parents:
2008
diff
changeset
|
2075 Register tlab_refill(Label& retry_tlab, Label& try_eden, Label& slow_case); // returns TLS address |
b1a2afa37ec4
7003271: Hotspot should track cumulative Java heap bytes allocated on a per-thread basis
phh
parents:
2008
diff
changeset
|
2076 void incr_allocated_bytes(Register thread, |
b1a2afa37ec4
7003271: Hotspot should track cumulative Java heap bytes allocated on a per-thread basis
phh
parents:
2008
diff
changeset
|
2077 Register var_size_in_bytes, int con_size_in_bytes, |
b1a2afa37ec4
7003271: Hotspot should track cumulative Java heap bytes allocated on a per-thread basis
phh
parents:
2008
diff
changeset
|
2078 Register t1 = noreg); |
0 | 2079 |
623
9adddb8c0fc8
6812831: factor duplicated assembly code for megamorphic invokeinterface (for 6655638)
jrose
parents:
622
diff
changeset
|
2080 // interface method calling |
9adddb8c0fc8
6812831: factor duplicated assembly code for megamorphic invokeinterface (for 6655638)
jrose
parents:
622
diff
changeset
|
2081 void lookup_interface_method(Register recv_klass, |
9adddb8c0fc8
6812831: factor duplicated assembly code for megamorphic invokeinterface (for 6655638)
jrose
parents:
622
diff
changeset
|
2082 Register intf_klass, |
665
c89f86385056
6814659: separable cleanups and subroutines for 6655638
jrose
parents:
644
diff
changeset
|
2083 RegisterOrConstant itable_index, |
623
9adddb8c0fc8
6812831: factor duplicated assembly code for megamorphic invokeinterface (for 6655638)
jrose
parents:
622
diff
changeset
|
2084 Register method_result, |
9adddb8c0fc8
6812831: factor duplicated assembly code for megamorphic invokeinterface (for 6655638)
jrose
parents:
622
diff
changeset
|
2085 Register scan_temp, |
9adddb8c0fc8
6812831: factor duplicated assembly code for megamorphic invokeinterface (for 6655638)
jrose
parents:
622
diff
changeset
|
2086 Label& no_such_interface); |
9adddb8c0fc8
6812831: factor duplicated assembly code for megamorphic invokeinterface (for 6655638)
jrose
parents:
622
diff
changeset
|
2087 |
644
c517646eef23
6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents:
643
diff
changeset
|
2088 // Test sub_klass against super_klass, with fast and slow paths. |
c517646eef23
6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents:
643
diff
changeset
|
2089 |
c517646eef23
6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents:
643
diff
changeset
|
2090 // The fast path produces a tri-state answer: yes / no / maybe-slow. |
c517646eef23
6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents:
643
diff
changeset
|
2091 // One of the three labels can be NULL, meaning take the fall-through. |
c517646eef23
6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents:
643
diff
changeset
|
2092 // If super_check_offset is -1, the value is loaded up from super_klass. |
c517646eef23
6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents:
643
diff
changeset
|
2093 // No registers are killed, except temp_reg. |
c517646eef23
6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents:
643
diff
changeset
|
2094 void check_klass_subtype_fast_path(Register sub_klass, |
c517646eef23
6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents:
643
diff
changeset
|
2095 Register super_klass, |
c517646eef23
6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents:
643
diff
changeset
|
2096 Register temp_reg, |
c517646eef23
6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents:
643
diff
changeset
|
2097 Label* L_success, |
c517646eef23
6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents:
643
diff
changeset
|
2098 Label* L_failure, |
c517646eef23
6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents:
643
diff
changeset
|
2099 Label* L_slow_path, |
665
c89f86385056
6814659: separable cleanups and subroutines for 6655638
jrose
parents:
644
diff
changeset
|
2100 RegisterOrConstant super_check_offset = RegisterOrConstant(-1)); |
644
c517646eef23
6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents:
643
diff
changeset
|
2101 |
c517646eef23
6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents:
643
diff
changeset
|
2102 // The rest of the type check; must be wired to a corresponding fast path. |
c517646eef23
6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents:
643
diff
changeset
|
2103 // It does not repeat the fast path logic, so don't use it standalone. |
c517646eef23
6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents:
643
diff
changeset
|
2104 // The temp_reg and temp2_reg can be noreg, if no temps are available. |
c517646eef23
6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents:
643
diff
changeset
|
2105 // Updates the sub's secondary super cache as necessary. |
c517646eef23
6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents:
643
diff
changeset
|
2106 // If set_cond_codes, condition codes will be Z on success, NZ on failure. |
c517646eef23
6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents:
643
diff
changeset
|
2107 void check_klass_subtype_slow_path(Register sub_klass, |
c517646eef23
6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents:
643
diff
changeset
|
2108 Register super_klass, |
c517646eef23
6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents:
643
diff
changeset
|
2109 Register temp_reg, |
c517646eef23
6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents:
643
diff
changeset
|
2110 Register temp2_reg, |
c517646eef23
6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents:
643
diff
changeset
|
2111 Label* L_success, |
c517646eef23
6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents:
643
diff
changeset
|
2112 Label* L_failure, |
c517646eef23
6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents:
643
diff
changeset
|
2113 bool set_cond_codes = false); |
c517646eef23
6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents:
643
diff
changeset
|
2114 |
c517646eef23
6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents:
643
diff
changeset
|
2115 // Simplified, combined version, good for typical uses. |
c517646eef23
6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents:
643
diff
changeset
|
2116 // Falls through on failure. |
c517646eef23
6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents:
643
diff
changeset
|
2117 void check_klass_subtype(Register sub_klass, |
c517646eef23
6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents:
643
diff
changeset
|
2118 Register super_klass, |
c517646eef23
6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents:
643
diff
changeset
|
2119 Register temp_reg, |
c517646eef23
6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents:
643
diff
changeset
|
2120 Label& L_success); |
c517646eef23
6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents:
643
diff
changeset
|
2121 |
710 | 2122 // method handles (JSR 292) |
2123 void check_method_handle_type(Register mtype_reg, Register mh_reg, | |
2124 Register temp_reg, | |
2125 Label& wrong_method_type); | |
2126 void load_method_handle_vmslots(Register vmslots_reg, Register mh_reg, | |
2127 Register temp_reg); | |
2128 void jump_to_method_handle_entry(Register mh_reg, Register temp_reg); | |
2129 Address argument_address(RegisterOrConstant arg_slot, int extra_slot_offset = 0); | |
2130 | |
2131 | |
0 | 2132 //---- |
2133 void set_word_if_not_zero(Register reg); // sets reg to 1 if not zero, otherwise 0 | |
2134 | |
2135 // Debugging | |
304 | 2136 |
2137 // only if +VerifyOops | |
2138 void verify_oop(Register reg, const char* s = "broken oop"); | |
0 | 2139 void verify_oop_addr(Address addr, const char * s = "broken oop addr"); |
2140 | |
304 | 2141 // only if +VerifyFPU |
2142 void verify_FPU(int stack_depth, const char* s = "illegal FPU state"); | |
2143 | |
2144 // prints msg, dumps registers and stops execution | |
2145 void stop(const char* msg); | |
2146 | |
2147 // prints msg and continues | |
2148 void warn(const char* msg); | |
2149 | |
2150 static void debug32(int rdi, int rsi, int rbp, int rsp, int rbx, int rdx, int rcx, int rax, int eip, char* msg); | |
2151 static void debug64(char* msg, int64_t pc, int64_t regs[]); | |
2152 | |
0 | 2153 void os_breakpoint(); |
304 | 2154 |
0 | 2155 void untested() { stop("untested"); } |
304 | 2156 |
1846 | 2157 void unimplemented(const char* what = "") { char* b = new char[1024]; jio_snprintf(b, 1024, "unimplemented: %s", what); stop(b); } |
304 | 2158 |
0 | 2159 void should_not_reach_here() { stop("should not reach here"); } |
304 | 2160 |
0 | 2161 void print_CPU_state(); |
2162 | |
2163 // Stack overflow checking | |
2164 void bang_stack_with_offset(int offset) { | |
2165 // stack grows down, caller passes positive offset | |
2166 assert(offset > 0, "must bang with negative offset"); | |
2167 movl(Address(rsp, (-offset)), rax); | |
2168 } | |
2169 | |
2170 // Writes to stack successive pages until offset reached to check for | |
2171 // stack overflow + shadow pages. Also, clobbers tmp | |
2172 void bang_stack_size(Register size, Register tmp); | |
2173 | |
665
c89f86385056
6814659: separable cleanups and subroutines for 6655638
jrose
parents:
644
diff
changeset
|
2174 virtual RegisterOrConstant delayed_value_impl(intptr_t* delayed_value_addr, |
c89f86385056
6814659: separable cleanups and subroutines for 6655638
jrose
parents:
644
diff
changeset
|
2175 Register tmp, |
c89f86385056
6814659: separable cleanups and subroutines for 6655638
jrose
parents:
644
diff
changeset
|
2176 int offset); |
622
56aae7be60d4
6812678: macro assembler needs delayed binding of a few constants (for 6655638)
jrose
parents:
420
diff
changeset
|
2177 |
0 | 2178 // Support for serializing memory accesses between threads |
2179 void serialize_memory(Register thread, Register tmp); | |
2180 | |
2181 void verify_tlab(); | |
2182 | |
2183 // Biased locking support | |
2184 // lock_reg and obj_reg must be loaded up with the appropriate values. | |
2185 // swap_reg must be rax, and is killed. | |
2186 // tmp_reg is optional. If it is supplied (i.e., != noreg) it will | |
2187 // be killed; if not supplied, push/pop will be used internally to | |
2188 // allocate a temporary (inefficient, avoid if possible). | |
2189 // Optional slow case is for implementations (interpreter and C1) which branch to | |
2190 // slow case directly. Leaves condition codes set for C2's Fast_Lock node. | |
2191 // Returns offset of first potentially-faulting instruction for null | |
2192 // check info (currently consumed only by C1). If | |
2193 // swap_reg_contains_mark is true then returns -1 as it is assumed | |
2194 // the calling code has already passed any potential faults. | |
420
a1980da045cc
6462850: generate biased locking code in C2 ideal graph
kvn
parents:
405
diff
changeset
|
2195 int biased_locking_enter(Register lock_reg, Register obj_reg, |
a1980da045cc
6462850: generate biased locking code in C2 ideal graph
kvn
parents:
405
diff
changeset
|
2196 Register swap_reg, Register tmp_reg, |
0 | 2197 bool swap_reg_contains_mark, |
2198 Label& done, Label* slow_case = NULL, | |
2199 BiasedLockingCounters* counters = NULL); | |
2200 void biased_locking_exit (Register obj_reg, Register temp_reg, Label& done); | |
2201 | |
2202 | |
2203 Condition negate_condition(Condition cond); | |
2204 | |
2205 // Instructions that use AddressLiteral operands. These instruction can handle 32bit/64bit | |
2206 // operands. In general the names are modified to avoid hiding the instruction in Assembler | |
2207 // so that we don't need to implement all the varieties in the Assembler with trivial wrappers | |
2208 // here in MacroAssembler. The major exception to this rule is call | |
2209 | |
2210 // Arithmetics | |
2211 | |
304 | 2212 |
2213 void addptr(Address dst, int32_t src) { LP64_ONLY(addq(dst, src)) NOT_LP64(addl(dst, src)) ; } | |
2214 void addptr(Address dst, Register src); | |
2215 | |
2216 void addptr(Register dst, Address src) { LP64_ONLY(addq(dst, src)) NOT_LP64(addl(dst, src)); } | |
2217 void addptr(Register dst, int32_t src); | |
2218 void addptr(Register dst, Register src); | |
3363
167b70ff3abc
6939861: JVM should handle more conversion operations
never
parents:
3336
diff
changeset
|
2219 void addptr(Register dst, RegisterOrConstant src) { |
167b70ff3abc
6939861: JVM should handle more conversion operations
never
parents:
3336
diff
changeset
|
2220 if (src.is_constant()) addptr(dst, (int) src.as_constant()); |
167b70ff3abc
6939861: JVM should handle more conversion operations
never
parents:
3336
diff
changeset
|
2221 else addptr(dst, src.as_register()); |
167b70ff3abc
6939861: JVM should handle more conversion operations
never
parents:
3336
diff
changeset
|
2222 } |
304 | 2223 |
2224 void andptr(Register dst, int32_t src); | |
2225 void andptr(Register src1, Register src2) { LP64_ONLY(andq(src1, src2)) NOT_LP64(andl(src1, src2)) ; } | |
2226 | |
2227 void cmp8(AddressLiteral src1, int imm); | |
2228 | |
2229 // renamed to drag out the casting of address to int32_t/intptr_t | |
0 | 2230 void cmp32(Register src1, int32_t imm); |
2231 | |
2232 void cmp32(AddressLiteral src1, int32_t imm); | |
2233 // compare reg - mem, or reg - &mem | |
2234 void cmp32(Register src1, AddressLiteral src2); | |
2235 | |
2236 void cmp32(Register src1, Address src2); | |
2237 | |
304 | 2238 #ifndef _LP64 |
2239 void cmpoop(Address dst, jobject obj); | |
2240 void cmpoop(Register dst, jobject obj); | |
2241 #endif // _LP64 | |
2242 | |
0 | 2243 // NOTE src2 must be the lval. This is NOT an mem-mem compare |
2244 void cmpptr(Address src1, AddressLiteral src2); | |
2245 | |
2246 void cmpptr(Register src1, AddressLiteral src2); | |
2247 | |
304 | 2248 void cmpptr(Register src1, Register src2) { LP64_ONLY(cmpq(src1, src2)) NOT_LP64(cmpl(src1, src2)) ; } |
2249 void cmpptr(Register src1, Address src2) { LP64_ONLY(cmpq(src1, src2)) NOT_LP64(cmpl(src1, src2)) ; } | |
2250 // void cmpptr(Address src1, Register src2) { LP64_ONLY(cmpq(src1, src2)) NOT_LP64(cmpl(src1, src2)) ; } | |
2251 | |
2252 void cmpptr(Register src1, int32_t src2) { LP64_ONLY(cmpq(src1, src2)) NOT_LP64(cmpl(src1, src2)) ; } | |
2253 void cmpptr(Address src1, int32_t src2) { LP64_ONLY(cmpq(src1, src2)) NOT_LP64(cmpl(src1, src2)) ; } | |
2254 | |
2255 // cmp64 to avoild hiding cmpq | |
2256 void cmp64(Register src1, AddressLiteral src); | |
2257 | |
2258 void cmpxchgptr(Register reg, Address adr); | |
2259 | |
2260 void locked_cmpxchgptr(Register reg, AddressLiteral adr); | |
2261 | |
2262 | |
2263 void imulptr(Register dst, Register src) { LP64_ONLY(imulq(dst, src)) NOT_LP64(imull(dst, src)); } | |
2264 | |
2265 | |
2266 void negptr(Register dst) { LP64_ONLY(negq(dst)) NOT_LP64(negl(dst)); } | |
2267 | |
2268 void notptr(Register dst) { LP64_ONLY(notq(dst)) NOT_LP64(notl(dst)); } | |
2269 | |
2270 void shlptr(Register dst, int32_t shift); | |
2271 void shlptr(Register dst) { LP64_ONLY(shlq(dst)) NOT_LP64(shll(dst)); } | |
2272 | |
2273 void shrptr(Register dst, int32_t shift); | |
2274 void shrptr(Register dst) { LP64_ONLY(shrq(dst)) NOT_LP64(shrl(dst)); } | |
2275 | |
2276 void sarptr(Register dst) { LP64_ONLY(sarq(dst)) NOT_LP64(sarl(dst)); } | |
2277 void sarptr(Register dst, int32_t src) { LP64_ONLY(sarq(dst, src)) NOT_LP64(sarl(dst, src)); } | |
2278 | |
2279 void subptr(Address dst, int32_t src) { LP64_ONLY(subq(dst, src)) NOT_LP64(subl(dst, src)); } | |
2280 | |
2281 void subptr(Register dst, Address src) { LP64_ONLY(subq(dst, src)) NOT_LP64(subl(dst, src)); } | |
2282 void subptr(Register dst, int32_t src); | |
4947
fd8114661503
7125136: SIGILL on linux amd64 in gc/ArrayJuggle/Juggle29
kvn
parents:
4761
diff
changeset
|
2283 // Force generation of a 4 byte immediate value even if it fits into 8bit |
fd8114661503
7125136: SIGILL on linux amd64 in gc/ArrayJuggle/Juggle29
kvn
parents:
4761
diff
changeset
|
2284 void subptr_imm32(Register dst, int32_t src); |
304 | 2285 void subptr(Register dst, Register src); |
3363
167b70ff3abc
6939861: JVM should handle more conversion operations
never
parents:
3336
diff
changeset
|
2286 void subptr(Register dst, RegisterOrConstant src) { |
167b70ff3abc
6939861: JVM should handle more conversion operations
never
parents:
3336
diff
changeset
|
2287 if (src.is_constant()) subptr(dst, (int) src.as_constant()); |
167b70ff3abc
6939861: JVM should handle more conversion operations
never
parents:
3336
diff
changeset
|
2288 else subptr(dst, src.as_register()); |
167b70ff3abc
6939861: JVM should handle more conversion operations
never
parents:
3336
diff
changeset
|
2289 } |
304 | 2290 |
2291 void sbbptr(Address dst, int32_t src) { LP64_ONLY(sbbq(dst, src)) NOT_LP64(sbbl(dst, src)); } | |
2292 void sbbptr(Register dst, int32_t src) { LP64_ONLY(sbbq(dst, src)) NOT_LP64(sbbl(dst, src)); } | |
2293 | |
2294 void xchgptr(Register src1, Register src2) { LP64_ONLY(xchgq(src1, src2)) NOT_LP64(xchgl(src1, src2)) ; } | |
2295 void xchgptr(Register src1, Address src2) { LP64_ONLY(xchgq(src1, src2)) NOT_LP64(xchgl(src1, src2)) ; } | |
2296 | |
2297 void xaddptr(Address src1, Register src2) { LP64_ONLY(xaddq(src1, src2)) NOT_LP64(xaddl(src1, src2)) ; } | |
2298 | |
2299 | |
0 | 2300 |
2301 // Helper functions for statistics gathering. | |
2302 // Conditionally (atomically, on MPs) increments passed counter address, preserving condition codes. | |
2303 void cond_inc32(Condition cond, AddressLiteral counter_addr); | |
2304 // Unconditional atomic increment. | |
2305 void atomic_incl(AddressLiteral counter_addr); | |
2306 | |
2307 void lea(Register dst, AddressLiteral adr); | |
2308 void lea(Address dst, AddressLiteral adr); | |
304 | 2309 void lea(Register dst, Address adr) { Assembler::lea(dst, adr); } |
2310 | |
2311 void leal32(Register dst, Address src) { leal(dst, src); } | |
2312 | |
2404
b40d4fa697bf
6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents:
2320
diff
changeset
|
2313 // Import other testl() methods from the parent class or else |
b40d4fa697bf
6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents:
2320
diff
changeset
|
2314 // they will be hidden by the following overriding declaration. |
b40d4fa697bf
6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents:
2320
diff
changeset
|
2315 using Assembler::testl; |
b40d4fa697bf
6964776: c2 should ensure the polling page is reachable on 64 bit
iveresov
parents:
2320
diff
changeset
|
2316 void testl(Register dst, AddressLiteral src); |
304 | 2317 |
2318 void orptr(Register dst, Address src) { LP64_ONLY(orq(dst, src)) NOT_LP64(orl(dst, src)); } | |
2319 void orptr(Register dst, Register src) { LP64_ONLY(orq(dst, src)) NOT_LP64(orl(dst, src)); } | |
2320 void orptr(Register dst, int32_t src) { LP64_ONLY(orq(dst, src)) NOT_LP64(orl(dst, src)); } | |
2321 | |
2322 void testptr(Register src, int32_t imm32) { LP64_ONLY(testq(src, imm32)) NOT_LP64(testl(src, imm32)); } | |
2323 void testptr(Register src1, Register src2); | |
2324 | |
2325 void xorptr(Register dst, Register src) { LP64_ONLY(xorq(dst, src)) NOT_LP64(xorl(dst, src)); } | |
2326 void xorptr(Register dst, Address src) { LP64_ONLY(xorq(dst, src)) NOT_LP64(xorl(dst, src)); } | |
0 | 2327 |
2328 // Calls | |
2329 | |
2330 void call(Label& L, relocInfo::relocType rtype); | |
2331 void call(Register entry); | |
2332 | |
2333 // NOTE: this call tranfers to the effective address of entry NOT | |
2334 // the address contained by entry. This is because this is more natural | |
2335 // for jumps/calls. | |
2336 void call(AddressLiteral entry); | |
2337 | |
2338 // Jumps | |
2339 | |
2340 // NOTE: these jumps tranfer to the effective address of dst NOT | |
2341 // the address contained by dst. This is because this is more natural | |
2342 // for jumps/calls. | |
2343 void jump(AddressLiteral dst); | |
2344 void jump_cc(Condition cc, AddressLiteral dst); | |
2345 | |
2346 // 32bit can do a case table jump in one instruction but we no longer allow the base | |
2347 // to be installed in the Address class. This jump will tranfers to the address | |
2348 // contained in the location described by entry (not the address of entry) | |
2349 void jump(ArrayAddress entry); | |
2350 | |
2351 // Floating | |
2352 | |
2353 void andpd(XMMRegister dst, Address src) { Assembler::andpd(dst, src); } | |
2354 void andpd(XMMRegister dst, AddressLiteral src); | |
2355 | |
4759 | 2356 void andps(XMMRegister dst, XMMRegister src) { Assembler::andps(dst, src); } |
2357 void andps(XMMRegister dst, Address src) { Assembler::andps(dst, src); } | |
2358 void andps(XMMRegister dst, AddressLiteral src); | |
2359 | |
2360 void comiss(XMMRegister dst, XMMRegister src) { Assembler::comiss(dst, src); } | |
0 | 2361 void comiss(XMMRegister dst, Address src) { Assembler::comiss(dst, src); } |
2362 void comiss(XMMRegister dst, AddressLiteral src); | |
2363 | |
4759 | 2364 void comisd(XMMRegister dst, XMMRegister src) { Assembler::comisd(dst, src); } |
0 | 2365 void comisd(XMMRegister dst, Address src) { Assembler::comisd(dst, src); } |
2366 void comisd(XMMRegister dst, AddressLiteral src); | |
2367 | |
2008 | 2368 void fadd_s(Address src) { Assembler::fadd_s(src); } |
2369 void fadd_s(AddressLiteral src) { Assembler::fadd_s(as_Address(src)); } | |
2370 | |
0 | 2371 void fldcw(Address src) { Assembler::fldcw(src); } |
2372 void fldcw(AddressLiteral src); | |
2373 | |
2374 void fld_s(int index) { Assembler::fld_s(index); } | |
2375 void fld_s(Address src) { Assembler::fld_s(src); } | |
2376 void fld_s(AddressLiteral src); | |
2377 | |
2378 void fld_d(Address src) { Assembler::fld_d(src); } | |
2379 void fld_d(AddressLiteral src); | |
2380 | |
2381 void fld_x(Address src) { Assembler::fld_x(src); } | |
2382 void fld_x(AddressLiteral src); | |
2383 | |
2008 | 2384 void fmul_s(Address src) { Assembler::fmul_s(src); } |
2385 void fmul_s(AddressLiteral src) { Assembler::fmul_s(as_Address(src)); } | |
2386 | |
0 | 2387 void ldmxcsr(Address src) { Assembler::ldmxcsr(src); } |
2388 void ldmxcsr(AddressLiteral src); | |
2389 | |
304 | 2390 private: |
2391 // these are private because users should be doing movflt/movdbl | |
2392 | |
0 | 2393 void movss(Address dst, XMMRegister src) { Assembler::movss(dst, src); } |
2394 void movss(XMMRegister dst, XMMRegister src) { Assembler::movss(dst, src); } | |
2395 void movss(XMMRegister dst, Address src) { Assembler::movss(dst, src); } | |
2396 void movss(XMMRegister dst, AddressLiteral src); | |
2397 | |
4759 | 2398 void movlpd(XMMRegister dst, Address src) {Assembler::movlpd(dst, src); } |
304 | 2399 void movlpd(XMMRegister dst, AddressLiteral src); |
2400 | |
2401 public: | |
2402 | |
2008 | 2403 void addsd(XMMRegister dst, XMMRegister src) { Assembler::addsd(dst, src); } |
2404 void addsd(XMMRegister dst, Address src) { Assembler::addsd(dst, src); } | |
4759 | 2405 void addsd(XMMRegister dst, AddressLiteral src); |
2008 | 2406 |
2407 void addss(XMMRegister dst, XMMRegister src) { Assembler::addss(dst, src); } | |
2408 void addss(XMMRegister dst, Address src) { Assembler::addss(dst, src); } | |
4759 | 2409 void addss(XMMRegister dst, AddressLiteral src); |
2008 | 2410 |
2411 void divsd(XMMRegister dst, XMMRegister src) { Assembler::divsd(dst, src); } | |
2412 void divsd(XMMRegister dst, Address src) { Assembler::divsd(dst, src); } | |
4759 | 2413 void divsd(XMMRegister dst, AddressLiteral src); |
2008 | 2414 |
2415 void divss(XMMRegister dst, XMMRegister src) { Assembler::divss(dst, src); } | |
2416 void divss(XMMRegister dst, Address src) { Assembler::divss(dst, src); } | |
4759 | 2417 void divss(XMMRegister dst, AddressLiteral src); |
2008 | 2418 |
2100
b1a2afa37ec4
7003271: Hotspot should track cumulative Java heap bytes allocated on a per-thread basis
phh
parents:
2008
diff
changeset
|
2419 void movsd(XMMRegister dst, XMMRegister src) { Assembler::movsd(dst, src); } |
b1a2afa37ec4
7003271: Hotspot should track cumulative Java heap bytes allocated on a per-thread basis
phh
parents:
2008
diff
changeset
|
2420 void movsd(Address dst, XMMRegister src) { Assembler::movsd(dst, src); } |
b1a2afa37ec4
7003271: Hotspot should track cumulative Java heap bytes allocated on a per-thread basis
phh
parents:
2008
diff
changeset
|
2421 void movsd(XMMRegister dst, Address src) { Assembler::movsd(dst, src); } |
4759 | 2422 void movsd(XMMRegister dst, AddressLiteral src); |
2008 | 2423 |
2424 void mulsd(XMMRegister dst, XMMRegister src) { Assembler::mulsd(dst, src); } | |
2425 void mulsd(XMMRegister dst, Address src) { Assembler::mulsd(dst, src); } | |
4759 | 2426 void mulsd(XMMRegister dst, AddressLiteral src); |
2008 | 2427 |
2428 void mulss(XMMRegister dst, XMMRegister src) { Assembler::mulss(dst, src); } | |
2429 void mulss(XMMRegister dst, Address src) { Assembler::mulss(dst, src); } | |
4759 | 2430 void mulss(XMMRegister dst, AddressLiteral src); |
2008 | 2431 |
2432 void sqrtsd(XMMRegister dst, XMMRegister src) { Assembler::sqrtsd(dst, src); } | |
2433 void sqrtsd(XMMRegister dst, Address src) { Assembler::sqrtsd(dst, src); } | |
4759 | 2434 void sqrtsd(XMMRegister dst, AddressLiteral src); |
2008 | 2435 |
2436 void sqrtss(XMMRegister dst, XMMRegister src) { Assembler::sqrtss(dst, src); } | |
2437 void sqrtss(XMMRegister dst, Address src) { Assembler::sqrtss(dst, src); } | |
4759 | 2438 void sqrtss(XMMRegister dst, AddressLiteral src); |
2008 | 2439 |
2440 void subsd(XMMRegister dst, XMMRegister src) { Assembler::subsd(dst, src); } | |
2441 void subsd(XMMRegister dst, Address src) { Assembler::subsd(dst, src); } | |
4759 | 2442 void subsd(XMMRegister dst, AddressLiteral src); |
2008 | 2443 |
2444 void subss(XMMRegister dst, XMMRegister src) { Assembler::subss(dst, src); } | |
2445 void subss(XMMRegister dst, Address src) { Assembler::subss(dst, src); } | |
4759 | 2446 void subss(XMMRegister dst, AddressLiteral src); |
0 | 2447 |
2448 void ucomiss(XMMRegister dst, XMMRegister src) { Assembler::ucomiss(dst, src); } | |
4759 | 2449 void ucomiss(XMMRegister dst, Address src) { Assembler::ucomiss(dst, src); } |
0 | 2450 void ucomiss(XMMRegister dst, AddressLiteral src); |
2451 | |
2452 void ucomisd(XMMRegister dst, XMMRegister src) { Assembler::ucomisd(dst, src); } | |
4759 | 2453 void ucomisd(XMMRegister dst, Address src) { Assembler::ucomisd(dst, src); } |
0 | 2454 void ucomisd(XMMRegister dst, AddressLiteral src); |
2455 | |
2456 // Bitwise Logical XOR of Packed Double-Precision Floating-Point Values | |
2457 void xorpd(XMMRegister dst, XMMRegister src) { Assembler::xorpd(dst, src); } | |
2458 void xorpd(XMMRegister dst, Address src) { Assembler::xorpd(dst, src); } | |
2459 void xorpd(XMMRegister dst, AddressLiteral src); | |
2460 | |
2461 // Bitwise Logical XOR of Packed Single-Precision Floating-Point Values | |
2462 void xorps(XMMRegister dst, XMMRegister src) { Assembler::xorps(dst, src); } | |
2463 void xorps(XMMRegister dst, Address src) { Assembler::xorps(dst, src); } | |
2464 void xorps(XMMRegister dst, AddressLiteral src); | |
2465 | |
4761
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
2466 // AVX 3-operands instructions |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
2467 |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
2468 void vaddsd(XMMRegister dst, XMMRegister nds, XMMRegister src) { Assembler::vaddsd(dst, nds, src); } |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
2469 void vaddsd(XMMRegister dst, XMMRegister nds, Address src) { Assembler::vaddsd(dst, nds, src); } |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
2470 void vaddsd(XMMRegister dst, XMMRegister nds, AddressLiteral src); |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
2471 |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
2472 void vaddss(XMMRegister dst, XMMRegister nds, XMMRegister src) { Assembler::vaddss(dst, nds, src); } |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
2473 void vaddss(XMMRegister dst, XMMRegister nds, Address src) { Assembler::vaddss(dst, nds, src); } |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
2474 void vaddss(XMMRegister dst, XMMRegister nds, AddressLiteral src); |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
2475 |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
2476 void vandpd(XMMRegister dst, XMMRegister nds, Address src) { Assembler::vandpd(dst, nds, src); } |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
2477 void vandpd(XMMRegister dst, XMMRegister nds, AddressLiteral src); |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
2478 |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
2479 void vandps(XMMRegister dst, XMMRegister nds, Address src) { Assembler::vandps(dst, nds, src); } |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
2480 void vandps(XMMRegister dst, XMMRegister nds, AddressLiteral src); |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
2481 |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
2482 void vdivsd(XMMRegister dst, XMMRegister nds, XMMRegister src) { Assembler::vdivsd(dst, nds, src); } |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
2483 void vdivsd(XMMRegister dst, XMMRegister nds, Address src) { Assembler::vdivsd(dst, nds, src); } |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
2484 void vdivsd(XMMRegister dst, XMMRegister nds, AddressLiteral src); |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
2485 |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
2486 void vdivss(XMMRegister dst, XMMRegister nds, XMMRegister src) { Assembler::vdivss(dst, nds, src); } |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
2487 void vdivss(XMMRegister dst, XMMRegister nds, Address src) { Assembler::vdivss(dst, nds, src); } |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
2488 void vdivss(XMMRegister dst, XMMRegister nds, AddressLiteral src); |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
2489 |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
2490 void vmulsd(XMMRegister dst, XMMRegister nds, XMMRegister src) { Assembler::vmulsd(dst, nds, src); } |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
2491 void vmulsd(XMMRegister dst, XMMRegister nds, Address src) { Assembler::vmulsd(dst, nds, src); } |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
2492 void vmulsd(XMMRegister dst, XMMRegister nds, AddressLiteral src); |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
2493 |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
2494 void vmulss(XMMRegister dst, XMMRegister nds, XMMRegister src) { Assembler::vmulss(dst, nds, src); } |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
2495 void vmulss(XMMRegister dst, XMMRegister nds, Address src) { Assembler::vmulss(dst, nds, src); } |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
2496 void vmulss(XMMRegister dst, XMMRegister nds, AddressLiteral src); |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
2497 |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
2498 void vsubsd(XMMRegister dst, XMMRegister nds, XMMRegister src) { Assembler::vsubsd(dst, nds, src); } |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
2499 void vsubsd(XMMRegister dst, XMMRegister nds, Address src) { Assembler::vsubsd(dst, nds, src); } |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
2500 void vsubsd(XMMRegister dst, XMMRegister nds, AddressLiteral src); |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
2501 |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
2502 void vsubss(XMMRegister dst, XMMRegister nds, XMMRegister src) { Assembler::vsubss(dst, nds, src); } |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
2503 void vsubss(XMMRegister dst, XMMRegister nds, Address src) { Assembler::vsubss(dst, nds, src); } |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
2504 void vsubss(XMMRegister dst, XMMRegister nds, AddressLiteral src); |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
2505 |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
2506 void vxorpd(XMMRegister dst, XMMRegister nds, Address src) { Assembler::vxorpd(dst, nds, src); } |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
2507 void vxorpd(XMMRegister dst, XMMRegister nds, AddressLiteral src); |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
2508 |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
2509 void vxorps(XMMRegister dst, XMMRegister nds, Address src) { Assembler::vxorps(dst, nds, src); } |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
2510 void vxorps(XMMRegister dst, XMMRegister nds, AddressLiteral src); |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
2511 |
65149e74c706
7121648: Use 3-operands SIMD instructions on x86 with AVX
kvn
parents:
4759
diff
changeset
|
2512 |
0 | 2513 // Data |
2514 | |
2415
09f96c3ff1ad
7032388: guarantee(VM_Version::supports_cmov()) failed: illegal instruction on i586 after 6919934
twisti
parents:
2404
diff
changeset
|
2515 void cmov32( Condition cc, Register dst, Address src); |
09f96c3ff1ad
7032388: guarantee(VM_Version::supports_cmov()) failed: illegal instruction on i586 after 6919934
twisti
parents:
2404
diff
changeset
|
2516 void cmov32( Condition cc, Register dst, Register src); |
09f96c3ff1ad
7032388: guarantee(VM_Version::supports_cmov()) failed: illegal instruction on i586 after 6919934
twisti
parents:
2404
diff
changeset
|
2517 |
09f96c3ff1ad
7032388: guarantee(VM_Version::supports_cmov()) failed: illegal instruction on i586 after 6919934
twisti
parents:
2404
diff
changeset
|
2518 void cmov( Condition cc, Register dst, Register src) { cmovptr(cc, dst, src); } |
09f96c3ff1ad
7032388: guarantee(VM_Version::supports_cmov()) failed: illegal instruction on i586 after 6919934
twisti
parents:
2404
diff
changeset
|
2519 |
09f96c3ff1ad
7032388: guarantee(VM_Version::supports_cmov()) failed: illegal instruction on i586 after 6919934
twisti
parents:
2404
diff
changeset
|
2520 void cmovptr(Condition cc, Register dst, Address src) { LP64_ONLY(cmovq(cc, dst, src)) NOT_LP64(cmov32(cc, dst, src)); } |
09f96c3ff1ad
7032388: guarantee(VM_Version::supports_cmov()) failed: illegal instruction on i586 after 6919934
twisti
parents:
2404
diff
changeset
|
2521 void cmovptr(Condition cc, Register dst, Register src) { LP64_ONLY(cmovq(cc, dst, src)) NOT_LP64(cmov32(cc, dst, src)); } |
304 | 2522 |
0 | 2523 void movoop(Register dst, jobject obj); |
2524 void movoop(Address dst, jobject obj); | |
2525 | |
2526 void movptr(ArrayAddress dst, Register src); | |
2527 // can this do an lea? | |
2528 void movptr(Register dst, ArrayAddress src); | |
2529 | |
304 | 2530 void movptr(Register dst, Address src); |
2531 | |
0 | 2532 void movptr(Register dst, AddressLiteral src); |
2533 | |
304 | 2534 void movptr(Register dst, intptr_t src); |
2535 void movptr(Register dst, Register src); | |
2536 void movptr(Address dst, intptr_t src); | |
2537 | |
2538 void movptr(Address dst, Register src); | |
2539 | |
3363
167b70ff3abc
6939861: JVM should handle more conversion operations
never
parents:
3336
diff
changeset
|
2540 void movptr(Register dst, RegisterOrConstant src) { |
167b70ff3abc
6939861: JVM should handle more conversion operations
never
parents:
3336
diff
changeset
|
2541 if (src.is_constant()) movptr(dst, src.as_constant()); |
167b70ff3abc
6939861: JVM should handle more conversion operations
never
parents:
3336
diff
changeset
|
2542 else movptr(dst, src.as_register()); |
167b70ff3abc
6939861: JVM should handle more conversion operations
never
parents:
3336
diff
changeset
|
2543 } |
167b70ff3abc
6939861: JVM should handle more conversion operations
never
parents:
3336
diff
changeset
|
2544 |
304 | 2545 #ifdef _LP64 |
2546 // Generally the next two are only used for moving NULL | |
2547 // Although there are situations in initializing the mark word where | |
2548 // they could be used. They are dangerous. | |
2549 | |
2550 // They only exist on LP64 so that int32_t and intptr_t are not the same | |
2551 // and we have ambiguous declarations. | |
2552 | |
2553 void movptr(Address dst, int32_t imm32); | |
2554 void movptr(Register dst, int32_t imm32); | |
2555 #endif // _LP64 | |
2556 | |
0 | 2557 // to avoid hiding movl |
2558 void mov32(AddressLiteral dst, Register src); | |
2559 void mov32(Register dst, AddressLiteral src); | |
304 | 2560 |
0 | 2561 // to avoid hiding movb |
2562 void movbyte(ArrayAddress dst, int src); | |
2563 | |
2564 // Can push value or effective address | |
2565 void pushptr(AddressLiteral src); | |
2566 | |
304 | 2567 void pushptr(Address src) { LP64_ONLY(pushq(src)) NOT_LP64(pushl(src)); } |
2568 void popptr(Address src) { LP64_ONLY(popq(src)) NOT_LP64(popl(src)); } | |
2569 | |
2570 void pushoop(jobject obj); | |
2571 | |
2572 // sign extend as need a l to ptr sized element | |
2573 void movl2ptr(Register dst, Address src) { LP64_ONLY(movslq(dst, src)) NOT_LP64(movl(dst, src)); } | |
2574 void movl2ptr(Register dst, Register src) { LP64_ONLY(movslq(dst, src)) NOT_LP64(if (dst != src) movl(dst, src)); } | |
2575 | |
4947
fd8114661503
7125136: SIGILL on linux amd64 in gc/ArrayJuggle/Juggle29
kvn
parents:
4761
diff
changeset
|
2576 // C2 compiled method's prolog code. |
fd8114661503
7125136: SIGILL on linux amd64 in gc/ArrayJuggle/Juggle29
kvn
parents:
4761
diff
changeset
|
2577 void verified_entry(int framesize, bool stack_bang, bool fp_mode_24b); |
fd8114661503
7125136: SIGILL on linux amd64 in gc/ArrayJuggle/Juggle29
kvn
parents:
4761
diff
changeset
|
2578 |
986
62001a362ce9
6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents:
775
diff
changeset
|
2579 // IndexOf strings. |
2320
41d4973cf100
6942326: x86 code in string_indexof() could read beyond reserved heap space
kvn
parents:
2262
diff
changeset
|
2580 // Small strings are loaded through stack if they cross page boundary. |
986
62001a362ce9
6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents:
775
diff
changeset
|
2581 void string_indexof(Register str1, Register str2, |
2320
41d4973cf100
6942326: x86 code in string_indexof() could read beyond reserved heap space
kvn
parents:
2262
diff
changeset
|
2582 Register cnt1, Register cnt2, |
41d4973cf100
6942326: x86 code in string_indexof() could read beyond reserved heap space
kvn
parents:
2262
diff
changeset
|
2583 int int_cnt2, Register result, |
986
62001a362ce9
6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents:
775
diff
changeset
|
2584 XMMRegister vec, Register tmp); |
62001a362ce9
6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents:
775
diff
changeset
|
2585 |
2320
41d4973cf100
6942326: x86 code in string_indexof() could read beyond reserved heap space
kvn
parents:
2262
diff
changeset
|
2586 // IndexOf for constant substrings with size >= 8 elements |
41d4973cf100
6942326: x86 code in string_indexof() could read beyond reserved heap space
kvn
parents:
2262
diff
changeset
|
2587 // which don't need to be loaded through stack. |
41d4973cf100
6942326: x86 code in string_indexof() could read beyond reserved heap space
kvn
parents:
2262
diff
changeset
|
2588 void string_indexofC8(Register str1, Register str2, |
41d4973cf100
6942326: x86 code in string_indexof() could read beyond reserved heap space
kvn
parents:
2262
diff
changeset
|
2589 Register cnt1, Register cnt2, |
41d4973cf100
6942326: x86 code in string_indexof() could read beyond reserved heap space
kvn
parents:
2262
diff
changeset
|
2590 int int_cnt2, Register result, |
41d4973cf100
6942326: x86 code in string_indexof() could read beyond reserved heap space
kvn
parents:
2262
diff
changeset
|
2591 XMMRegister vec, Register tmp); |
41d4973cf100
6942326: x86 code in string_indexof() could read beyond reserved heap space
kvn
parents:
2262
diff
changeset
|
2592 |
41d4973cf100
6942326: x86 code in string_indexof() could read beyond reserved heap space
kvn
parents:
2262
diff
changeset
|
2593 // Smallest code: we don't need to load through stack, |
41d4973cf100
6942326: x86 code in string_indexof() could read beyond reserved heap space
kvn
parents:
2262
diff
changeset
|
2594 // check string tail. |
41d4973cf100
6942326: x86 code in string_indexof() could read beyond reserved heap space
kvn
parents:
2262
diff
changeset
|
2595 |
986
62001a362ce9
6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents:
775
diff
changeset
|
2596 // Compare strings. |
62001a362ce9
6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents:
775
diff
changeset
|
2597 void string_compare(Register str1, Register str2, |
62001a362ce9
6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents:
775
diff
changeset
|
2598 Register cnt1, Register cnt2, Register result, |
2262 | 2599 XMMRegister vec1); |
986
62001a362ce9
6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents:
775
diff
changeset
|
2600 |
62001a362ce9
6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents:
775
diff
changeset
|
2601 // Compare char[] arrays. |
62001a362ce9
6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents:
775
diff
changeset
|
2602 void char_arrays_equals(bool is_array_equ, Register ary1, Register ary2, |
62001a362ce9
6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents:
775
diff
changeset
|
2603 Register limit, Register result, Register chr, |
62001a362ce9
6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents:
775
diff
changeset
|
2604 XMMRegister vec1, XMMRegister vec2); |
304 | 2605 |
1763 | 2606 // Fill primitive arrays |
2607 void generate_fill(BasicType t, bool aligned, | |
2608 Register to, Register value, Register count, | |
2609 Register rtmp, XMMRegister xtmp); | |
2610 | |
0 | 2611 #undef VIRTUAL |
2612 | |
2613 }; | |
2614 | |
2615 /** | |
2616 * class SkipIfEqual: | |
2617 * | |
2618 * Instantiating this class will result in assembly code being output that will | |
2619 * jump around any code emitted between the creation of the instance and it's | |
2620 * automatic destruction at the end of a scope block, depending on the value of | |
2621 * the flag passed to the constructor, which will be checked at run-time. | |
2622 */ | |
2623 class SkipIfEqual { | |
2624 private: | |
2625 MacroAssembler* _masm; | |
2626 Label _label; | |
2627 | |
2628 public: | |
2629 SkipIfEqual(MacroAssembler*, const bool* flag_addr, bool value); | |
2630 ~SkipIfEqual(); | |
2631 }; | |
2632 | |
2633 #ifdef ASSERT | |
2634 inline bool AbstractAssembler::pd_check_instruction_mark() { return true; } | |
2635 #endif | |
1972 | 2636 |
2637 #endif // CPU_X86_VM_ASSEMBLER_X86_HPP |