annotate src/share/vm/c1/c1_LIR.cpp @ 13212:eb03a7335eb0

Use fixed instead of virtual register for target in far foreign call, since the register allocator does not support virtual registers to be used at call sites.
author Christian Wimmer <christian.wimmer@oracle.com>
date Mon, 02 Dec 2013 14:20:32 -0800
parents 9acbfe04b5c3
children 78bbf4d43a14
Ignore whitespace changes - Everywhere: Within whitespace: At end of lines:
rev   line source
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1 /*
7623
203f64878aab 7102489: RFE: cleanup jlong typedef on __APPLE__and _LLP64 systems.
hseigel
parents: 6795
diff changeset
2 * Copyright (c) 2000, 2013, Oracle and/or its affiliates. All rights reserved.
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3 * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
a61af66fc99e Initial load
duke
parents:
diff changeset
4 *
a61af66fc99e Initial load
duke
parents:
diff changeset
5 * This code is free software; you can redistribute it and/or modify it
a61af66fc99e Initial load
duke
parents:
diff changeset
6 * under the terms of the GNU General Public License version 2 only, as
a61af66fc99e Initial load
duke
parents:
diff changeset
7 * published by the Free Software Foundation.
a61af66fc99e Initial load
duke
parents:
diff changeset
8 *
a61af66fc99e Initial load
duke
parents:
diff changeset
9 * This code is distributed in the hope that it will be useful, but WITHOUT
a61af66fc99e Initial load
duke
parents:
diff changeset
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
a61af66fc99e Initial load
duke
parents:
diff changeset
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
a61af66fc99e Initial load
duke
parents:
diff changeset
12 * version 2 for more details (a copy is included in the LICENSE file that
a61af66fc99e Initial load
duke
parents:
diff changeset
13 * accompanied this code).
a61af66fc99e Initial load
duke
parents:
diff changeset
14 *
a61af66fc99e Initial load
duke
parents:
diff changeset
15 * You should have received a copy of the GNU General Public License version
a61af66fc99e Initial load
duke
parents:
diff changeset
16 * 2 along with this work; if not, write to the Free Software Foundation,
a61af66fc99e Initial load
duke
parents:
diff changeset
17 * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
a61af66fc99e Initial load
duke
parents:
diff changeset
18 *
1552
c18cbe5936b8 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 1378
diff changeset
19 * Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA
c18cbe5936b8 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 1378
diff changeset
20 * or visit www.oracle.com if you need additional information or have any
c18cbe5936b8 6941466: Oracle rebranding changes for Hotspot repositories
trims
parents: 1378
diff changeset
21 * questions.
0
a61af66fc99e Initial load
duke
parents:
diff changeset
22 *
a61af66fc99e Initial load
duke
parents:
diff changeset
23 */
a61af66fc99e Initial load
duke
parents:
diff changeset
24
1972
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1819
diff changeset
25 #include "precompiled.hpp"
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1819
diff changeset
26 #include "c1/c1_InstructionPrinter.hpp"
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1819
diff changeset
27 #include "c1/c1_LIR.hpp"
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1819
diff changeset
28 #include "c1/c1_LIRAssembler.hpp"
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1819
diff changeset
29 #include "c1/c1_ValueStack.hpp"
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1819
diff changeset
30 #include "ci/ciInstance.hpp"
f95d63e2154a 6989984: Use standard include model for Hospot
stefank
parents: 1819
diff changeset
31 #include "runtime/sharedRuntime.hpp"
0
a61af66fc99e Initial load
duke
parents:
diff changeset
32
a61af66fc99e Initial load
duke
parents:
diff changeset
33 Register LIR_OprDesc::as_register() const {
a61af66fc99e Initial load
duke
parents:
diff changeset
34 return FrameMap::cpu_rnr2reg(cpu_regnr());
a61af66fc99e Initial load
duke
parents:
diff changeset
35 }
a61af66fc99e Initial load
duke
parents:
diff changeset
36
a61af66fc99e Initial load
duke
parents:
diff changeset
37 Register LIR_OprDesc::as_register_lo() const {
a61af66fc99e Initial load
duke
parents:
diff changeset
38 return FrameMap::cpu_rnr2reg(cpu_regnrLo());
a61af66fc99e Initial load
duke
parents:
diff changeset
39 }
a61af66fc99e Initial load
duke
parents:
diff changeset
40
a61af66fc99e Initial load
duke
parents:
diff changeset
41 Register LIR_OprDesc::as_register_hi() const {
a61af66fc99e Initial load
duke
parents:
diff changeset
42 return FrameMap::cpu_rnr2reg(cpu_regnrHi());
a61af66fc99e Initial load
duke
parents:
diff changeset
43 }
a61af66fc99e Initial load
duke
parents:
diff changeset
44
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
45 #if defined(X86)
0
a61af66fc99e Initial load
duke
parents:
diff changeset
46
a61af66fc99e Initial load
duke
parents:
diff changeset
47 XMMRegister LIR_OprDesc::as_xmm_float_reg() const {
a61af66fc99e Initial load
duke
parents:
diff changeset
48 return FrameMap::nr2xmmreg(xmm_regnr());
a61af66fc99e Initial load
duke
parents:
diff changeset
49 }
a61af66fc99e Initial load
duke
parents:
diff changeset
50
a61af66fc99e Initial load
duke
parents:
diff changeset
51 XMMRegister LIR_OprDesc::as_xmm_double_reg() const {
a61af66fc99e Initial load
duke
parents:
diff changeset
52 assert(xmm_regnrLo() == xmm_regnrHi(), "assumed in calculation");
a61af66fc99e Initial load
duke
parents:
diff changeset
53 return FrameMap::nr2xmmreg(xmm_regnrLo());
a61af66fc99e Initial load
duke
parents:
diff changeset
54 }
a61af66fc99e Initial load
duke
parents:
diff changeset
55
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
56 #endif // X86
0
a61af66fc99e Initial load
duke
parents:
diff changeset
57
1681
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
58 #if defined(SPARC) || defined(PPC)
0
a61af66fc99e Initial load
duke
parents:
diff changeset
59
a61af66fc99e Initial load
duke
parents:
diff changeset
60 FloatRegister LIR_OprDesc::as_float_reg() const {
a61af66fc99e Initial load
duke
parents:
diff changeset
61 return FrameMap::nr2floatreg(fpu_regnr());
a61af66fc99e Initial load
duke
parents:
diff changeset
62 }
a61af66fc99e Initial load
duke
parents:
diff changeset
63
a61af66fc99e Initial load
duke
parents:
diff changeset
64 FloatRegister LIR_OprDesc::as_double_reg() const {
a61af66fc99e Initial load
duke
parents:
diff changeset
65 return FrameMap::nr2floatreg(fpu_regnrHi());
a61af66fc99e Initial load
duke
parents:
diff changeset
66 }
a61af66fc99e Initial load
duke
parents:
diff changeset
67
a61af66fc99e Initial load
duke
parents:
diff changeset
68 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
69
1681
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
70 #ifdef ARM
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
71
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
72 FloatRegister LIR_OprDesc::as_float_reg() const {
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
73 return as_FloatRegister(fpu_regnr());
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
74 }
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
75
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
76 FloatRegister LIR_OprDesc::as_double_reg() const {
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
77 return as_FloatRegister(fpu_regnrLo());
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
78 }
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
79
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
80 #endif
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
81
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
82
0
a61af66fc99e Initial load
duke
parents:
diff changeset
83 LIR_Opr LIR_OprFact::illegalOpr = LIR_OprFact::illegal();
a61af66fc99e Initial load
duke
parents:
diff changeset
84
a61af66fc99e Initial load
duke
parents:
diff changeset
85 LIR_Opr LIR_OprFact::value_type(ValueType* type) {
a61af66fc99e Initial load
duke
parents:
diff changeset
86 ValueTag tag = type->tag();
a61af66fc99e Initial load
duke
parents:
diff changeset
87 switch (tag) {
6725
da91efe96a93 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 6084
diff changeset
88 case metaDataTag : {
0
a61af66fc99e Initial load
duke
parents:
diff changeset
89 ClassConstant* c = type->as_ClassConstant();
a61af66fc99e Initial load
duke
parents:
diff changeset
90 if (c != NULL && !c->value()->is_loaded()) {
6725
da91efe96a93 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 6084
diff changeset
91 return LIR_OprFact::metadataConst(NULL);
6739
8a02ca5e5576 7195816: NPG: Crash in c1_ValueType - ShouldNotReachHere
roland
parents: 6725
diff changeset
92 } else if (c != NULL) {
8a02ca5e5576 7195816: NPG: Crash in c1_ValueType - ShouldNotReachHere
roland
parents: 6725
diff changeset
93 return LIR_OprFact::metadataConst(c->value()->constant_encoding());
0
a61af66fc99e Initial load
duke
parents:
diff changeset
94 } else {
6739
8a02ca5e5576 7195816: NPG: Crash in c1_ValueType - ShouldNotReachHere
roland
parents: 6725
diff changeset
95 MethodConstant* m = type->as_MethodConstant();
8a02ca5e5576 7195816: NPG: Crash in c1_ValueType - ShouldNotReachHere
roland
parents: 6725
diff changeset
96 assert (m != NULL, "not a class or a method?");
8a02ca5e5576 7195816: NPG: Crash in c1_ValueType - ShouldNotReachHere
roland
parents: 6725
diff changeset
97 return LIR_OprFact::metadataConst(m->value()->constant_encoding());
6725
da91efe96a93 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 6084
diff changeset
98 }
da91efe96a93 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 6084
diff changeset
99 }
da91efe96a93 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 6084
diff changeset
100 case objectTag : {
0
a61af66fc99e Initial load
duke
parents:
diff changeset
101 return LIR_OprFact::oopConst(type->as_ObjectType()->encoding());
a61af66fc99e Initial load
duke
parents:
diff changeset
102 }
1297
c466efa608d5 6932496: c1: deoptimization of jsr subroutine fails on sparcv9
roland
parents: 1295
diff changeset
103 case addressTag: return LIR_OprFact::addressConst(type->as_AddressConstant()->value());
0
a61af66fc99e Initial load
duke
parents:
diff changeset
104 case intTag : return LIR_OprFact::intConst(type->as_IntConstant()->value());
a61af66fc99e Initial load
duke
parents:
diff changeset
105 case floatTag : return LIR_OprFact::floatConst(type->as_FloatConstant()->value());
a61af66fc99e Initial load
duke
parents:
diff changeset
106 case longTag : return LIR_OprFact::longConst(type->as_LongConstant()->value());
a61af66fc99e Initial load
duke
parents:
diff changeset
107 case doubleTag : return LIR_OprFact::doubleConst(type->as_DoubleConstant()->value());
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
108 default: ShouldNotReachHere(); return LIR_OprFact::intConst(-1);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
109 }
a61af66fc99e Initial load
duke
parents:
diff changeset
110 }
a61af66fc99e Initial load
duke
parents:
diff changeset
111
a61af66fc99e Initial load
duke
parents:
diff changeset
112
a61af66fc99e Initial load
duke
parents:
diff changeset
113 LIR_Opr LIR_OprFact::dummy_value_type(ValueType* type) {
a61af66fc99e Initial load
duke
parents:
diff changeset
114 switch (type->tag()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
115 case objectTag: return LIR_OprFact::oopConst(NULL);
1297
c466efa608d5 6932496: c1: deoptimization of jsr subroutine fails on sparcv9
roland
parents: 1295
diff changeset
116 case addressTag:return LIR_OprFact::addressConst(0);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
117 case intTag: return LIR_OprFact::intConst(0);
a61af66fc99e Initial load
duke
parents:
diff changeset
118 case floatTag: return LIR_OprFact::floatConst(0.0);
a61af66fc99e Initial load
duke
parents:
diff changeset
119 case longTag: return LIR_OprFact::longConst(0);
a61af66fc99e Initial load
duke
parents:
diff changeset
120 case doubleTag: return LIR_OprFact::doubleConst(0.0);
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
121 default: ShouldNotReachHere(); return LIR_OprFact::intConst(-1);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
122 }
a61af66fc99e Initial load
duke
parents:
diff changeset
123 return illegalOpr;
a61af66fc99e Initial load
duke
parents:
diff changeset
124 }
a61af66fc99e Initial load
duke
parents:
diff changeset
125
a61af66fc99e Initial load
duke
parents:
diff changeset
126
a61af66fc99e Initial load
duke
parents:
diff changeset
127
a61af66fc99e Initial load
duke
parents:
diff changeset
128 //---------------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
129
a61af66fc99e Initial load
duke
parents:
diff changeset
130
a61af66fc99e Initial load
duke
parents:
diff changeset
131 LIR_Address::Scale LIR_Address::scale(BasicType type) {
29
d5fc211aea19 6633953: type2aelembytes{T_ADDRESS} should be 8 bytes in 64 bit VM
kvn
parents: 0
diff changeset
132 int elem_size = type2aelembytes(type);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
133 switch (elem_size) {
a61af66fc99e Initial load
duke
parents:
diff changeset
134 case 1: return LIR_Address::times_1;
a61af66fc99e Initial load
duke
parents:
diff changeset
135 case 2: return LIR_Address::times_2;
a61af66fc99e Initial load
duke
parents:
diff changeset
136 case 4: return LIR_Address::times_4;
a61af66fc99e Initial load
duke
parents:
diff changeset
137 case 8: return LIR_Address::times_8;
a61af66fc99e Initial load
duke
parents:
diff changeset
138 }
a61af66fc99e Initial load
duke
parents:
diff changeset
139 ShouldNotReachHere();
a61af66fc99e Initial load
duke
parents:
diff changeset
140 return LIR_Address::times_1;
a61af66fc99e Initial load
duke
parents:
diff changeset
141 }
a61af66fc99e Initial load
duke
parents:
diff changeset
142
a61af66fc99e Initial load
duke
parents:
diff changeset
143
a61af66fc99e Initial load
duke
parents:
diff changeset
144 #ifndef PRODUCT
a61af66fc99e Initial load
duke
parents:
diff changeset
145 void LIR_Address::verify() const {
1681
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
146 #if defined(SPARC) || defined(PPC)
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
147 assert(scale() == times_1, "Scaled addressing mode not available on SPARC/PPC and should not be used");
0
a61af66fc99e Initial load
duke
parents:
diff changeset
148 assert(disp() == 0 || index()->is_illegal(), "can't have both");
a61af66fc99e Initial load
duke
parents:
diff changeset
149 #endif
1681
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
150 #ifdef ARM
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
151 assert(disp() == 0 || index()->is_illegal(), "can't have both");
3942
10ee2b297ccd 7057978: improve robustness of c1 ARM back-end wrt non encodable constants
bdelsart
parents: 2168
diff changeset
152 // Note: offsets higher than 4096 must not be rejected here. They can
10ee2b297ccd 7057978: improve robustness of c1 ARM back-end wrt non encodable constants
bdelsart
parents: 2168
diff changeset
153 // be handled by the back-end or will be rejected if not.
1681
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
154 #endif
0
a61af66fc99e Initial load
duke
parents:
diff changeset
155 #ifdef _LP64
a61af66fc99e Initial load
duke
parents:
diff changeset
156 assert(base()->is_cpu_register(), "wrong base operand");
a61af66fc99e Initial load
duke
parents:
diff changeset
157 assert(index()->is_illegal() || index()->is_double_cpu(), "wrong index operand");
6725
da91efe96a93 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 6084
diff changeset
158 assert(base()->type() == T_OBJECT || base()->type() == T_LONG || base()->type() == T_METADATA,
0
a61af66fc99e Initial load
duke
parents:
diff changeset
159 "wrong type for addresses");
a61af66fc99e Initial load
duke
parents:
diff changeset
160 #else
a61af66fc99e Initial load
duke
parents:
diff changeset
161 assert(base()->is_single_cpu(), "wrong base operand");
a61af66fc99e Initial load
duke
parents:
diff changeset
162 assert(index()->is_illegal() || index()->is_single_cpu(), "wrong index operand");
6725
da91efe96a93 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 6084
diff changeset
163 assert(base()->type() == T_OBJECT || base()->type() == T_INT || base()->type() == T_METADATA,
0
a61af66fc99e Initial load
duke
parents:
diff changeset
164 "wrong type for addresses");
a61af66fc99e Initial load
duke
parents:
diff changeset
165 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
166 }
a61af66fc99e Initial load
duke
parents:
diff changeset
167 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
168
a61af66fc99e Initial load
duke
parents:
diff changeset
169
a61af66fc99e Initial load
duke
parents:
diff changeset
170 //---------------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
171
a61af66fc99e Initial load
duke
parents:
diff changeset
172 char LIR_OprDesc::type_char(BasicType t) {
a61af66fc99e Initial load
duke
parents:
diff changeset
173 switch (t) {
a61af66fc99e Initial load
duke
parents:
diff changeset
174 case T_ARRAY:
a61af66fc99e Initial load
duke
parents:
diff changeset
175 t = T_OBJECT;
a61af66fc99e Initial load
duke
parents:
diff changeset
176 case T_BOOLEAN:
a61af66fc99e Initial load
duke
parents:
diff changeset
177 case T_CHAR:
a61af66fc99e Initial load
duke
parents:
diff changeset
178 case T_FLOAT:
a61af66fc99e Initial load
duke
parents:
diff changeset
179 case T_DOUBLE:
a61af66fc99e Initial load
duke
parents:
diff changeset
180 case T_BYTE:
a61af66fc99e Initial load
duke
parents:
diff changeset
181 case T_SHORT:
a61af66fc99e Initial load
duke
parents:
diff changeset
182 case T_INT:
a61af66fc99e Initial load
duke
parents:
diff changeset
183 case T_LONG:
a61af66fc99e Initial load
duke
parents:
diff changeset
184 case T_OBJECT:
a61af66fc99e Initial load
duke
parents:
diff changeset
185 case T_ADDRESS:
a61af66fc99e Initial load
duke
parents:
diff changeset
186 case T_VOID:
a61af66fc99e Initial load
duke
parents:
diff changeset
187 return ::type2char(t);
12969
9acbfe04b5c3 8026495: JVM Crashes when started with -XX:+DTraceMethodProbes on Solaris x86_64
iveresov
parents: 12875
diff changeset
188 case T_METADATA:
9acbfe04b5c3 8026495: JVM Crashes when started with -XX:+DTraceMethodProbes on Solaris x86_64
iveresov
parents: 12875
diff changeset
189 return 'M';
0
a61af66fc99e Initial load
duke
parents:
diff changeset
190 case T_ILLEGAL:
a61af66fc99e Initial load
duke
parents:
diff changeset
191 return '?';
a61af66fc99e Initial load
duke
parents:
diff changeset
192
a61af66fc99e Initial load
duke
parents:
diff changeset
193 default:
a61af66fc99e Initial load
duke
parents:
diff changeset
194 ShouldNotReachHere();
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
195 return '?';
0
a61af66fc99e Initial load
duke
parents:
diff changeset
196 }
a61af66fc99e Initial load
duke
parents:
diff changeset
197 }
a61af66fc99e Initial load
duke
parents:
diff changeset
198
a61af66fc99e Initial load
duke
parents:
diff changeset
199 #ifndef PRODUCT
a61af66fc99e Initial load
duke
parents:
diff changeset
200 void LIR_OprDesc::validate_type() const {
a61af66fc99e Initial load
duke
parents:
diff changeset
201
a61af66fc99e Initial load
duke
parents:
diff changeset
202 #ifdef ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
203 if (!is_pointer() && !is_illegal()) {
11004
87a6f2df28e2 8002160: Compilation issue with adlc using latest SunStudio compilers
drchase
parents: 9156
diff changeset
204 OprKind kindfield = kind_field(); // Factored out because of compiler bug, see 8002160
0
a61af66fc99e Initial load
duke
parents:
diff changeset
205 switch (as_BasicType(type_field())) {
a61af66fc99e Initial load
duke
parents:
diff changeset
206 case T_LONG:
11004
87a6f2df28e2 8002160: Compilation issue with adlc using latest SunStudio compilers
drchase
parents: 9156
diff changeset
207 assert((kindfield == cpu_register || kindfield == stack_value) &&
1681
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
208 size_field() == double_size, "must match");
0
a61af66fc99e Initial load
duke
parents:
diff changeset
209 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
210 case T_FLOAT:
1681
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
211 // FP return values can be also in CPU registers on ARM and PPC (softfp ABI)
11004
87a6f2df28e2 8002160: Compilation issue with adlc using latest SunStudio compilers
drchase
parents: 9156
diff changeset
212 assert((kindfield == fpu_register || kindfield == stack_value
87a6f2df28e2 8002160: Compilation issue with adlc using latest SunStudio compilers
drchase
parents: 9156
diff changeset
213 ARM_ONLY(|| kindfield == cpu_register)
87a6f2df28e2 8002160: Compilation issue with adlc using latest SunStudio compilers
drchase
parents: 9156
diff changeset
214 PPC_ONLY(|| kindfield == cpu_register) ) &&
1681
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
215 size_field() == single_size, "must match");
0
a61af66fc99e Initial load
duke
parents:
diff changeset
216 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
217 case T_DOUBLE:
1681
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
218 // FP return values can be also in CPU registers on ARM and PPC (softfp ABI)
11004
87a6f2df28e2 8002160: Compilation issue with adlc using latest SunStudio compilers
drchase
parents: 9156
diff changeset
219 assert((kindfield == fpu_register || kindfield == stack_value
87a6f2df28e2 8002160: Compilation issue with adlc using latest SunStudio compilers
drchase
parents: 9156
diff changeset
220 ARM_ONLY(|| kindfield == cpu_register)
87a6f2df28e2 8002160: Compilation issue with adlc using latest SunStudio compilers
drchase
parents: 9156
diff changeset
221 PPC_ONLY(|| kindfield == cpu_register) ) &&
1681
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
222 size_field() == double_size, "must match");
0
a61af66fc99e Initial load
duke
parents:
diff changeset
223 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
224 case T_BOOLEAN:
a61af66fc99e Initial load
duke
parents:
diff changeset
225 case T_CHAR:
a61af66fc99e Initial load
duke
parents:
diff changeset
226 case T_BYTE:
a61af66fc99e Initial load
duke
parents:
diff changeset
227 case T_SHORT:
a61af66fc99e Initial load
duke
parents:
diff changeset
228 case T_INT:
1816
87b64980e2f1 6972540: sun/nio/ch/SocketChannelImpl compilation crashed when executing CompileTheWorld
never
parents: 1791
diff changeset
229 case T_ADDRESS:
0
a61af66fc99e Initial load
duke
parents:
diff changeset
230 case T_OBJECT:
6725
da91efe96a93 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 6084
diff changeset
231 case T_METADATA:
0
a61af66fc99e Initial load
duke
parents:
diff changeset
232 case T_ARRAY:
11004
87a6f2df28e2 8002160: Compilation issue with adlc using latest SunStudio compilers
drchase
parents: 9156
diff changeset
233 assert((kindfield == cpu_register || kindfield == stack_value) &&
1681
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
234 size_field() == single_size, "must match");
0
a61af66fc99e Initial load
duke
parents:
diff changeset
235 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
236
a61af66fc99e Initial load
duke
parents:
diff changeset
237 case T_ILLEGAL:
a61af66fc99e Initial load
duke
parents:
diff changeset
238 // XXX TKR also means unknown right now
a61af66fc99e Initial load
duke
parents:
diff changeset
239 // assert(is_illegal(), "must match");
a61af66fc99e Initial load
duke
parents:
diff changeset
240 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
241
a61af66fc99e Initial load
duke
parents:
diff changeset
242 default:
a61af66fc99e Initial load
duke
parents:
diff changeset
243 ShouldNotReachHere();
a61af66fc99e Initial load
duke
parents:
diff changeset
244 }
a61af66fc99e Initial load
duke
parents:
diff changeset
245 }
a61af66fc99e Initial load
duke
parents:
diff changeset
246 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
247
a61af66fc99e Initial load
duke
parents:
diff changeset
248 }
a61af66fc99e Initial load
duke
parents:
diff changeset
249 #endif // PRODUCT
a61af66fc99e Initial load
duke
parents:
diff changeset
250
a61af66fc99e Initial load
duke
parents:
diff changeset
251
a61af66fc99e Initial load
duke
parents:
diff changeset
252 bool LIR_OprDesc::is_oop() const {
a61af66fc99e Initial load
duke
parents:
diff changeset
253 if (is_pointer()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
254 return pointer()->is_oop_pointer();
a61af66fc99e Initial load
duke
parents:
diff changeset
255 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
256 OprType t= type_field();
a61af66fc99e Initial load
duke
parents:
diff changeset
257 assert(t != unknown_type, "not set");
a61af66fc99e Initial load
duke
parents:
diff changeset
258 return t == object_type;
a61af66fc99e Initial load
duke
parents:
diff changeset
259 }
a61af66fc99e Initial load
duke
parents:
diff changeset
260 }
a61af66fc99e Initial load
duke
parents:
diff changeset
261
a61af66fc99e Initial load
duke
parents:
diff changeset
262
a61af66fc99e Initial load
duke
parents:
diff changeset
263
a61af66fc99e Initial load
duke
parents:
diff changeset
264 void LIR_Op2::verify() const {
a61af66fc99e Initial load
duke
parents:
diff changeset
265 #ifdef ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
266 switch (code()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
267 case lir_cmove:
6795
7eca5de9e0b6 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 6739
diff changeset
268 case lir_xchg:
0
a61af66fc99e Initial load
duke
parents:
diff changeset
269 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
270
a61af66fc99e Initial load
duke
parents:
diff changeset
271 default:
a61af66fc99e Initial load
duke
parents:
diff changeset
272 assert(!result_opr()->is_register() || !result_opr()->is_oop_register(),
a61af66fc99e Initial load
duke
parents:
diff changeset
273 "can't produce oops from arith");
a61af66fc99e Initial load
duke
parents:
diff changeset
274 }
a61af66fc99e Initial load
duke
parents:
diff changeset
275
a61af66fc99e Initial load
duke
parents:
diff changeset
276 if (TwoOperandLIRForm) {
a61af66fc99e Initial load
duke
parents:
diff changeset
277 switch (code()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
278 case lir_add:
a61af66fc99e Initial load
duke
parents:
diff changeset
279 case lir_sub:
a61af66fc99e Initial load
duke
parents:
diff changeset
280 case lir_mul:
a61af66fc99e Initial load
duke
parents:
diff changeset
281 case lir_mul_strictfp:
a61af66fc99e Initial load
duke
parents:
diff changeset
282 case lir_div:
a61af66fc99e Initial load
duke
parents:
diff changeset
283 case lir_div_strictfp:
a61af66fc99e Initial load
duke
parents:
diff changeset
284 case lir_rem:
a61af66fc99e Initial load
duke
parents:
diff changeset
285 case lir_logic_and:
a61af66fc99e Initial load
duke
parents:
diff changeset
286 case lir_logic_or:
a61af66fc99e Initial load
duke
parents:
diff changeset
287 case lir_logic_xor:
a61af66fc99e Initial load
duke
parents:
diff changeset
288 case lir_shl:
a61af66fc99e Initial load
duke
parents:
diff changeset
289 case lir_shr:
a61af66fc99e Initial load
duke
parents:
diff changeset
290 assert(in_opr1() == result_opr(), "opr1 and result must match");
a61af66fc99e Initial load
duke
parents:
diff changeset
291 assert(in_opr1()->is_valid() && in_opr2()->is_valid(), "must be valid");
a61af66fc99e Initial load
duke
parents:
diff changeset
292 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
293
a61af66fc99e Initial load
duke
parents:
diff changeset
294 // special handling for lir_ushr because of write barriers
a61af66fc99e Initial load
duke
parents:
diff changeset
295 case lir_ushr:
a61af66fc99e Initial load
duke
parents:
diff changeset
296 assert(in_opr1() == result_opr() || in_opr2()->is_constant(), "opr1 and result must match or shift count is constant");
a61af66fc99e Initial load
duke
parents:
diff changeset
297 assert(in_opr1()->is_valid() && in_opr2()->is_valid(), "must be valid");
a61af66fc99e Initial load
duke
parents:
diff changeset
298 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
299
a61af66fc99e Initial load
duke
parents:
diff changeset
300 }
a61af66fc99e Initial load
duke
parents:
diff changeset
301 }
a61af66fc99e Initial load
duke
parents:
diff changeset
302 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
303 }
a61af66fc99e Initial load
duke
parents:
diff changeset
304
a61af66fc99e Initial load
duke
parents:
diff changeset
305
a61af66fc99e Initial load
duke
parents:
diff changeset
306 LIR_OpBranch::LIR_OpBranch(LIR_Condition cond, BasicType type, BlockBegin* block)
a61af66fc99e Initial load
duke
parents:
diff changeset
307 : LIR_Op(lir_branch, LIR_OprFact::illegalOpr, (CodeEmitInfo*)NULL)
a61af66fc99e Initial load
duke
parents:
diff changeset
308 , _cond(cond)
a61af66fc99e Initial load
duke
parents:
diff changeset
309 , _type(type)
a61af66fc99e Initial load
duke
parents:
diff changeset
310 , _label(block->label())
a61af66fc99e Initial load
duke
parents:
diff changeset
311 , _block(block)
a61af66fc99e Initial load
duke
parents:
diff changeset
312 , _ublock(NULL)
a61af66fc99e Initial load
duke
parents:
diff changeset
313 , _stub(NULL) {
a61af66fc99e Initial load
duke
parents:
diff changeset
314 }
a61af66fc99e Initial load
duke
parents:
diff changeset
315
a61af66fc99e Initial load
duke
parents:
diff changeset
316 LIR_OpBranch::LIR_OpBranch(LIR_Condition cond, BasicType type, CodeStub* stub) :
a61af66fc99e Initial load
duke
parents:
diff changeset
317 LIR_Op(lir_branch, LIR_OprFact::illegalOpr, (CodeEmitInfo*)NULL)
a61af66fc99e Initial load
duke
parents:
diff changeset
318 , _cond(cond)
a61af66fc99e Initial load
duke
parents:
diff changeset
319 , _type(type)
a61af66fc99e Initial load
duke
parents:
diff changeset
320 , _label(stub->entry())
a61af66fc99e Initial load
duke
parents:
diff changeset
321 , _block(NULL)
a61af66fc99e Initial load
duke
parents:
diff changeset
322 , _ublock(NULL)
a61af66fc99e Initial load
duke
parents:
diff changeset
323 , _stub(stub) {
a61af66fc99e Initial load
duke
parents:
diff changeset
324 }
a61af66fc99e Initial load
duke
parents:
diff changeset
325
a61af66fc99e Initial load
duke
parents:
diff changeset
326 LIR_OpBranch::LIR_OpBranch(LIR_Condition cond, BasicType type, BlockBegin* block, BlockBegin* ublock)
a61af66fc99e Initial load
duke
parents:
diff changeset
327 : LIR_Op(lir_cond_float_branch, LIR_OprFact::illegalOpr, (CodeEmitInfo*)NULL)
a61af66fc99e Initial load
duke
parents:
diff changeset
328 , _cond(cond)
a61af66fc99e Initial load
duke
parents:
diff changeset
329 , _type(type)
a61af66fc99e Initial load
duke
parents:
diff changeset
330 , _label(block->label())
a61af66fc99e Initial load
duke
parents:
diff changeset
331 , _block(block)
a61af66fc99e Initial load
duke
parents:
diff changeset
332 , _ublock(ublock)
a61af66fc99e Initial load
duke
parents:
diff changeset
333 , _stub(NULL)
a61af66fc99e Initial load
duke
parents:
diff changeset
334 {
a61af66fc99e Initial load
duke
parents:
diff changeset
335 }
a61af66fc99e Initial load
duke
parents:
diff changeset
336
a61af66fc99e Initial load
duke
parents:
diff changeset
337 void LIR_OpBranch::change_block(BlockBegin* b) {
a61af66fc99e Initial load
duke
parents:
diff changeset
338 assert(_block != NULL, "must have old block");
a61af66fc99e Initial load
duke
parents:
diff changeset
339 assert(_block->label() == label(), "must be equal");
a61af66fc99e Initial load
duke
parents:
diff changeset
340
a61af66fc99e Initial load
duke
parents:
diff changeset
341 _block = b;
a61af66fc99e Initial load
duke
parents:
diff changeset
342 _label = b->label();
a61af66fc99e Initial load
duke
parents:
diff changeset
343 }
a61af66fc99e Initial load
duke
parents:
diff changeset
344
a61af66fc99e Initial load
duke
parents:
diff changeset
345 void LIR_OpBranch::change_ublock(BlockBegin* b) {
a61af66fc99e Initial load
duke
parents:
diff changeset
346 assert(_ublock != NULL, "must have old block");
a61af66fc99e Initial load
duke
parents:
diff changeset
347 _ublock = b;
a61af66fc99e Initial load
duke
parents:
diff changeset
348 }
a61af66fc99e Initial load
duke
parents:
diff changeset
349
a61af66fc99e Initial load
duke
parents:
diff changeset
350 void LIR_OpBranch::negate_cond() {
a61af66fc99e Initial load
duke
parents:
diff changeset
351 switch (_cond) {
a61af66fc99e Initial load
duke
parents:
diff changeset
352 case lir_cond_equal: _cond = lir_cond_notEqual; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
353 case lir_cond_notEqual: _cond = lir_cond_equal; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
354 case lir_cond_less: _cond = lir_cond_greaterEqual; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
355 case lir_cond_lessEqual: _cond = lir_cond_greater; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
356 case lir_cond_greaterEqual: _cond = lir_cond_less; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
357 case lir_cond_greater: _cond = lir_cond_lessEqual; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
358 default: ShouldNotReachHere();
a61af66fc99e Initial load
duke
parents:
diff changeset
359 }
a61af66fc99e Initial load
duke
parents:
diff changeset
360 }
a61af66fc99e Initial load
duke
parents:
diff changeset
361
a61af66fc99e Initial load
duke
parents:
diff changeset
362
a61af66fc99e Initial load
duke
parents:
diff changeset
363 LIR_OpTypeCheck::LIR_OpTypeCheck(LIR_Code code, LIR_Opr result, LIR_Opr object, ciKlass* klass,
a61af66fc99e Initial load
duke
parents:
diff changeset
364 LIR_Opr tmp1, LIR_Opr tmp2, LIR_Opr tmp3,
a61af66fc99e Initial load
duke
parents:
diff changeset
365 bool fast_check, CodeEmitInfo* info_for_exception, CodeEmitInfo* info_for_patch,
1783
d5d065957597 6953144: Tiered compilation
iveresov
parents: 1681
diff changeset
366 CodeStub* stub)
d5d065957597 6953144: Tiered compilation
iveresov
parents: 1681
diff changeset
367
0
a61af66fc99e Initial load
duke
parents:
diff changeset
368 : LIR_Op(code, result, NULL)
a61af66fc99e Initial load
duke
parents:
diff changeset
369 , _object(object)
a61af66fc99e Initial load
duke
parents:
diff changeset
370 , _array(LIR_OprFact::illegalOpr)
a61af66fc99e Initial load
duke
parents:
diff changeset
371 , _klass(klass)
a61af66fc99e Initial load
duke
parents:
diff changeset
372 , _tmp1(tmp1)
a61af66fc99e Initial load
duke
parents:
diff changeset
373 , _tmp2(tmp2)
a61af66fc99e Initial load
duke
parents:
diff changeset
374 , _tmp3(tmp3)
a61af66fc99e Initial load
duke
parents:
diff changeset
375 , _fast_check(fast_check)
a61af66fc99e Initial load
duke
parents:
diff changeset
376 , _stub(stub)
a61af66fc99e Initial load
duke
parents:
diff changeset
377 , _info_for_patch(info_for_patch)
a61af66fc99e Initial load
duke
parents:
diff changeset
378 , _info_for_exception(info_for_exception)
1783
d5d065957597 6953144: Tiered compilation
iveresov
parents: 1681
diff changeset
379 , _profiled_method(NULL)
d5d065957597 6953144: Tiered compilation
iveresov
parents: 1681
diff changeset
380 , _profiled_bci(-1)
d5d065957597 6953144: Tiered compilation
iveresov
parents: 1681
diff changeset
381 , _should_profile(false)
d5d065957597 6953144: Tiered compilation
iveresov
parents: 1681
diff changeset
382 {
0
a61af66fc99e Initial load
duke
parents:
diff changeset
383 if (code == lir_checkcast) {
a61af66fc99e Initial load
duke
parents:
diff changeset
384 assert(info_for_exception != NULL, "checkcast throws exceptions");
a61af66fc99e Initial load
duke
parents:
diff changeset
385 } else if (code == lir_instanceof) {
a61af66fc99e Initial load
duke
parents:
diff changeset
386 assert(info_for_exception == NULL, "instanceof throws no exceptions");
a61af66fc99e Initial load
duke
parents:
diff changeset
387 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
388 ShouldNotReachHere();
a61af66fc99e Initial load
duke
parents:
diff changeset
389 }
a61af66fc99e Initial load
duke
parents:
diff changeset
390 }
a61af66fc99e Initial load
duke
parents:
diff changeset
391
a61af66fc99e Initial load
duke
parents:
diff changeset
392
a61af66fc99e Initial load
duke
parents:
diff changeset
393
1783
d5d065957597 6953144: Tiered compilation
iveresov
parents: 1681
diff changeset
394 LIR_OpTypeCheck::LIR_OpTypeCheck(LIR_Code code, LIR_Opr object, LIR_Opr array, LIR_Opr tmp1, LIR_Opr tmp2, LIR_Opr tmp3, CodeEmitInfo* info_for_exception)
0
a61af66fc99e Initial load
duke
parents:
diff changeset
395 : LIR_Op(code, LIR_OprFact::illegalOpr, NULL)
a61af66fc99e Initial load
duke
parents:
diff changeset
396 , _object(object)
a61af66fc99e Initial load
duke
parents:
diff changeset
397 , _array(array)
a61af66fc99e Initial load
duke
parents:
diff changeset
398 , _klass(NULL)
a61af66fc99e Initial load
duke
parents:
diff changeset
399 , _tmp1(tmp1)
a61af66fc99e Initial load
duke
parents:
diff changeset
400 , _tmp2(tmp2)
a61af66fc99e Initial load
duke
parents:
diff changeset
401 , _tmp3(tmp3)
a61af66fc99e Initial load
duke
parents:
diff changeset
402 , _fast_check(false)
a61af66fc99e Initial load
duke
parents:
diff changeset
403 , _stub(NULL)
a61af66fc99e Initial load
duke
parents:
diff changeset
404 , _info_for_patch(NULL)
a61af66fc99e Initial load
duke
parents:
diff changeset
405 , _info_for_exception(info_for_exception)
1783
d5d065957597 6953144: Tiered compilation
iveresov
parents: 1681
diff changeset
406 , _profiled_method(NULL)
d5d065957597 6953144: Tiered compilation
iveresov
parents: 1681
diff changeset
407 , _profiled_bci(-1)
d5d065957597 6953144: Tiered compilation
iveresov
parents: 1681
diff changeset
408 , _should_profile(false)
d5d065957597 6953144: Tiered compilation
iveresov
parents: 1681
diff changeset
409 {
0
a61af66fc99e Initial load
duke
parents:
diff changeset
410 if (code == lir_store_check) {
2168
e4fee0bdaa85 7008809: should report the class in ArrayStoreExceptions from compiled code
never
parents: 2002
diff changeset
411 _stub = new ArrayStoreExceptionStub(object, info_for_exception);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
412 assert(info_for_exception != NULL, "store_check throws exceptions");
a61af66fc99e Initial load
duke
parents:
diff changeset
413 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
414 ShouldNotReachHere();
a61af66fc99e Initial load
duke
parents:
diff changeset
415 }
a61af66fc99e Initial load
duke
parents:
diff changeset
416 }
a61af66fc99e Initial load
duke
parents:
diff changeset
417
a61af66fc99e Initial load
duke
parents:
diff changeset
418
a61af66fc99e Initial load
duke
parents:
diff changeset
419 LIR_OpArrayCopy::LIR_OpArrayCopy(LIR_Opr src, LIR_Opr src_pos, LIR_Opr dst, LIR_Opr dst_pos, LIR_Opr length,
a61af66fc99e Initial load
duke
parents:
diff changeset
420 LIR_Opr tmp, ciArrayKlass* expected_type, int flags, CodeEmitInfo* info)
a61af66fc99e Initial load
duke
parents:
diff changeset
421 : LIR_Op(lir_arraycopy, LIR_OprFact::illegalOpr, info)
a61af66fc99e Initial load
duke
parents:
diff changeset
422 , _tmp(tmp)
a61af66fc99e Initial load
duke
parents:
diff changeset
423 , _src(src)
a61af66fc99e Initial load
duke
parents:
diff changeset
424 , _src_pos(src_pos)
a61af66fc99e Initial load
duke
parents:
diff changeset
425 , _dst(dst)
a61af66fc99e Initial load
duke
parents:
diff changeset
426 , _dst_pos(dst_pos)
a61af66fc99e Initial load
duke
parents:
diff changeset
427 , _flags(flags)
a61af66fc99e Initial load
duke
parents:
diff changeset
428 , _expected_type(expected_type)
a61af66fc99e Initial load
duke
parents:
diff changeset
429 , _length(length) {
a61af66fc99e Initial load
duke
parents:
diff changeset
430 _stub = new ArrayCopyStub(this);
a61af66fc99e Initial load
duke
parents:
diff changeset
431 }
a61af66fc99e Initial load
duke
parents:
diff changeset
432
11080
b800986664f4 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 11004
diff changeset
433 LIR_OpUpdateCRC32::LIR_OpUpdateCRC32(LIR_Opr crc, LIR_Opr val, LIR_Opr res)
b800986664f4 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 11004
diff changeset
434 : LIR_Op(lir_updatecrc32, res, NULL)
b800986664f4 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 11004
diff changeset
435 , _crc(crc)
b800986664f4 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 11004
diff changeset
436 , _val(val) {
b800986664f4 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 11004
diff changeset
437 }
0
a61af66fc99e Initial load
duke
parents:
diff changeset
438
a61af66fc99e Initial load
duke
parents:
diff changeset
439 //-------------------verify--------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
440
a61af66fc99e Initial load
duke
parents:
diff changeset
441 void LIR_Op1::verify() const {
a61af66fc99e Initial load
duke
parents:
diff changeset
442 switch(code()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
443 case lir_move:
a61af66fc99e Initial load
duke
parents:
diff changeset
444 assert(in_opr()->is_valid() && result_opr()->is_valid(), "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
445 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
446 case lir_null_check:
a61af66fc99e Initial load
duke
parents:
diff changeset
447 assert(in_opr()->is_register(), "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
448 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
449 case lir_return:
a61af66fc99e Initial load
duke
parents:
diff changeset
450 assert(in_opr()->is_register() || in_opr()->is_illegal(), "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
451 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
452 }
a61af66fc99e Initial load
duke
parents:
diff changeset
453 }
a61af66fc99e Initial load
duke
parents:
diff changeset
454
a61af66fc99e Initial load
duke
parents:
diff changeset
455 void LIR_OpRTCall::verify() const {
a61af66fc99e Initial load
duke
parents:
diff changeset
456 assert(strcmp(Runtime1::name_for_address(addr()), "<unknown function>") != 0, "unknown function");
a61af66fc99e Initial load
duke
parents:
diff changeset
457 }
a61af66fc99e Initial load
duke
parents:
diff changeset
458
a61af66fc99e Initial load
duke
parents:
diff changeset
459 //-------------------visits--------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
460
a61af66fc99e Initial load
duke
parents:
diff changeset
461 // complete rework of LIR instruction visitor.
a61af66fc99e Initial load
duke
parents:
diff changeset
462 // The virtual calls for each instruction type is replaced by a big
a61af66fc99e Initial load
duke
parents:
diff changeset
463 // switch that adds the operands for each instruction
a61af66fc99e Initial load
duke
parents:
diff changeset
464
a61af66fc99e Initial load
duke
parents:
diff changeset
465 void LIR_OpVisitState::visit(LIR_Op* op) {
a61af66fc99e Initial load
duke
parents:
diff changeset
466 // copy information from the LIR_Op
a61af66fc99e Initial load
duke
parents:
diff changeset
467 reset();
a61af66fc99e Initial load
duke
parents:
diff changeset
468 set_op(op);
a61af66fc99e Initial load
duke
parents:
diff changeset
469
a61af66fc99e Initial load
duke
parents:
diff changeset
470 switch (op->code()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
471
a61af66fc99e Initial load
duke
parents:
diff changeset
472 // LIR_Op0
a61af66fc99e Initial load
duke
parents:
diff changeset
473 case lir_word_align: // result and info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
474 case lir_backwardbranch_target: // result and info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
475 case lir_build_frame: // result and info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
476 case lir_fpop_raw: // result and info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
477 case lir_24bit_FPU: // result and info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
478 case lir_reset_FPU: // result and info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
479 case lir_breakpoint: // result and info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
480 case lir_membar: // result and info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
481 case lir_membar_acquire: // result and info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
482 case lir_membar_release: // result and info always invalid
4966
701a83c86f28 7120481: storeStore barrier in constructor with final field
jiangli
parents: 4765
diff changeset
483 case lir_membar_loadload: // result and info always invalid
701a83c86f28 7120481: storeStore barrier in constructor with final field
jiangli
parents: 4765
diff changeset
484 case lir_membar_storestore: // result and info always invalid
701a83c86f28 7120481: storeStore barrier in constructor with final field
jiangli
parents: 4765
diff changeset
485 case lir_membar_loadstore: // result and info always invalid
701a83c86f28 7120481: storeStore barrier in constructor with final field
jiangli
parents: 4765
diff changeset
486 case lir_membar_storeload: // result and info always invalid
0
a61af66fc99e Initial load
duke
parents:
diff changeset
487 {
a61af66fc99e Initial load
duke
parents:
diff changeset
488 assert(op->as_Op0() != NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
489 assert(op->_info == NULL, "info not used by this instruction");
a61af66fc99e Initial load
duke
parents:
diff changeset
490 assert(op->_result->is_illegal(), "not used");
a61af66fc99e Initial load
duke
parents:
diff changeset
491 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
492 }
a61af66fc99e Initial load
duke
parents:
diff changeset
493
a61af66fc99e Initial load
duke
parents:
diff changeset
494 case lir_nop: // may have info, result always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
495 case lir_std_entry: // may have result, info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
496 case lir_osr_entry: // may have result, info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
497 case lir_get_thread: // may have result, info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
498 {
a61af66fc99e Initial load
duke
parents:
diff changeset
499 assert(op->as_Op0() != NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
500 if (op->_info != NULL) do_info(op->_info);
a61af66fc99e Initial load
duke
parents:
diff changeset
501 if (op->_result->is_valid()) do_output(op->_result);
a61af66fc99e Initial load
duke
parents:
diff changeset
502 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
503 }
a61af66fc99e Initial load
duke
parents:
diff changeset
504
a61af66fc99e Initial load
duke
parents:
diff changeset
505
a61af66fc99e Initial load
duke
parents:
diff changeset
506 // LIR_OpLabel
a61af66fc99e Initial load
duke
parents:
diff changeset
507 case lir_label: // result and info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
508 {
a61af66fc99e Initial load
duke
parents:
diff changeset
509 assert(op->as_OpLabel() != NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
510 assert(op->_info == NULL, "info not used by this instruction");
a61af66fc99e Initial load
duke
parents:
diff changeset
511 assert(op->_result->is_illegal(), "not used");
a61af66fc99e Initial load
duke
parents:
diff changeset
512 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
513 }
a61af66fc99e Initial load
duke
parents:
diff changeset
514
a61af66fc99e Initial load
duke
parents:
diff changeset
515
a61af66fc99e Initial load
duke
parents:
diff changeset
516 // LIR_Op1
a61af66fc99e Initial load
duke
parents:
diff changeset
517 case lir_fxch: // input always valid, result and info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
518 case lir_fld: // input always valid, result and info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
519 case lir_ffree: // input always valid, result and info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
520 case lir_push: // input always valid, result and info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
521 case lir_pop: // input always valid, result and info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
522 case lir_return: // input always valid, result and info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
523 case lir_leal: // input and result always valid, info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
524 case lir_neg: // input and result always valid, info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
525 case lir_monaddr: // input and result always valid, info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
526 case lir_null_check: // input and info always valid, result always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
527 case lir_move: // input and result always valid, may have info
1783
d5d065957597 6953144: Tiered compilation
iveresov
parents: 1681
diff changeset
528 case lir_pack64: // input and result always valid
d5d065957597 6953144: Tiered compilation
iveresov
parents: 1681
diff changeset
529 case lir_unpack64: // input and result always valid
0
a61af66fc99e Initial load
duke
parents:
diff changeset
530 case lir_prefetchr: // input always valid, result and info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
531 case lir_prefetchw: // input always valid, result and info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
532 {
a61af66fc99e Initial load
duke
parents:
diff changeset
533 assert(op->as_Op1() != NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
534 LIR_Op1* op1 = (LIR_Op1*)op;
a61af66fc99e Initial load
duke
parents:
diff changeset
535
a61af66fc99e Initial load
duke
parents:
diff changeset
536 if (op1->_info) do_info(op1->_info);
a61af66fc99e Initial load
duke
parents:
diff changeset
537 if (op1->_opr->is_valid()) do_input(op1->_opr);
a61af66fc99e Initial load
duke
parents:
diff changeset
538 if (op1->_result->is_valid()) do_output(op1->_result);
a61af66fc99e Initial load
duke
parents:
diff changeset
539
a61af66fc99e Initial load
duke
parents:
diff changeset
540 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
541 }
a61af66fc99e Initial load
duke
parents:
diff changeset
542
a61af66fc99e Initial load
duke
parents:
diff changeset
543 case lir_safepoint:
a61af66fc99e Initial load
duke
parents:
diff changeset
544 {
a61af66fc99e Initial load
duke
parents:
diff changeset
545 assert(op->as_Op1() != NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
546 LIR_Op1* op1 = (LIR_Op1*)op;
a61af66fc99e Initial load
duke
parents:
diff changeset
547
a61af66fc99e Initial load
duke
parents:
diff changeset
548 assert(op1->_info != NULL, ""); do_info(op1->_info);
a61af66fc99e Initial load
duke
parents:
diff changeset
549 if (op1->_opr->is_valid()) do_temp(op1->_opr); // safepoints on SPARC need temporary register
a61af66fc99e Initial load
duke
parents:
diff changeset
550 assert(op1->_result->is_illegal(), "safepoint does not produce value");
a61af66fc99e Initial load
duke
parents:
diff changeset
551
a61af66fc99e Initial load
duke
parents:
diff changeset
552 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
553 }
a61af66fc99e Initial load
duke
parents:
diff changeset
554
a61af66fc99e Initial load
duke
parents:
diff changeset
555 // LIR_OpConvert;
a61af66fc99e Initial load
duke
parents:
diff changeset
556 case lir_convert: // input and result always valid, info always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
557 {
a61af66fc99e Initial load
duke
parents:
diff changeset
558 assert(op->as_OpConvert() != NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
559 LIR_OpConvert* opConvert = (LIR_OpConvert*)op;
a61af66fc99e Initial load
duke
parents:
diff changeset
560
a61af66fc99e Initial load
duke
parents:
diff changeset
561 assert(opConvert->_info == NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
562 if (opConvert->_opr->is_valid()) do_input(opConvert->_opr);
a61af66fc99e Initial load
duke
parents:
diff changeset
563 if (opConvert->_result->is_valid()) do_output(opConvert->_result);
1681
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
564 #ifdef PPC
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
565 if (opConvert->_tmp1->is_valid()) do_temp(opConvert->_tmp1);
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
566 if (opConvert->_tmp2->is_valid()) do_temp(opConvert->_tmp2);
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
567 #endif
0
a61af66fc99e Initial load
duke
parents:
diff changeset
568 do_stub(opConvert->_stub);
a61af66fc99e Initial load
duke
parents:
diff changeset
569
a61af66fc99e Initial load
duke
parents:
diff changeset
570 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
571 }
a61af66fc99e Initial load
duke
parents:
diff changeset
572
a61af66fc99e Initial load
duke
parents:
diff changeset
573 // LIR_OpBranch;
a61af66fc99e Initial load
duke
parents:
diff changeset
574 case lir_branch: // may have info, input and result register always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
575 case lir_cond_float_branch: // may have info, input and result register always invalid
a61af66fc99e Initial load
duke
parents:
diff changeset
576 {
a61af66fc99e Initial load
duke
parents:
diff changeset
577 assert(op->as_OpBranch() != NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
578 LIR_OpBranch* opBranch = (LIR_OpBranch*)op;
a61af66fc99e Initial load
duke
parents:
diff changeset
579
a61af66fc99e Initial load
duke
parents:
diff changeset
580 if (opBranch->_info != NULL) do_info(opBranch->_info);
a61af66fc99e Initial load
duke
parents:
diff changeset
581 assert(opBranch->_result->is_illegal(), "not used");
a61af66fc99e Initial load
duke
parents:
diff changeset
582 if (opBranch->_stub != NULL) opBranch->stub()->visit(this);
a61af66fc99e Initial load
duke
parents:
diff changeset
583
a61af66fc99e Initial load
duke
parents:
diff changeset
584 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
585 }
a61af66fc99e Initial load
duke
parents:
diff changeset
586
a61af66fc99e Initial load
duke
parents:
diff changeset
587
a61af66fc99e Initial load
duke
parents:
diff changeset
588 // LIR_OpAllocObj
a61af66fc99e Initial load
duke
parents:
diff changeset
589 case lir_alloc_object:
a61af66fc99e Initial load
duke
parents:
diff changeset
590 {
a61af66fc99e Initial load
duke
parents:
diff changeset
591 assert(op->as_OpAllocObj() != NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
592 LIR_OpAllocObj* opAllocObj = (LIR_OpAllocObj*)op;
a61af66fc99e Initial load
duke
parents:
diff changeset
593
a61af66fc99e Initial load
duke
parents:
diff changeset
594 if (opAllocObj->_info) do_info(opAllocObj->_info);
1681
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
595 if (opAllocObj->_opr->is_valid()) { do_input(opAllocObj->_opr);
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
596 do_temp(opAllocObj->_opr);
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
597 }
0
a61af66fc99e Initial load
duke
parents:
diff changeset
598 if (opAllocObj->_tmp1->is_valid()) do_temp(opAllocObj->_tmp1);
a61af66fc99e Initial load
duke
parents:
diff changeset
599 if (opAllocObj->_tmp2->is_valid()) do_temp(opAllocObj->_tmp2);
a61af66fc99e Initial load
duke
parents:
diff changeset
600 if (opAllocObj->_tmp3->is_valid()) do_temp(opAllocObj->_tmp3);
a61af66fc99e Initial load
duke
parents:
diff changeset
601 if (opAllocObj->_tmp4->is_valid()) do_temp(opAllocObj->_tmp4);
a61af66fc99e Initial load
duke
parents:
diff changeset
602 if (opAllocObj->_result->is_valid()) do_output(opAllocObj->_result);
a61af66fc99e Initial load
duke
parents:
diff changeset
603 do_stub(opAllocObj->_stub);
a61af66fc99e Initial load
duke
parents:
diff changeset
604 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
605 }
a61af66fc99e Initial load
duke
parents:
diff changeset
606
a61af66fc99e Initial load
duke
parents:
diff changeset
607
a61af66fc99e Initial load
duke
parents:
diff changeset
608 // LIR_OpRoundFP;
a61af66fc99e Initial load
duke
parents:
diff changeset
609 case lir_roundfp: {
a61af66fc99e Initial load
duke
parents:
diff changeset
610 assert(op->as_OpRoundFP() != NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
611 LIR_OpRoundFP* opRoundFP = (LIR_OpRoundFP*)op;
a61af66fc99e Initial load
duke
parents:
diff changeset
612
a61af66fc99e Initial load
duke
parents:
diff changeset
613 assert(op->_info == NULL, "info not used by this instruction");
a61af66fc99e Initial load
duke
parents:
diff changeset
614 assert(opRoundFP->_tmp->is_illegal(), "not used");
a61af66fc99e Initial load
duke
parents:
diff changeset
615 do_input(opRoundFP->_opr);
a61af66fc99e Initial load
duke
parents:
diff changeset
616 do_output(opRoundFP->_result);
a61af66fc99e Initial load
duke
parents:
diff changeset
617
a61af66fc99e Initial load
duke
parents:
diff changeset
618 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
619 }
a61af66fc99e Initial load
duke
parents:
diff changeset
620
a61af66fc99e Initial load
duke
parents:
diff changeset
621
a61af66fc99e Initial load
duke
parents:
diff changeset
622 // LIR_Op2
a61af66fc99e Initial load
duke
parents:
diff changeset
623 case lir_cmp:
a61af66fc99e Initial load
duke
parents:
diff changeset
624 case lir_cmp_l2i:
a61af66fc99e Initial load
duke
parents:
diff changeset
625 case lir_ucmp_fd2i:
a61af66fc99e Initial load
duke
parents:
diff changeset
626 case lir_cmp_fd2i:
a61af66fc99e Initial load
duke
parents:
diff changeset
627 case lir_add:
a61af66fc99e Initial load
duke
parents:
diff changeset
628 case lir_sub:
a61af66fc99e Initial load
duke
parents:
diff changeset
629 case lir_mul:
a61af66fc99e Initial load
duke
parents:
diff changeset
630 case lir_div:
a61af66fc99e Initial load
duke
parents:
diff changeset
631 case lir_rem:
a61af66fc99e Initial load
duke
parents:
diff changeset
632 case lir_sqrt:
a61af66fc99e Initial load
duke
parents:
diff changeset
633 case lir_abs:
a61af66fc99e Initial load
duke
parents:
diff changeset
634 case lir_logic_and:
a61af66fc99e Initial load
duke
parents:
diff changeset
635 case lir_logic_or:
a61af66fc99e Initial load
duke
parents:
diff changeset
636 case lir_logic_xor:
a61af66fc99e Initial load
duke
parents:
diff changeset
637 case lir_shl:
a61af66fc99e Initial load
duke
parents:
diff changeset
638 case lir_shr:
a61af66fc99e Initial load
duke
parents:
diff changeset
639 case lir_ushr:
6795
7eca5de9e0b6 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 6739
diff changeset
640 case lir_xadd:
7eca5de9e0b6 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 6739
diff changeset
641 case lir_xchg:
8860
46f6f063b272 7153771: array bound check elimination for c1
roland
parents: 8084
diff changeset
642 case lir_assert:
0
a61af66fc99e Initial load
duke
parents:
diff changeset
643 {
a61af66fc99e Initial load
duke
parents:
diff changeset
644 assert(op->as_Op2() != NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
645 LIR_Op2* op2 = (LIR_Op2*)op;
6084
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
646 assert(op2->_tmp2->is_illegal() && op2->_tmp3->is_illegal() &&
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
647 op2->_tmp4->is_illegal() && op2->_tmp5->is_illegal(), "not used");
0
a61af66fc99e Initial load
duke
parents:
diff changeset
648
a61af66fc99e Initial load
duke
parents:
diff changeset
649 if (op2->_info) do_info(op2->_info);
a61af66fc99e Initial load
duke
parents:
diff changeset
650 if (op2->_opr1->is_valid()) do_input(op2->_opr1);
a61af66fc99e Initial load
duke
parents:
diff changeset
651 if (op2->_opr2->is_valid()) do_input(op2->_opr2);
6084
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
652 if (op2->_tmp1->is_valid()) do_temp(op2->_tmp1);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
653 if (op2->_result->is_valid()) do_output(op2->_result);
6795
7eca5de9e0b6 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 6739
diff changeset
654 if (op->code() == lir_xchg || op->code() == lir_xadd) {
7eca5de9e0b6 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 6739
diff changeset
655 // on ARM and PPC, return value is loaded first so could
7eca5de9e0b6 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 6739
diff changeset
656 // destroy inputs. On other platforms that implement those
7eca5de9e0b6 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 6739
diff changeset
657 // (x86, sparc), the extra constrainsts are harmless.
7eca5de9e0b6 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 6739
diff changeset
658 if (op2->_opr1->is_valid()) do_temp(op2->_opr1);
7eca5de9e0b6 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 6739
diff changeset
659 if (op2->_opr2->is_valid()) do_temp(op2->_opr2);
7eca5de9e0b6 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 6739
diff changeset
660 }
0
a61af66fc99e Initial load
duke
parents:
diff changeset
661
a61af66fc99e Initial load
duke
parents:
diff changeset
662 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
663 }
a61af66fc99e Initial load
duke
parents:
diff changeset
664
a61af66fc99e Initial load
duke
parents:
diff changeset
665 // special handling for cmove: right input operand must not be equal
a61af66fc99e Initial load
duke
parents:
diff changeset
666 // to the result operand, otherwise the backend fails
a61af66fc99e Initial load
duke
parents:
diff changeset
667 case lir_cmove:
a61af66fc99e Initial load
duke
parents:
diff changeset
668 {
a61af66fc99e Initial load
duke
parents:
diff changeset
669 assert(op->as_Op2() != NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
670 LIR_Op2* op2 = (LIR_Op2*)op;
a61af66fc99e Initial load
duke
parents:
diff changeset
671
6084
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
672 assert(op2->_info == NULL && op2->_tmp1->is_illegal() && op2->_tmp2->is_illegal() &&
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
673 op2->_tmp3->is_illegal() && op2->_tmp4->is_illegal() && op2->_tmp5->is_illegal(), "not used");
0
a61af66fc99e Initial load
duke
parents:
diff changeset
674 assert(op2->_opr1->is_valid() && op2->_opr2->is_valid() && op2->_result->is_valid(), "used");
a61af66fc99e Initial load
duke
parents:
diff changeset
675
a61af66fc99e Initial load
duke
parents:
diff changeset
676 do_input(op2->_opr1);
a61af66fc99e Initial load
duke
parents:
diff changeset
677 do_input(op2->_opr2);
a61af66fc99e Initial load
duke
parents:
diff changeset
678 do_temp(op2->_opr2);
a61af66fc99e Initial load
duke
parents:
diff changeset
679 do_output(op2->_result);
a61af66fc99e Initial load
duke
parents:
diff changeset
680
a61af66fc99e Initial load
duke
parents:
diff changeset
681 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
682 }
a61af66fc99e Initial load
duke
parents:
diff changeset
683
a61af66fc99e Initial load
duke
parents:
diff changeset
684 // vspecial handling for strict operations: register input operands
a61af66fc99e Initial load
duke
parents:
diff changeset
685 // as temp to guarantee that they do not overlap with other
a61af66fc99e Initial load
duke
parents:
diff changeset
686 // registers
a61af66fc99e Initial load
duke
parents:
diff changeset
687 case lir_mul_strictfp:
a61af66fc99e Initial load
duke
parents:
diff changeset
688 case lir_div_strictfp:
a61af66fc99e Initial load
duke
parents:
diff changeset
689 {
a61af66fc99e Initial load
duke
parents:
diff changeset
690 assert(op->as_Op2() != NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
691 LIR_Op2* op2 = (LIR_Op2*)op;
a61af66fc99e Initial load
duke
parents:
diff changeset
692
a61af66fc99e Initial load
duke
parents:
diff changeset
693 assert(op2->_info == NULL, "not used");
a61af66fc99e Initial load
duke
parents:
diff changeset
694 assert(op2->_opr1->is_valid(), "used");
a61af66fc99e Initial load
duke
parents:
diff changeset
695 assert(op2->_opr2->is_valid(), "used");
a61af66fc99e Initial load
duke
parents:
diff changeset
696 assert(op2->_result->is_valid(), "used");
6084
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
697 assert(op2->_tmp2->is_illegal() && op2->_tmp3->is_illegal() &&
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
698 op2->_tmp4->is_illegal() && op2->_tmp5->is_illegal(), "not used");
0
a61af66fc99e Initial load
duke
parents:
diff changeset
699
a61af66fc99e Initial load
duke
parents:
diff changeset
700 do_input(op2->_opr1); do_temp(op2->_opr1);
a61af66fc99e Initial load
duke
parents:
diff changeset
701 do_input(op2->_opr2); do_temp(op2->_opr2);
6084
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
702 if (op2->_tmp1->is_valid()) do_temp(op2->_tmp1);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
703 do_output(op2->_result);
a61af66fc99e Initial load
duke
parents:
diff changeset
704
a61af66fc99e Initial load
duke
parents:
diff changeset
705 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
706 }
a61af66fc99e Initial load
duke
parents:
diff changeset
707
1378
9f5b60a14736 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 1301
diff changeset
708 case lir_throw: {
0
a61af66fc99e Initial load
duke
parents:
diff changeset
709 assert(op->as_Op2() != NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
710 LIR_Op2* op2 = (LIR_Op2*)op;
a61af66fc99e Initial load
duke
parents:
diff changeset
711
a61af66fc99e Initial load
duke
parents:
diff changeset
712 if (op2->_info) do_info(op2->_info);
a61af66fc99e Initial load
duke
parents:
diff changeset
713 if (op2->_opr1->is_valid()) do_temp(op2->_opr1);
a61af66fc99e Initial load
duke
parents:
diff changeset
714 if (op2->_opr2->is_valid()) do_input(op2->_opr2); // exception object is input parameter
a61af66fc99e Initial load
duke
parents:
diff changeset
715 assert(op2->_result->is_illegal(), "no result");
6084
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
716 assert(op2->_tmp2->is_illegal() && op2->_tmp3->is_illegal() &&
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
717 op2->_tmp4->is_illegal() && op2->_tmp5->is_illegal(), "not used");
0
a61af66fc99e Initial load
duke
parents:
diff changeset
718
a61af66fc99e Initial load
duke
parents:
diff changeset
719 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
720 }
a61af66fc99e Initial load
duke
parents:
diff changeset
721
1378
9f5b60a14736 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 1301
diff changeset
722 case lir_unwind: {
9f5b60a14736 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 1301
diff changeset
723 assert(op->as_Op1() != NULL, "must be");
9f5b60a14736 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 1301
diff changeset
724 LIR_Op1* op1 = (LIR_Op1*)op;
9f5b60a14736 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 1301
diff changeset
725
9f5b60a14736 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 1301
diff changeset
726 assert(op1->_info == NULL, "no info");
9f5b60a14736 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 1301
diff changeset
727 assert(op1->_opr->is_valid(), "exception oop"); do_input(op1->_opr);
9f5b60a14736 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 1301
diff changeset
728 assert(op1->_result->is_illegal(), "no result");
9f5b60a14736 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 1301
diff changeset
729
9f5b60a14736 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 1301
diff changeset
730 break;
9f5b60a14736 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 1301
diff changeset
731 }
9f5b60a14736 6939930: exception unwind changes in 6919934 hurts compilation speed
never
parents: 1301
diff changeset
732
0
a61af66fc99e Initial load
duke
parents:
diff changeset
733
a61af66fc99e Initial load
duke
parents:
diff changeset
734 case lir_tan:
a61af66fc99e Initial load
duke
parents:
diff changeset
735 case lir_sin:
953
ff1a29907b6c 6855215: Calculation error (NaN) after about 1500 calculations
never
parents: 304
diff changeset
736 case lir_cos:
ff1a29907b6c 6855215: Calculation error (NaN) after about 1500 calculations
never
parents: 304
diff changeset
737 case lir_log:
6084
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
738 case lir_log10:
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
739 case lir_exp: {
0
a61af66fc99e Initial load
duke
parents:
diff changeset
740 assert(op->as_Op2() != NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
741 LIR_Op2* op2 = (LIR_Op2*)op;
a61af66fc99e Initial load
duke
parents:
diff changeset
742
953
ff1a29907b6c 6855215: Calculation error (NaN) after about 1500 calculations
never
parents: 304
diff changeset
743 // On x86 tan/sin/cos need two temporary fpu stack slots and
ff1a29907b6c 6855215: Calculation error (NaN) after about 1500 calculations
never
parents: 304
diff changeset
744 // log/log10 need one so handle opr2 and tmp as temp inputs.
ff1a29907b6c 6855215: Calculation error (NaN) after about 1500 calculations
never
parents: 304
diff changeset
745 // Register input operand as temp to guarantee that it doesn't
ff1a29907b6c 6855215: Calculation error (NaN) after about 1500 calculations
never
parents: 304
diff changeset
746 // overlap with the input.
0
a61af66fc99e Initial load
duke
parents:
diff changeset
747 assert(op2->_info == NULL, "not used");
6084
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
748 assert(op2->_tmp5->is_illegal(), "not used");
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
749 assert(op2->_tmp2->is_valid() == (op->code() == lir_exp), "not used");
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
750 assert(op2->_tmp3->is_valid() == (op->code() == lir_exp), "not used");
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
751 assert(op2->_tmp4->is_valid() == (op->code() == lir_exp), "not used");
0
a61af66fc99e Initial load
duke
parents:
diff changeset
752 assert(op2->_opr1->is_valid(), "used");
a61af66fc99e Initial load
duke
parents:
diff changeset
753 do_input(op2->_opr1); do_temp(op2->_opr1);
a61af66fc99e Initial load
duke
parents:
diff changeset
754
a61af66fc99e Initial load
duke
parents:
diff changeset
755 if (op2->_opr2->is_valid()) do_temp(op2->_opr2);
6084
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
756 if (op2->_tmp1->is_valid()) do_temp(op2->_tmp1);
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
757 if (op2->_tmp2->is_valid()) do_temp(op2->_tmp2);
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
758 if (op2->_tmp3->is_valid()) do_temp(op2->_tmp3);
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
759 if (op2->_tmp4->is_valid()) do_temp(op2->_tmp4);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
760 if (op2->_result->is_valid()) do_output(op2->_result);
a61af66fc99e Initial load
duke
parents:
diff changeset
761
a61af66fc99e Initial load
duke
parents:
diff changeset
762 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
763 }
a61af66fc99e Initial load
duke
parents:
diff changeset
764
6084
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
765 case lir_pow: {
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
766 assert(op->as_Op2() != NULL, "must be");
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
767 LIR_Op2* op2 = (LIR_Op2*)op;
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
768
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
769 // On x86 pow needs two temporary fpu stack slots: tmp1 and
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
770 // tmp2. Register input operands as temps to guarantee that it
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
771 // doesn't overlap with the temporary slots.
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
772 assert(op2->_info == NULL, "not used");
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
773 assert(op2->_opr1->is_valid() && op2->_opr2->is_valid(), "used");
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
774 assert(op2->_tmp1->is_valid() && op2->_tmp2->is_valid() && op2->_tmp3->is_valid()
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
775 && op2->_tmp4->is_valid() && op2->_tmp5->is_valid(), "used");
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
776 assert(op2->_result->is_valid(), "used");
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
777
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
778 do_input(op2->_opr1); do_temp(op2->_opr1);
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
779 do_input(op2->_opr2); do_temp(op2->_opr2);
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
780 do_temp(op2->_tmp1);
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
781 do_temp(op2->_tmp2);
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
782 do_temp(op2->_tmp3);
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
783 do_temp(op2->_tmp4);
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
784 do_temp(op2->_tmp5);
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
785 do_output(op2->_result);
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
786
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
787 break;
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
788 }
0
a61af66fc99e Initial load
duke
parents:
diff changeset
789
a61af66fc99e Initial load
duke
parents:
diff changeset
790 // LIR_Op3
a61af66fc99e Initial load
duke
parents:
diff changeset
791 case lir_idiv:
a61af66fc99e Initial load
duke
parents:
diff changeset
792 case lir_irem: {
a61af66fc99e Initial load
duke
parents:
diff changeset
793 assert(op->as_Op3() != NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
794 LIR_Op3* op3= (LIR_Op3*)op;
a61af66fc99e Initial load
duke
parents:
diff changeset
795
a61af66fc99e Initial load
duke
parents:
diff changeset
796 if (op3->_info) do_info(op3->_info);
a61af66fc99e Initial load
duke
parents:
diff changeset
797 if (op3->_opr1->is_valid()) do_input(op3->_opr1);
a61af66fc99e Initial load
duke
parents:
diff changeset
798
a61af66fc99e Initial load
duke
parents:
diff changeset
799 // second operand is input and temp, so ensure that second operand
a61af66fc99e Initial load
duke
parents:
diff changeset
800 // and third operand get not the same register
a61af66fc99e Initial load
duke
parents:
diff changeset
801 if (op3->_opr2->is_valid()) do_input(op3->_opr2);
a61af66fc99e Initial load
duke
parents:
diff changeset
802 if (op3->_opr2->is_valid()) do_temp(op3->_opr2);
a61af66fc99e Initial load
duke
parents:
diff changeset
803 if (op3->_opr3->is_valid()) do_temp(op3->_opr3);
a61af66fc99e Initial load
duke
parents:
diff changeset
804
a61af66fc99e Initial load
duke
parents:
diff changeset
805 if (op3->_result->is_valid()) do_output(op3->_result);
a61af66fc99e Initial load
duke
parents:
diff changeset
806
a61af66fc99e Initial load
duke
parents:
diff changeset
807 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
808 }
a61af66fc99e Initial load
duke
parents:
diff changeset
809
a61af66fc99e Initial load
duke
parents:
diff changeset
810
a61af66fc99e Initial load
duke
parents:
diff changeset
811 // LIR_OpJavaCall
a61af66fc99e Initial load
duke
parents:
diff changeset
812 case lir_static_call:
a61af66fc99e Initial load
duke
parents:
diff changeset
813 case lir_optvirtual_call:
a61af66fc99e Initial load
duke
parents:
diff changeset
814 case lir_icvirtual_call:
1295
3cf667df43ef 6919934: JSR 292 needs to support x86 C1
twisti
parents: 953
diff changeset
815 case lir_virtual_call:
3cf667df43ef 6919934: JSR 292 needs to support x86 C1
twisti
parents: 953
diff changeset
816 case lir_dynamic_call: {
3cf667df43ef 6919934: JSR 292 needs to support x86 C1
twisti
parents: 953
diff changeset
817 LIR_OpJavaCall* opJavaCall = op->as_OpJavaCall();
3cf667df43ef 6919934: JSR 292 needs to support x86 C1
twisti
parents: 953
diff changeset
818 assert(opJavaCall != NULL, "must be");
0
a61af66fc99e Initial load
duke
parents:
diff changeset
819
a61af66fc99e Initial load
duke
parents:
diff changeset
820 if (opJavaCall->_receiver->is_valid()) do_input(opJavaCall->_receiver);
a61af66fc99e Initial load
duke
parents:
diff changeset
821
a61af66fc99e Initial load
duke
parents:
diff changeset
822 // only visit register parameters
a61af66fc99e Initial load
duke
parents:
diff changeset
823 int n = opJavaCall->_arguments->length();
8084
84a926fe53d0 8005722: Assert in c1_LIR.hpp incorrect wrt to number of register operands
bpittore
parents: 7623
diff changeset
824 for (int i = opJavaCall->_receiver->is_valid() ? 1 : 0; i < n; i++) {
0
a61af66fc99e Initial load
duke
parents:
diff changeset
825 if (!opJavaCall->_arguments->at(i)->is_pointer()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
826 do_input(*opJavaCall->_arguments->adr_at(i));
a61af66fc99e Initial load
duke
parents:
diff changeset
827 }
a61af66fc99e Initial load
duke
parents:
diff changeset
828 }
a61af66fc99e Initial load
duke
parents:
diff changeset
829
a61af66fc99e Initial load
duke
parents:
diff changeset
830 if (opJavaCall->_info) do_info(opJavaCall->_info);
1564
61b2245abf36 6930772: JSR 292 needs to support SPARC C1
twisti
parents: 1378
diff changeset
831 if (opJavaCall->is_method_handle_invoke()) {
61b2245abf36 6930772: JSR 292 needs to support SPARC C1
twisti
parents: 1378
diff changeset
832 opJavaCall->_method_handle_invoke_SP_save_opr = FrameMap::method_handle_invoke_SP_save_opr();
61b2245abf36 6930772: JSR 292 needs to support SPARC C1
twisti
parents: 1378
diff changeset
833 do_temp(opJavaCall->_method_handle_invoke_SP_save_opr);
61b2245abf36 6930772: JSR 292 needs to support SPARC C1
twisti
parents: 1378
diff changeset
834 }
0
a61af66fc99e Initial load
duke
parents:
diff changeset
835 do_call();
a61af66fc99e Initial load
duke
parents:
diff changeset
836 if (opJavaCall->_result->is_valid()) do_output(opJavaCall->_result);
a61af66fc99e Initial load
duke
parents:
diff changeset
837
a61af66fc99e Initial load
duke
parents:
diff changeset
838 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
839 }
a61af66fc99e Initial load
duke
parents:
diff changeset
840
a61af66fc99e Initial load
duke
parents:
diff changeset
841
a61af66fc99e Initial load
duke
parents:
diff changeset
842 // LIR_OpRTCall
a61af66fc99e Initial load
duke
parents:
diff changeset
843 case lir_rtcall: {
a61af66fc99e Initial load
duke
parents:
diff changeset
844 assert(op->as_OpRTCall() != NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
845 LIR_OpRTCall* opRTCall = (LIR_OpRTCall*)op;
a61af66fc99e Initial load
duke
parents:
diff changeset
846
a61af66fc99e Initial load
duke
parents:
diff changeset
847 // only visit register parameters
a61af66fc99e Initial load
duke
parents:
diff changeset
848 int n = opRTCall->_arguments->length();
a61af66fc99e Initial load
duke
parents:
diff changeset
849 for (int i = 0; i < n; i++) {
a61af66fc99e Initial load
duke
parents:
diff changeset
850 if (!opRTCall->_arguments->at(i)->is_pointer()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
851 do_input(*opRTCall->_arguments->adr_at(i));
a61af66fc99e Initial load
duke
parents:
diff changeset
852 }
a61af66fc99e Initial load
duke
parents:
diff changeset
853 }
a61af66fc99e Initial load
duke
parents:
diff changeset
854 if (opRTCall->_info) do_info(opRTCall->_info);
a61af66fc99e Initial load
duke
parents:
diff changeset
855 if (opRTCall->_tmp->is_valid()) do_temp(opRTCall->_tmp);
a61af66fc99e Initial load
duke
parents:
diff changeset
856 do_call();
a61af66fc99e Initial load
duke
parents:
diff changeset
857 if (opRTCall->_result->is_valid()) do_output(opRTCall->_result);
a61af66fc99e Initial load
duke
parents:
diff changeset
858
a61af66fc99e Initial load
duke
parents:
diff changeset
859 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
860 }
a61af66fc99e Initial load
duke
parents:
diff changeset
861
a61af66fc99e Initial load
duke
parents:
diff changeset
862
a61af66fc99e Initial load
duke
parents:
diff changeset
863 // LIR_OpArrayCopy
a61af66fc99e Initial load
duke
parents:
diff changeset
864 case lir_arraycopy: {
a61af66fc99e Initial load
duke
parents:
diff changeset
865 assert(op->as_OpArrayCopy() != NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
866 LIR_OpArrayCopy* opArrayCopy = (LIR_OpArrayCopy*)op;
a61af66fc99e Initial load
duke
parents:
diff changeset
867
a61af66fc99e Initial load
duke
parents:
diff changeset
868 assert(opArrayCopy->_result->is_illegal(), "unused");
a61af66fc99e Initial load
duke
parents:
diff changeset
869 assert(opArrayCopy->_src->is_valid(), "used"); do_input(opArrayCopy->_src); do_temp(opArrayCopy->_src);
a61af66fc99e Initial load
duke
parents:
diff changeset
870 assert(opArrayCopy->_src_pos->is_valid(), "used"); do_input(opArrayCopy->_src_pos); do_temp(opArrayCopy->_src_pos);
a61af66fc99e Initial load
duke
parents:
diff changeset
871 assert(opArrayCopy->_dst->is_valid(), "used"); do_input(opArrayCopy->_dst); do_temp(opArrayCopy->_dst);
a61af66fc99e Initial load
duke
parents:
diff changeset
872 assert(opArrayCopy->_dst_pos->is_valid(), "used"); do_input(opArrayCopy->_dst_pos); do_temp(opArrayCopy->_dst_pos);
a61af66fc99e Initial load
duke
parents:
diff changeset
873 assert(opArrayCopy->_length->is_valid(), "used"); do_input(opArrayCopy->_length); do_temp(opArrayCopy->_length);
a61af66fc99e Initial load
duke
parents:
diff changeset
874 assert(opArrayCopy->_tmp->is_valid(), "used"); do_temp(opArrayCopy->_tmp);
a61af66fc99e Initial load
duke
parents:
diff changeset
875 if (opArrayCopy->_info) do_info(opArrayCopy->_info);
a61af66fc99e Initial load
duke
parents:
diff changeset
876
a61af66fc99e Initial load
duke
parents:
diff changeset
877 // the implementation of arraycopy always has a call into the runtime
a61af66fc99e Initial load
duke
parents:
diff changeset
878 do_call();
a61af66fc99e Initial load
duke
parents:
diff changeset
879
a61af66fc99e Initial load
duke
parents:
diff changeset
880 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
881 }
a61af66fc99e Initial load
duke
parents:
diff changeset
882
a61af66fc99e Initial load
duke
parents:
diff changeset
883
11080
b800986664f4 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 11004
diff changeset
884 // LIR_OpUpdateCRC32
b800986664f4 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 11004
diff changeset
885 case lir_updatecrc32: {
b800986664f4 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 11004
diff changeset
886 assert(op->as_OpUpdateCRC32() != NULL, "must be");
b800986664f4 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 11004
diff changeset
887 LIR_OpUpdateCRC32* opUp = (LIR_OpUpdateCRC32*)op;
b800986664f4 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 11004
diff changeset
888
b800986664f4 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 11004
diff changeset
889 assert(opUp->_crc->is_valid(), "used"); do_input(opUp->_crc); do_temp(opUp->_crc);
b800986664f4 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 11004
diff changeset
890 assert(opUp->_val->is_valid(), "used"); do_input(opUp->_val); do_temp(opUp->_val);
b800986664f4 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 11004
diff changeset
891 assert(opUp->_result->is_valid(), "used"); do_output(opUp->_result);
b800986664f4 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 11004
diff changeset
892 assert(opUp->_info == NULL, "no info for LIR_OpUpdateCRC32");
b800986664f4 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 11004
diff changeset
893
b800986664f4 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 11004
diff changeset
894 break;
b800986664f4 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 11004
diff changeset
895 }
b800986664f4 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 11004
diff changeset
896
b800986664f4 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 11004
diff changeset
897
0
a61af66fc99e Initial load
duke
parents:
diff changeset
898 // LIR_OpLock
a61af66fc99e Initial load
duke
parents:
diff changeset
899 case lir_lock:
a61af66fc99e Initial load
duke
parents:
diff changeset
900 case lir_unlock: {
a61af66fc99e Initial load
duke
parents:
diff changeset
901 assert(op->as_OpLock() != NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
902 LIR_OpLock* opLock = (LIR_OpLock*)op;
a61af66fc99e Initial load
duke
parents:
diff changeset
903
a61af66fc99e Initial load
duke
parents:
diff changeset
904 if (opLock->_info) do_info(opLock->_info);
a61af66fc99e Initial load
duke
parents:
diff changeset
905
a61af66fc99e Initial load
duke
parents:
diff changeset
906 // TODO: check if these operands really have to be temp
a61af66fc99e Initial load
duke
parents:
diff changeset
907 // (or if input is sufficient). This may have influence on the oop map!
a61af66fc99e Initial load
duke
parents:
diff changeset
908 assert(opLock->_lock->is_valid(), "used"); do_temp(opLock->_lock);
a61af66fc99e Initial load
duke
parents:
diff changeset
909 assert(opLock->_hdr->is_valid(), "used"); do_temp(opLock->_hdr);
a61af66fc99e Initial load
duke
parents:
diff changeset
910 assert(opLock->_obj->is_valid(), "used"); do_temp(opLock->_obj);
a61af66fc99e Initial load
duke
parents:
diff changeset
911
a61af66fc99e Initial load
duke
parents:
diff changeset
912 if (opLock->_scratch->is_valid()) do_temp(opLock->_scratch);
a61af66fc99e Initial load
duke
parents:
diff changeset
913 assert(opLock->_result->is_illegal(), "unused");
a61af66fc99e Initial load
duke
parents:
diff changeset
914
a61af66fc99e Initial load
duke
parents:
diff changeset
915 do_stub(opLock->_stub);
a61af66fc99e Initial load
duke
parents:
diff changeset
916
a61af66fc99e Initial load
duke
parents:
diff changeset
917 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
918 }
a61af66fc99e Initial load
duke
parents:
diff changeset
919
a61af66fc99e Initial load
duke
parents:
diff changeset
920
a61af66fc99e Initial load
duke
parents:
diff changeset
921 // LIR_OpDelay
a61af66fc99e Initial load
duke
parents:
diff changeset
922 case lir_delay_slot: {
a61af66fc99e Initial load
duke
parents:
diff changeset
923 assert(op->as_OpDelay() != NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
924 LIR_OpDelay* opDelay = (LIR_OpDelay*)op;
a61af66fc99e Initial load
duke
parents:
diff changeset
925
a61af66fc99e Initial load
duke
parents:
diff changeset
926 visit(opDelay->delay_op());
a61af66fc99e Initial load
duke
parents:
diff changeset
927 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
928 }
a61af66fc99e Initial load
duke
parents:
diff changeset
929
a61af66fc99e Initial load
duke
parents:
diff changeset
930 // LIR_OpTypeCheck
a61af66fc99e Initial load
duke
parents:
diff changeset
931 case lir_instanceof:
a61af66fc99e Initial load
duke
parents:
diff changeset
932 case lir_checkcast:
a61af66fc99e Initial load
duke
parents:
diff changeset
933 case lir_store_check: {
a61af66fc99e Initial load
duke
parents:
diff changeset
934 assert(op->as_OpTypeCheck() != NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
935 LIR_OpTypeCheck* opTypeCheck = (LIR_OpTypeCheck*)op;
a61af66fc99e Initial load
duke
parents:
diff changeset
936
a61af66fc99e Initial load
duke
parents:
diff changeset
937 if (opTypeCheck->_info_for_exception) do_info(opTypeCheck->_info_for_exception);
a61af66fc99e Initial load
duke
parents:
diff changeset
938 if (opTypeCheck->_info_for_patch) do_info(opTypeCheck->_info_for_patch);
a61af66fc99e Initial load
duke
parents:
diff changeset
939 if (opTypeCheck->_object->is_valid()) do_input(opTypeCheck->_object);
4765
b642b49f9738 7123253: C1: in store check code, usage of registers may be incorrect
roland
parents: 3957
diff changeset
940 if (op->code() == lir_store_check && opTypeCheck->_object->is_valid()) {
b642b49f9738 7123253: C1: in store check code, usage of registers may be incorrect
roland
parents: 3957
diff changeset
941 do_temp(opTypeCheck->_object);
b642b49f9738 7123253: C1: in store check code, usage of registers may be incorrect
roland
parents: 3957
diff changeset
942 }
0
a61af66fc99e Initial load
duke
parents:
diff changeset
943 if (opTypeCheck->_array->is_valid()) do_input(opTypeCheck->_array);
a61af66fc99e Initial load
duke
parents:
diff changeset
944 if (opTypeCheck->_tmp1->is_valid()) do_temp(opTypeCheck->_tmp1);
a61af66fc99e Initial load
duke
parents:
diff changeset
945 if (opTypeCheck->_tmp2->is_valid()) do_temp(opTypeCheck->_tmp2);
a61af66fc99e Initial load
duke
parents:
diff changeset
946 if (opTypeCheck->_tmp3->is_valid()) do_temp(opTypeCheck->_tmp3);
a61af66fc99e Initial load
duke
parents:
diff changeset
947 if (opTypeCheck->_result->is_valid()) do_output(opTypeCheck->_result);
a61af66fc99e Initial load
duke
parents:
diff changeset
948 do_stub(opTypeCheck->_stub);
a61af66fc99e Initial load
duke
parents:
diff changeset
949 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
950 }
a61af66fc99e Initial load
duke
parents:
diff changeset
951
a61af66fc99e Initial load
duke
parents:
diff changeset
952 // LIR_OpCompareAndSwap
a61af66fc99e Initial load
duke
parents:
diff changeset
953 case lir_cas_long:
a61af66fc99e Initial load
duke
parents:
diff changeset
954 case lir_cas_obj:
a61af66fc99e Initial load
duke
parents:
diff changeset
955 case lir_cas_int: {
a61af66fc99e Initial load
duke
parents:
diff changeset
956 assert(op->as_OpCompareAndSwap() != NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
957 LIR_OpCompareAndSwap* opCompareAndSwap = (LIR_OpCompareAndSwap*)op;
a61af66fc99e Initial load
duke
parents:
diff changeset
958
1681
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
959 assert(opCompareAndSwap->_addr->is_valid(), "used");
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
960 assert(opCompareAndSwap->_cmp_value->is_valid(), "used");
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
961 assert(opCompareAndSwap->_new_value->is_valid(), "used");
0
a61af66fc99e Initial load
duke
parents:
diff changeset
962 if (opCompareAndSwap->_info) do_info(opCompareAndSwap->_info);
1681
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
963 do_input(opCompareAndSwap->_addr);
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
964 do_temp(opCompareAndSwap->_addr);
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
965 do_input(opCompareAndSwap->_cmp_value);
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
966 do_temp(opCompareAndSwap->_cmp_value);
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
967 do_input(opCompareAndSwap->_new_value);
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
968 do_temp(opCompareAndSwap->_new_value);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
969 if (opCompareAndSwap->_tmp1->is_valid()) do_temp(opCompareAndSwap->_tmp1);
a61af66fc99e Initial load
duke
parents:
diff changeset
970 if (opCompareAndSwap->_tmp2->is_valid()) do_temp(opCompareAndSwap->_tmp2);
a61af66fc99e Initial load
duke
parents:
diff changeset
971 if (opCompareAndSwap->_result->is_valid()) do_output(opCompareAndSwap->_result);
a61af66fc99e Initial load
duke
parents:
diff changeset
972
a61af66fc99e Initial load
duke
parents:
diff changeset
973 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
974 }
a61af66fc99e Initial load
duke
parents:
diff changeset
975
a61af66fc99e Initial load
duke
parents:
diff changeset
976
a61af66fc99e Initial load
duke
parents:
diff changeset
977 // LIR_OpAllocArray;
a61af66fc99e Initial load
duke
parents:
diff changeset
978 case lir_alloc_array: {
a61af66fc99e Initial load
duke
parents:
diff changeset
979 assert(op->as_OpAllocArray() != NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
980 LIR_OpAllocArray* opAllocArray = (LIR_OpAllocArray*)op;
a61af66fc99e Initial load
duke
parents:
diff changeset
981
a61af66fc99e Initial load
duke
parents:
diff changeset
982 if (opAllocArray->_info) do_info(opAllocArray->_info);
a61af66fc99e Initial load
duke
parents:
diff changeset
983 if (opAllocArray->_klass->is_valid()) do_input(opAllocArray->_klass); do_temp(opAllocArray->_klass);
a61af66fc99e Initial load
duke
parents:
diff changeset
984 if (opAllocArray->_len->is_valid()) do_input(opAllocArray->_len); do_temp(opAllocArray->_len);
a61af66fc99e Initial load
duke
parents:
diff changeset
985 if (opAllocArray->_tmp1->is_valid()) do_temp(opAllocArray->_tmp1);
a61af66fc99e Initial load
duke
parents:
diff changeset
986 if (opAllocArray->_tmp2->is_valid()) do_temp(opAllocArray->_tmp2);
a61af66fc99e Initial load
duke
parents:
diff changeset
987 if (opAllocArray->_tmp3->is_valid()) do_temp(opAllocArray->_tmp3);
a61af66fc99e Initial load
duke
parents:
diff changeset
988 if (opAllocArray->_tmp4->is_valid()) do_temp(opAllocArray->_tmp4);
a61af66fc99e Initial load
duke
parents:
diff changeset
989 if (opAllocArray->_result->is_valid()) do_output(opAllocArray->_result);
a61af66fc99e Initial load
duke
parents:
diff changeset
990 do_stub(opAllocArray->_stub);
a61af66fc99e Initial load
duke
parents:
diff changeset
991 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
992 }
a61af66fc99e Initial load
duke
parents:
diff changeset
993
a61af66fc99e Initial load
duke
parents:
diff changeset
994 // LIR_OpProfileCall:
a61af66fc99e Initial load
duke
parents:
diff changeset
995 case lir_profile_call: {
a61af66fc99e Initial load
duke
parents:
diff changeset
996 assert(op->as_OpProfileCall() != NULL, "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
997 LIR_OpProfileCall* opProfileCall = (LIR_OpProfileCall*)op;
a61af66fc99e Initial load
duke
parents:
diff changeset
998
a61af66fc99e Initial load
duke
parents:
diff changeset
999 if (opProfileCall->_recv->is_valid()) do_temp(opProfileCall->_recv);
a61af66fc99e Initial load
duke
parents:
diff changeset
1000 assert(opProfileCall->_mdo->is_valid(), "used"); do_temp(opProfileCall->_mdo);
a61af66fc99e Initial load
duke
parents:
diff changeset
1001 assert(opProfileCall->_tmp1->is_valid(), "used"); do_temp(opProfileCall->_tmp1);
a61af66fc99e Initial load
duke
parents:
diff changeset
1002 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1003 }
12875
d13d7aba8c12 8023657: New type profiling points: arguments to call
roland
parents: 11080
diff changeset
1004
d13d7aba8c12 8023657: New type profiling points: arguments to call
roland
parents: 11080
diff changeset
1005 // LIR_OpProfileType:
d13d7aba8c12 8023657: New type profiling points: arguments to call
roland
parents: 11080
diff changeset
1006 case lir_profile_type: {
d13d7aba8c12 8023657: New type profiling points: arguments to call
roland
parents: 11080
diff changeset
1007 assert(op->as_OpProfileType() != NULL, "must be");
d13d7aba8c12 8023657: New type profiling points: arguments to call
roland
parents: 11080
diff changeset
1008 LIR_OpProfileType* opProfileType = (LIR_OpProfileType*)op;
d13d7aba8c12 8023657: New type profiling points: arguments to call
roland
parents: 11080
diff changeset
1009
d13d7aba8c12 8023657: New type profiling points: arguments to call
roland
parents: 11080
diff changeset
1010 do_input(opProfileType->_mdp); do_temp(opProfileType->_mdp);
d13d7aba8c12 8023657: New type profiling points: arguments to call
roland
parents: 11080
diff changeset
1011 do_input(opProfileType->_obj);
d13d7aba8c12 8023657: New type profiling points: arguments to call
roland
parents: 11080
diff changeset
1012 do_temp(opProfileType->_tmp);
d13d7aba8c12 8023657: New type profiling points: arguments to call
roland
parents: 11080
diff changeset
1013 break;
d13d7aba8c12 8023657: New type profiling points: arguments to call
roland
parents: 11080
diff changeset
1014 }
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1015 default:
a61af66fc99e Initial load
duke
parents:
diff changeset
1016 ShouldNotReachHere();
a61af66fc99e Initial load
duke
parents:
diff changeset
1017 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1018 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1019
a61af66fc99e Initial load
duke
parents:
diff changeset
1020
a61af66fc99e Initial load
duke
parents:
diff changeset
1021 void LIR_OpVisitState::do_stub(CodeStub* stub) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1022 if (stub != NULL) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1023 stub->visit(this);
a61af66fc99e Initial load
duke
parents:
diff changeset
1024 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1025 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1026
a61af66fc99e Initial load
duke
parents:
diff changeset
1027 XHandlers* LIR_OpVisitState::all_xhandler() {
a61af66fc99e Initial load
duke
parents:
diff changeset
1028 XHandlers* result = NULL;
a61af66fc99e Initial load
duke
parents:
diff changeset
1029
a61af66fc99e Initial load
duke
parents:
diff changeset
1030 int i;
a61af66fc99e Initial load
duke
parents:
diff changeset
1031 for (i = 0; i < info_count(); i++) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1032 if (info_at(i)->exception_handlers() != NULL) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1033 result = info_at(i)->exception_handlers();
a61af66fc99e Initial load
duke
parents:
diff changeset
1034 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1035 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1036 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1037
a61af66fc99e Initial load
duke
parents:
diff changeset
1038 #ifdef ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
1039 for (i = 0; i < info_count(); i++) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1040 assert(info_at(i)->exception_handlers() == NULL ||
a61af66fc99e Initial load
duke
parents:
diff changeset
1041 info_at(i)->exception_handlers() == result,
a61af66fc99e Initial load
duke
parents:
diff changeset
1042 "only one xhandler list allowed per LIR-operation");
a61af66fc99e Initial load
duke
parents:
diff changeset
1043 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1044 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
1045
a61af66fc99e Initial load
duke
parents:
diff changeset
1046 if (result != NULL) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1047 return result;
a61af66fc99e Initial load
duke
parents:
diff changeset
1048 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1049 return new XHandlers();
a61af66fc99e Initial load
duke
parents:
diff changeset
1050 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1051
a61af66fc99e Initial load
duke
parents:
diff changeset
1052 return result;
a61af66fc99e Initial load
duke
parents:
diff changeset
1053 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1054
a61af66fc99e Initial load
duke
parents:
diff changeset
1055
a61af66fc99e Initial load
duke
parents:
diff changeset
1056 #ifdef ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
1057 bool LIR_OpVisitState::no_operands(LIR_Op* op) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1058 visit(op);
a61af66fc99e Initial load
duke
parents:
diff changeset
1059
a61af66fc99e Initial load
duke
parents:
diff changeset
1060 return opr_count(inputMode) == 0 &&
a61af66fc99e Initial load
duke
parents:
diff changeset
1061 opr_count(outputMode) == 0 &&
a61af66fc99e Initial load
duke
parents:
diff changeset
1062 opr_count(tempMode) == 0 &&
a61af66fc99e Initial load
duke
parents:
diff changeset
1063 info_count() == 0 &&
a61af66fc99e Initial load
duke
parents:
diff changeset
1064 !has_call() &&
a61af66fc99e Initial load
duke
parents:
diff changeset
1065 !has_slow_case();
a61af66fc99e Initial load
duke
parents:
diff changeset
1066 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1067 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
1068
a61af66fc99e Initial load
duke
parents:
diff changeset
1069 //---------------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
1070
a61af66fc99e Initial load
duke
parents:
diff changeset
1071
a61af66fc99e Initial load
duke
parents:
diff changeset
1072 void LIR_OpJavaCall::emit_code(LIR_Assembler* masm) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1073 masm->emit_call(this);
a61af66fc99e Initial load
duke
parents:
diff changeset
1074 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1075
a61af66fc99e Initial load
duke
parents:
diff changeset
1076 void LIR_OpRTCall::emit_code(LIR_Assembler* masm) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1077 masm->emit_rtcall(this);
a61af66fc99e Initial load
duke
parents:
diff changeset
1078 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1079
a61af66fc99e Initial load
duke
parents:
diff changeset
1080 void LIR_OpLabel::emit_code(LIR_Assembler* masm) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1081 masm->emit_opLabel(this);
a61af66fc99e Initial load
duke
parents:
diff changeset
1082 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1083
a61af66fc99e Initial load
duke
parents:
diff changeset
1084 void LIR_OpArrayCopy::emit_code(LIR_Assembler* masm) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1085 masm->emit_arraycopy(this);
a61af66fc99e Initial load
duke
parents:
diff changeset
1086 masm->emit_code_stub(stub());
a61af66fc99e Initial load
duke
parents:
diff changeset
1087 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1088
11080
b800986664f4 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 11004
diff changeset
1089 void LIR_OpUpdateCRC32::emit_code(LIR_Assembler* masm) {
b800986664f4 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 11004
diff changeset
1090 masm->emit_updatecrc32(this);
b800986664f4 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 11004
diff changeset
1091 }
b800986664f4 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 11004
diff changeset
1092
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1093 void LIR_Op0::emit_code(LIR_Assembler* masm) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1094 masm->emit_op0(this);
a61af66fc99e Initial load
duke
parents:
diff changeset
1095 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1096
a61af66fc99e Initial load
duke
parents:
diff changeset
1097 void LIR_Op1::emit_code(LIR_Assembler* masm) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1098 masm->emit_op1(this);
a61af66fc99e Initial load
duke
parents:
diff changeset
1099 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1100
a61af66fc99e Initial load
duke
parents:
diff changeset
1101 void LIR_OpAllocObj::emit_code(LIR_Assembler* masm) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1102 masm->emit_alloc_obj(this);
a61af66fc99e Initial load
duke
parents:
diff changeset
1103 masm->emit_code_stub(stub());
a61af66fc99e Initial load
duke
parents:
diff changeset
1104 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1105
a61af66fc99e Initial load
duke
parents:
diff changeset
1106 void LIR_OpBranch::emit_code(LIR_Assembler* masm) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1107 masm->emit_opBranch(this);
a61af66fc99e Initial load
duke
parents:
diff changeset
1108 if (stub()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1109 masm->emit_code_stub(stub());
a61af66fc99e Initial load
duke
parents:
diff changeset
1110 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1111 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1112
a61af66fc99e Initial load
duke
parents:
diff changeset
1113 void LIR_OpConvert::emit_code(LIR_Assembler* masm) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1114 masm->emit_opConvert(this);
a61af66fc99e Initial load
duke
parents:
diff changeset
1115 if (stub() != NULL) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1116 masm->emit_code_stub(stub());
a61af66fc99e Initial load
duke
parents:
diff changeset
1117 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1118 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1119
a61af66fc99e Initial load
duke
parents:
diff changeset
1120 void LIR_Op2::emit_code(LIR_Assembler* masm) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1121 masm->emit_op2(this);
a61af66fc99e Initial load
duke
parents:
diff changeset
1122 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1123
a61af66fc99e Initial load
duke
parents:
diff changeset
1124 void LIR_OpAllocArray::emit_code(LIR_Assembler* masm) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1125 masm->emit_alloc_array(this);
a61af66fc99e Initial load
duke
parents:
diff changeset
1126 masm->emit_code_stub(stub());
a61af66fc99e Initial load
duke
parents:
diff changeset
1127 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1128
a61af66fc99e Initial load
duke
parents:
diff changeset
1129 void LIR_OpTypeCheck::emit_code(LIR_Assembler* masm) {
1791
3a294e483abc 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 1783
diff changeset
1130 masm->emit_opTypeCheck(this);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1131 if (stub()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1132 masm->emit_code_stub(stub());
a61af66fc99e Initial load
duke
parents:
diff changeset
1133 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1134 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1135
a61af66fc99e Initial load
duke
parents:
diff changeset
1136 void LIR_OpCompareAndSwap::emit_code(LIR_Assembler* masm) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1137 masm->emit_compare_and_swap(this);
a61af66fc99e Initial load
duke
parents:
diff changeset
1138 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1139
a61af66fc99e Initial load
duke
parents:
diff changeset
1140 void LIR_Op3::emit_code(LIR_Assembler* masm) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1141 masm->emit_op3(this);
a61af66fc99e Initial load
duke
parents:
diff changeset
1142 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1143
a61af66fc99e Initial load
duke
parents:
diff changeset
1144 void LIR_OpLock::emit_code(LIR_Assembler* masm) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1145 masm->emit_lock(this);
a61af66fc99e Initial load
duke
parents:
diff changeset
1146 if (stub()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1147 masm->emit_code_stub(stub());
a61af66fc99e Initial load
duke
parents:
diff changeset
1148 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1149 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1150
8860
46f6f063b272 7153771: array bound check elimination for c1
roland
parents: 8084
diff changeset
1151 #ifdef ASSERT
46f6f063b272 7153771: array bound check elimination for c1
roland
parents: 8084
diff changeset
1152 void LIR_OpAssert::emit_code(LIR_Assembler* masm) {
46f6f063b272 7153771: array bound check elimination for c1
roland
parents: 8084
diff changeset
1153 masm->emit_assert(this);
46f6f063b272 7153771: array bound check elimination for c1
roland
parents: 8084
diff changeset
1154 }
46f6f063b272 7153771: array bound check elimination for c1
roland
parents: 8084
diff changeset
1155 #endif
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1156
a61af66fc99e Initial load
duke
parents:
diff changeset
1157 void LIR_OpDelay::emit_code(LIR_Assembler* masm) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1158 masm->emit_delay(this);
a61af66fc99e Initial load
duke
parents:
diff changeset
1159 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1160
a61af66fc99e Initial load
duke
parents:
diff changeset
1161 void LIR_OpProfileCall::emit_code(LIR_Assembler* masm) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1162 masm->emit_profile_call(this);
a61af66fc99e Initial load
duke
parents:
diff changeset
1163 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1164
12875
d13d7aba8c12 8023657: New type profiling points: arguments to call
roland
parents: 11080
diff changeset
1165 void LIR_OpProfileType::emit_code(LIR_Assembler* masm) {
d13d7aba8c12 8023657: New type profiling points: arguments to call
roland
parents: 11080
diff changeset
1166 masm->emit_profile_type(this);
d13d7aba8c12 8023657: New type profiling points: arguments to call
roland
parents: 11080
diff changeset
1167 }
d13d7aba8c12 8023657: New type profiling points: arguments to call
roland
parents: 11080
diff changeset
1168
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1169 // LIR_List
a61af66fc99e Initial load
duke
parents:
diff changeset
1170 LIR_List::LIR_List(Compilation* compilation, BlockBegin* block)
a61af66fc99e Initial load
duke
parents:
diff changeset
1171 : _operations(8)
a61af66fc99e Initial load
duke
parents:
diff changeset
1172 , _compilation(compilation)
a61af66fc99e Initial load
duke
parents:
diff changeset
1173 #ifndef PRODUCT
a61af66fc99e Initial load
duke
parents:
diff changeset
1174 , _block(block)
a61af66fc99e Initial load
duke
parents:
diff changeset
1175 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
1176 #ifdef ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
1177 , _file(NULL)
a61af66fc99e Initial load
duke
parents:
diff changeset
1178 , _line(0)
a61af66fc99e Initial load
duke
parents:
diff changeset
1179 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
1180 { }
a61af66fc99e Initial load
duke
parents:
diff changeset
1181
a61af66fc99e Initial load
duke
parents:
diff changeset
1182
a61af66fc99e Initial load
duke
parents:
diff changeset
1183 #ifdef ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
1184 void LIR_List::set_file_and_line(const char * file, int line) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1185 const char * f = strrchr(file, '/');
a61af66fc99e Initial load
duke
parents:
diff changeset
1186 if (f == NULL) f = strrchr(file, '\\');
a61af66fc99e Initial load
duke
parents:
diff changeset
1187 if (f == NULL) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1188 f = file;
a61af66fc99e Initial load
duke
parents:
diff changeset
1189 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1190 f++;
a61af66fc99e Initial load
duke
parents:
diff changeset
1191 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1192 _file = f;
a61af66fc99e Initial load
duke
parents:
diff changeset
1193 _line = line;
a61af66fc99e Initial load
duke
parents:
diff changeset
1194 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1195 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
1196
a61af66fc99e Initial load
duke
parents:
diff changeset
1197
a61af66fc99e Initial load
duke
parents:
diff changeset
1198 void LIR_List::append(LIR_InsertionBuffer* buffer) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1199 assert(this == buffer->lir_list(), "wrong lir list");
a61af66fc99e Initial load
duke
parents:
diff changeset
1200 const int n = _operations.length();
a61af66fc99e Initial load
duke
parents:
diff changeset
1201
a61af66fc99e Initial load
duke
parents:
diff changeset
1202 if (buffer->number_of_ops() > 0) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1203 // increase size of instructions list
a61af66fc99e Initial load
duke
parents:
diff changeset
1204 _operations.at_grow(n + buffer->number_of_ops() - 1, NULL);
a61af66fc99e Initial load
duke
parents:
diff changeset
1205 // insert ops from buffer into instructions list
a61af66fc99e Initial load
duke
parents:
diff changeset
1206 int op_index = buffer->number_of_ops() - 1;
a61af66fc99e Initial load
duke
parents:
diff changeset
1207 int ip_index = buffer->number_of_insertion_points() - 1;
a61af66fc99e Initial load
duke
parents:
diff changeset
1208 int from_index = n - 1;
a61af66fc99e Initial load
duke
parents:
diff changeset
1209 int to_index = _operations.length() - 1;
a61af66fc99e Initial load
duke
parents:
diff changeset
1210 for (; ip_index >= 0; ip_index --) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1211 int index = buffer->index_at(ip_index);
a61af66fc99e Initial load
duke
parents:
diff changeset
1212 // make room after insertion point
a61af66fc99e Initial load
duke
parents:
diff changeset
1213 while (index < from_index) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1214 _operations.at_put(to_index --, _operations.at(from_index --));
a61af66fc99e Initial load
duke
parents:
diff changeset
1215 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1216 // insert ops from buffer
a61af66fc99e Initial load
duke
parents:
diff changeset
1217 for (int i = buffer->count_at(ip_index); i > 0; i --) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1218 _operations.at_put(to_index --, buffer->op_at(op_index --));
a61af66fc99e Initial load
duke
parents:
diff changeset
1219 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1220 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1221 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1222
a61af66fc99e Initial load
duke
parents:
diff changeset
1223 buffer->finish();
a61af66fc99e Initial load
duke
parents:
diff changeset
1224 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1225
a61af66fc99e Initial load
duke
parents:
diff changeset
1226
a61af66fc99e Initial load
duke
parents:
diff changeset
1227 void LIR_List::oop2reg_patch(jobject o, LIR_Opr reg, CodeEmitInfo* info) {
6739
8a02ca5e5576 7195816: NPG: Crash in c1_ValueType - ShouldNotReachHere
roland
parents: 6725
diff changeset
1228 assert(reg->type() == T_OBJECT, "bad reg");
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1229 append(new LIR_Op1(lir_move, LIR_OprFact::oopConst(o), reg, T_OBJECT, lir_patch_normal, info));
a61af66fc99e Initial load
duke
parents:
diff changeset
1230 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1231
6725
da91efe96a93 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 6084
diff changeset
1232 void LIR_List::klass2reg_patch(Metadata* o, LIR_Opr reg, CodeEmitInfo* info) {
6739
8a02ca5e5576 7195816: NPG: Crash in c1_ValueType - ShouldNotReachHere
roland
parents: 6725
diff changeset
1233 assert(reg->type() == T_METADATA, "bad reg");
6725
da91efe96a93 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 6084
diff changeset
1234 append(new LIR_Op1(lir_move, LIR_OprFact::metadataConst(o), reg, T_METADATA, lir_patch_normal, info));
da91efe96a93 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 6084
diff changeset
1235 }
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1236
a61af66fc99e Initial load
duke
parents:
diff changeset
1237 void LIR_List::load(LIR_Address* addr, LIR_Opr src, CodeEmitInfo* info, LIR_PatchCode patch_code) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1238 append(new LIR_Op1(
a61af66fc99e Initial load
duke
parents:
diff changeset
1239 lir_move,
a61af66fc99e Initial load
duke
parents:
diff changeset
1240 LIR_OprFact::address(addr),
a61af66fc99e Initial load
duke
parents:
diff changeset
1241 src,
a61af66fc99e Initial load
duke
parents:
diff changeset
1242 addr->type(),
a61af66fc99e Initial load
duke
parents:
diff changeset
1243 patch_code,
a61af66fc99e Initial load
duke
parents:
diff changeset
1244 info));
a61af66fc99e Initial load
duke
parents:
diff changeset
1245 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1246
a61af66fc99e Initial load
duke
parents:
diff changeset
1247
a61af66fc99e Initial load
duke
parents:
diff changeset
1248 void LIR_List::volatile_load_mem_reg(LIR_Address* address, LIR_Opr dst, CodeEmitInfo* info, LIR_PatchCode patch_code) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1249 append(new LIR_Op1(
a61af66fc99e Initial load
duke
parents:
diff changeset
1250 lir_move,
a61af66fc99e Initial load
duke
parents:
diff changeset
1251 LIR_OprFact::address(address),
a61af66fc99e Initial load
duke
parents:
diff changeset
1252 dst,
a61af66fc99e Initial load
duke
parents:
diff changeset
1253 address->type(),
a61af66fc99e Initial load
duke
parents:
diff changeset
1254 patch_code,
a61af66fc99e Initial load
duke
parents:
diff changeset
1255 info, lir_move_volatile));
a61af66fc99e Initial load
duke
parents:
diff changeset
1256 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1257
a61af66fc99e Initial load
duke
parents:
diff changeset
1258 void LIR_List::volatile_load_unsafe_reg(LIR_Opr base, LIR_Opr offset, LIR_Opr dst, BasicType type, CodeEmitInfo* info, LIR_PatchCode patch_code) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1259 append(new LIR_Op1(
a61af66fc99e Initial load
duke
parents:
diff changeset
1260 lir_move,
a61af66fc99e Initial load
duke
parents:
diff changeset
1261 LIR_OprFact::address(new LIR_Address(base, offset, type)),
a61af66fc99e Initial load
duke
parents:
diff changeset
1262 dst,
a61af66fc99e Initial load
duke
parents:
diff changeset
1263 type,
a61af66fc99e Initial load
duke
parents:
diff changeset
1264 patch_code,
a61af66fc99e Initial load
duke
parents:
diff changeset
1265 info, lir_move_volatile));
a61af66fc99e Initial load
duke
parents:
diff changeset
1266 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1267
a61af66fc99e Initial load
duke
parents:
diff changeset
1268
a61af66fc99e Initial load
duke
parents:
diff changeset
1269 void LIR_List::prefetch(LIR_Address* addr, bool is_store) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1270 append(new LIR_Op1(
a61af66fc99e Initial load
duke
parents:
diff changeset
1271 is_store ? lir_prefetchw : lir_prefetchr,
a61af66fc99e Initial load
duke
parents:
diff changeset
1272 LIR_OprFact::address(addr)));
a61af66fc99e Initial load
duke
parents:
diff changeset
1273 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1274
a61af66fc99e Initial load
duke
parents:
diff changeset
1275
a61af66fc99e Initial load
duke
parents:
diff changeset
1276 void LIR_List::store_mem_int(jint v, LIR_Opr base, int offset_in_bytes, BasicType type, CodeEmitInfo* info, LIR_PatchCode patch_code) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1277 append(new LIR_Op1(
a61af66fc99e Initial load
duke
parents:
diff changeset
1278 lir_move,
a61af66fc99e Initial load
duke
parents:
diff changeset
1279 LIR_OprFact::intConst(v),
a61af66fc99e Initial load
duke
parents:
diff changeset
1280 LIR_OprFact::address(new LIR_Address(base, offset_in_bytes, type)),
a61af66fc99e Initial load
duke
parents:
diff changeset
1281 type,
a61af66fc99e Initial load
duke
parents:
diff changeset
1282 patch_code,
a61af66fc99e Initial load
duke
parents:
diff changeset
1283 info));
a61af66fc99e Initial load
duke
parents:
diff changeset
1284 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1285
a61af66fc99e Initial load
duke
parents:
diff changeset
1286
a61af66fc99e Initial load
duke
parents:
diff changeset
1287 void LIR_List::store_mem_oop(jobject o, LIR_Opr base, int offset_in_bytes, BasicType type, CodeEmitInfo* info, LIR_PatchCode patch_code) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1288 append(new LIR_Op1(
a61af66fc99e Initial load
duke
parents:
diff changeset
1289 lir_move,
a61af66fc99e Initial load
duke
parents:
diff changeset
1290 LIR_OprFact::oopConst(o),
a61af66fc99e Initial load
duke
parents:
diff changeset
1291 LIR_OprFact::address(new LIR_Address(base, offset_in_bytes, type)),
a61af66fc99e Initial load
duke
parents:
diff changeset
1292 type,
a61af66fc99e Initial load
duke
parents:
diff changeset
1293 patch_code,
a61af66fc99e Initial load
duke
parents:
diff changeset
1294 info));
a61af66fc99e Initial load
duke
parents:
diff changeset
1295 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1296
a61af66fc99e Initial load
duke
parents:
diff changeset
1297
a61af66fc99e Initial load
duke
parents:
diff changeset
1298 void LIR_List::store(LIR_Opr src, LIR_Address* addr, CodeEmitInfo* info, LIR_PatchCode patch_code) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1299 append(new LIR_Op1(
a61af66fc99e Initial load
duke
parents:
diff changeset
1300 lir_move,
a61af66fc99e Initial load
duke
parents:
diff changeset
1301 src,
a61af66fc99e Initial load
duke
parents:
diff changeset
1302 LIR_OprFact::address(addr),
a61af66fc99e Initial load
duke
parents:
diff changeset
1303 addr->type(),
a61af66fc99e Initial load
duke
parents:
diff changeset
1304 patch_code,
a61af66fc99e Initial load
duke
parents:
diff changeset
1305 info));
a61af66fc99e Initial load
duke
parents:
diff changeset
1306 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1307
a61af66fc99e Initial load
duke
parents:
diff changeset
1308
a61af66fc99e Initial load
duke
parents:
diff changeset
1309 void LIR_List::volatile_store_mem_reg(LIR_Opr src, LIR_Address* addr, CodeEmitInfo* info, LIR_PatchCode patch_code) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1310 append(new LIR_Op1(
a61af66fc99e Initial load
duke
parents:
diff changeset
1311 lir_move,
a61af66fc99e Initial load
duke
parents:
diff changeset
1312 src,
a61af66fc99e Initial load
duke
parents:
diff changeset
1313 LIR_OprFact::address(addr),
a61af66fc99e Initial load
duke
parents:
diff changeset
1314 addr->type(),
a61af66fc99e Initial load
duke
parents:
diff changeset
1315 patch_code,
a61af66fc99e Initial load
duke
parents:
diff changeset
1316 info,
a61af66fc99e Initial load
duke
parents:
diff changeset
1317 lir_move_volatile));
a61af66fc99e Initial load
duke
parents:
diff changeset
1318 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1319
a61af66fc99e Initial load
duke
parents:
diff changeset
1320 void LIR_List::volatile_store_unsafe_reg(LIR_Opr src, LIR_Opr base, LIR_Opr offset, BasicType type, CodeEmitInfo* info, LIR_PatchCode patch_code) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1321 append(new LIR_Op1(
a61af66fc99e Initial load
duke
parents:
diff changeset
1322 lir_move,
a61af66fc99e Initial load
duke
parents:
diff changeset
1323 src,
a61af66fc99e Initial load
duke
parents:
diff changeset
1324 LIR_OprFact::address(new LIR_Address(base, offset, type)),
a61af66fc99e Initial load
duke
parents:
diff changeset
1325 type,
a61af66fc99e Initial load
duke
parents:
diff changeset
1326 patch_code,
a61af66fc99e Initial load
duke
parents:
diff changeset
1327 info, lir_move_volatile));
a61af66fc99e Initial load
duke
parents:
diff changeset
1328 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1329
a61af66fc99e Initial load
duke
parents:
diff changeset
1330
a61af66fc99e Initial load
duke
parents:
diff changeset
1331 void LIR_List::idiv(LIR_Opr left, LIR_Opr right, LIR_Opr res, LIR_Opr tmp, CodeEmitInfo* info) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1332 append(new LIR_Op3(
a61af66fc99e Initial load
duke
parents:
diff changeset
1333 lir_idiv,
a61af66fc99e Initial load
duke
parents:
diff changeset
1334 left,
a61af66fc99e Initial load
duke
parents:
diff changeset
1335 right,
a61af66fc99e Initial load
duke
parents:
diff changeset
1336 tmp,
a61af66fc99e Initial load
duke
parents:
diff changeset
1337 res,
a61af66fc99e Initial load
duke
parents:
diff changeset
1338 info));
a61af66fc99e Initial load
duke
parents:
diff changeset
1339 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1340
a61af66fc99e Initial load
duke
parents:
diff changeset
1341
a61af66fc99e Initial load
duke
parents:
diff changeset
1342 void LIR_List::idiv(LIR_Opr left, int right, LIR_Opr res, LIR_Opr tmp, CodeEmitInfo* info) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1343 append(new LIR_Op3(
a61af66fc99e Initial load
duke
parents:
diff changeset
1344 lir_idiv,
a61af66fc99e Initial load
duke
parents:
diff changeset
1345 left,
a61af66fc99e Initial load
duke
parents:
diff changeset
1346 LIR_OprFact::intConst(right),
a61af66fc99e Initial load
duke
parents:
diff changeset
1347 tmp,
a61af66fc99e Initial load
duke
parents:
diff changeset
1348 res,
a61af66fc99e Initial load
duke
parents:
diff changeset
1349 info));
a61af66fc99e Initial load
duke
parents:
diff changeset
1350 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1351
a61af66fc99e Initial load
duke
parents:
diff changeset
1352
a61af66fc99e Initial load
duke
parents:
diff changeset
1353 void LIR_List::irem(LIR_Opr left, LIR_Opr right, LIR_Opr res, LIR_Opr tmp, CodeEmitInfo* info) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1354 append(new LIR_Op3(
a61af66fc99e Initial load
duke
parents:
diff changeset
1355 lir_irem,
a61af66fc99e Initial load
duke
parents:
diff changeset
1356 left,
a61af66fc99e Initial load
duke
parents:
diff changeset
1357 right,
a61af66fc99e Initial load
duke
parents:
diff changeset
1358 tmp,
a61af66fc99e Initial load
duke
parents:
diff changeset
1359 res,
a61af66fc99e Initial load
duke
parents:
diff changeset
1360 info));
a61af66fc99e Initial load
duke
parents:
diff changeset
1361 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1362
a61af66fc99e Initial load
duke
parents:
diff changeset
1363
a61af66fc99e Initial load
duke
parents:
diff changeset
1364 void LIR_List::irem(LIR_Opr left, int right, LIR_Opr res, LIR_Opr tmp, CodeEmitInfo* info) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1365 append(new LIR_Op3(
a61af66fc99e Initial load
duke
parents:
diff changeset
1366 lir_irem,
a61af66fc99e Initial load
duke
parents:
diff changeset
1367 left,
a61af66fc99e Initial load
duke
parents:
diff changeset
1368 LIR_OprFact::intConst(right),
a61af66fc99e Initial load
duke
parents:
diff changeset
1369 tmp,
a61af66fc99e Initial load
duke
parents:
diff changeset
1370 res,
a61af66fc99e Initial load
duke
parents:
diff changeset
1371 info));
a61af66fc99e Initial load
duke
parents:
diff changeset
1372 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1373
a61af66fc99e Initial load
duke
parents:
diff changeset
1374
a61af66fc99e Initial load
duke
parents:
diff changeset
1375 void LIR_List::cmp_mem_int(LIR_Condition condition, LIR_Opr base, int disp, int c, CodeEmitInfo* info) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1376 append(new LIR_Op2(
a61af66fc99e Initial load
duke
parents:
diff changeset
1377 lir_cmp,
a61af66fc99e Initial load
duke
parents:
diff changeset
1378 condition,
a61af66fc99e Initial load
duke
parents:
diff changeset
1379 LIR_OprFact::address(new LIR_Address(base, disp, T_INT)),
a61af66fc99e Initial load
duke
parents:
diff changeset
1380 LIR_OprFact::intConst(c),
a61af66fc99e Initial load
duke
parents:
diff changeset
1381 info));
a61af66fc99e Initial load
duke
parents:
diff changeset
1382 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1383
a61af66fc99e Initial load
duke
parents:
diff changeset
1384
a61af66fc99e Initial load
duke
parents:
diff changeset
1385 void LIR_List::cmp_reg_mem(LIR_Condition condition, LIR_Opr reg, LIR_Address* addr, CodeEmitInfo* info) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1386 append(new LIR_Op2(
a61af66fc99e Initial load
duke
parents:
diff changeset
1387 lir_cmp,
a61af66fc99e Initial load
duke
parents:
diff changeset
1388 condition,
a61af66fc99e Initial load
duke
parents:
diff changeset
1389 reg,
a61af66fc99e Initial load
duke
parents:
diff changeset
1390 LIR_OprFact::address(addr),
a61af66fc99e Initial load
duke
parents:
diff changeset
1391 info));
a61af66fc99e Initial load
duke
parents:
diff changeset
1392 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1393
a61af66fc99e Initial load
duke
parents:
diff changeset
1394 void LIR_List::allocate_object(LIR_Opr dst, LIR_Opr t1, LIR_Opr t2, LIR_Opr t3, LIR_Opr t4,
a61af66fc99e Initial load
duke
parents:
diff changeset
1395 int header_size, int object_size, LIR_Opr klass, bool init_check, CodeStub* stub) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1396 append(new LIR_OpAllocObj(
a61af66fc99e Initial load
duke
parents:
diff changeset
1397 klass,
a61af66fc99e Initial load
duke
parents:
diff changeset
1398 dst,
a61af66fc99e Initial load
duke
parents:
diff changeset
1399 t1,
a61af66fc99e Initial load
duke
parents:
diff changeset
1400 t2,
a61af66fc99e Initial load
duke
parents:
diff changeset
1401 t3,
a61af66fc99e Initial load
duke
parents:
diff changeset
1402 t4,
a61af66fc99e Initial load
duke
parents:
diff changeset
1403 header_size,
a61af66fc99e Initial load
duke
parents:
diff changeset
1404 object_size,
a61af66fc99e Initial load
duke
parents:
diff changeset
1405 init_check,
a61af66fc99e Initial load
duke
parents:
diff changeset
1406 stub));
a61af66fc99e Initial load
duke
parents:
diff changeset
1407 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1408
a61af66fc99e Initial load
duke
parents:
diff changeset
1409 void LIR_List::allocate_array(LIR_Opr dst, LIR_Opr len, LIR_Opr t1,LIR_Opr t2, LIR_Opr t3,LIR_Opr t4, BasicType type, LIR_Opr klass, CodeStub* stub) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1410 append(new LIR_OpAllocArray(
a61af66fc99e Initial load
duke
parents:
diff changeset
1411 klass,
a61af66fc99e Initial load
duke
parents:
diff changeset
1412 len,
a61af66fc99e Initial load
duke
parents:
diff changeset
1413 dst,
a61af66fc99e Initial load
duke
parents:
diff changeset
1414 t1,
a61af66fc99e Initial load
duke
parents:
diff changeset
1415 t2,
a61af66fc99e Initial load
duke
parents:
diff changeset
1416 t3,
a61af66fc99e Initial load
duke
parents:
diff changeset
1417 t4,
a61af66fc99e Initial load
duke
parents:
diff changeset
1418 type,
a61af66fc99e Initial load
duke
parents:
diff changeset
1419 stub));
a61af66fc99e Initial load
duke
parents:
diff changeset
1420 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1421
a61af66fc99e Initial load
duke
parents:
diff changeset
1422 void LIR_List::shift_left(LIR_Opr value, LIR_Opr count, LIR_Opr dst, LIR_Opr tmp) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1423 append(new LIR_Op2(
a61af66fc99e Initial load
duke
parents:
diff changeset
1424 lir_shl,
a61af66fc99e Initial load
duke
parents:
diff changeset
1425 value,
a61af66fc99e Initial load
duke
parents:
diff changeset
1426 count,
a61af66fc99e Initial load
duke
parents:
diff changeset
1427 dst,
a61af66fc99e Initial load
duke
parents:
diff changeset
1428 tmp));
a61af66fc99e Initial load
duke
parents:
diff changeset
1429 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1430
a61af66fc99e Initial load
duke
parents:
diff changeset
1431 void LIR_List::shift_right(LIR_Opr value, LIR_Opr count, LIR_Opr dst, LIR_Opr tmp) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1432 append(new LIR_Op2(
a61af66fc99e Initial load
duke
parents:
diff changeset
1433 lir_shr,
a61af66fc99e Initial load
duke
parents:
diff changeset
1434 value,
a61af66fc99e Initial load
duke
parents:
diff changeset
1435 count,
a61af66fc99e Initial load
duke
parents:
diff changeset
1436 dst,
a61af66fc99e Initial load
duke
parents:
diff changeset
1437 tmp));
a61af66fc99e Initial load
duke
parents:
diff changeset
1438 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1439
a61af66fc99e Initial load
duke
parents:
diff changeset
1440
a61af66fc99e Initial load
duke
parents:
diff changeset
1441 void LIR_List::unsigned_shift_right(LIR_Opr value, LIR_Opr count, LIR_Opr dst, LIR_Opr tmp) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1442 append(new LIR_Op2(
a61af66fc99e Initial load
duke
parents:
diff changeset
1443 lir_ushr,
a61af66fc99e Initial load
duke
parents:
diff changeset
1444 value,
a61af66fc99e Initial load
duke
parents:
diff changeset
1445 count,
a61af66fc99e Initial load
duke
parents:
diff changeset
1446 dst,
a61af66fc99e Initial load
duke
parents:
diff changeset
1447 tmp));
a61af66fc99e Initial load
duke
parents:
diff changeset
1448 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1449
a61af66fc99e Initial load
duke
parents:
diff changeset
1450 void LIR_List::fcmp2int(LIR_Opr left, LIR_Opr right, LIR_Opr dst, bool is_unordered_less) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1451 append(new LIR_Op2(is_unordered_less ? lir_ucmp_fd2i : lir_cmp_fd2i,
a61af66fc99e Initial load
duke
parents:
diff changeset
1452 left,
a61af66fc99e Initial load
duke
parents:
diff changeset
1453 right,
a61af66fc99e Initial load
duke
parents:
diff changeset
1454 dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
1455 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1456
a61af66fc99e Initial load
duke
parents:
diff changeset
1457 void LIR_List::lock_object(LIR_Opr hdr, LIR_Opr obj, LIR_Opr lock, LIR_Opr scratch, CodeStub* stub, CodeEmitInfo* info) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1458 append(new LIR_OpLock(
a61af66fc99e Initial load
duke
parents:
diff changeset
1459 lir_lock,
a61af66fc99e Initial load
duke
parents:
diff changeset
1460 hdr,
a61af66fc99e Initial load
duke
parents:
diff changeset
1461 obj,
a61af66fc99e Initial load
duke
parents:
diff changeset
1462 lock,
a61af66fc99e Initial load
duke
parents:
diff changeset
1463 scratch,
a61af66fc99e Initial load
duke
parents:
diff changeset
1464 stub,
a61af66fc99e Initial load
duke
parents:
diff changeset
1465 info));
a61af66fc99e Initial load
duke
parents:
diff changeset
1466 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1467
1681
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
1468 void LIR_List::unlock_object(LIR_Opr hdr, LIR_Opr obj, LIR_Opr lock, LIR_Opr scratch, CodeStub* stub) {
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1469 append(new LIR_OpLock(
a61af66fc99e Initial load
duke
parents:
diff changeset
1470 lir_unlock,
a61af66fc99e Initial load
duke
parents:
diff changeset
1471 hdr,
a61af66fc99e Initial load
duke
parents:
diff changeset
1472 obj,
a61af66fc99e Initial load
duke
parents:
diff changeset
1473 lock,
1681
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
1474 scratch,
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1475 stub,
a61af66fc99e Initial load
duke
parents:
diff changeset
1476 NULL));
a61af66fc99e Initial load
duke
parents:
diff changeset
1477 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1478
a61af66fc99e Initial load
duke
parents:
diff changeset
1479
a61af66fc99e Initial load
duke
parents:
diff changeset
1480 void check_LIR() {
a61af66fc99e Initial load
duke
parents:
diff changeset
1481 // cannot do the proper checking as PRODUCT and other modes return different results
a61af66fc99e Initial load
duke
parents:
diff changeset
1482 // guarantee(sizeof(LIR_OprDesc) == wordSize, "may not have a v-table");
a61af66fc99e Initial load
duke
parents:
diff changeset
1483 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1484
a61af66fc99e Initial load
duke
parents:
diff changeset
1485
a61af66fc99e Initial load
duke
parents:
diff changeset
1486
a61af66fc99e Initial load
duke
parents:
diff changeset
1487 void LIR_List::checkcast (LIR_Opr result, LIR_Opr object, ciKlass* klass,
a61af66fc99e Initial load
duke
parents:
diff changeset
1488 LIR_Opr tmp1, LIR_Opr tmp2, LIR_Opr tmp3, bool fast_check,
a61af66fc99e Initial load
duke
parents:
diff changeset
1489 CodeEmitInfo* info_for_exception, CodeEmitInfo* info_for_patch, CodeStub* stub,
a61af66fc99e Initial load
duke
parents:
diff changeset
1490 ciMethod* profiled_method, int profiled_bci) {
1783
d5d065957597 6953144: Tiered compilation
iveresov
parents: 1681
diff changeset
1491 LIR_OpTypeCheck* c = new LIR_OpTypeCheck(lir_checkcast, result, object, klass,
d5d065957597 6953144: Tiered compilation
iveresov
parents: 1681
diff changeset
1492 tmp1, tmp2, tmp3, fast_check, info_for_exception, info_for_patch, stub);
d5d065957597 6953144: Tiered compilation
iveresov
parents: 1681
diff changeset
1493 if (profiled_method != NULL) {
d5d065957597 6953144: Tiered compilation
iveresov
parents: 1681
diff changeset
1494 c->set_profiled_method(profiled_method);
d5d065957597 6953144: Tiered compilation
iveresov
parents: 1681
diff changeset
1495 c->set_profiled_bci(profiled_bci);
d5d065957597 6953144: Tiered compilation
iveresov
parents: 1681
diff changeset
1496 c->set_should_profile(true);
d5d065957597 6953144: Tiered compilation
iveresov
parents: 1681
diff changeset
1497 }
d5d065957597 6953144: Tiered compilation
iveresov
parents: 1681
diff changeset
1498 append(c);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1499 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1500
1791
3a294e483abc 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 1783
diff changeset
1501 void LIR_List::instanceof(LIR_Opr result, LIR_Opr object, ciKlass* klass, LIR_Opr tmp1, LIR_Opr tmp2, LIR_Opr tmp3, bool fast_check, CodeEmitInfo* info_for_patch, ciMethod* profiled_method, int profiled_bci) {
3a294e483abc 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 1783
diff changeset
1502 LIR_OpTypeCheck* c = new LIR_OpTypeCheck(lir_instanceof, result, object, klass, tmp1, tmp2, tmp3, fast_check, NULL, info_for_patch, NULL);
3a294e483abc 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 1783
diff changeset
1503 if (profiled_method != NULL) {
3a294e483abc 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 1783
diff changeset
1504 c->set_profiled_method(profiled_method);
3a294e483abc 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 1783
diff changeset
1505 c->set_profiled_bci(profiled_bci);
3a294e483abc 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 1783
diff changeset
1506 c->set_should_profile(true);
3a294e483abc 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 1783
diff changeset
1507 }
3a294e483abc 6919069: client compiler needs to capture more profile information for tiered work
iveresov
parents: 1783
diff changeset
1508 append(c);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1509 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1510
a61af66fc99e Initial load
duke
parents:
diff changeset
1511
3957
5cceda753a4a 7091764: Tiered: enable aastore profiling
iveresov
parents: 3942
diff changeset
1512 void LIR_List::store_check(LIR_Opr object, LIR_Opr array, LIR_Opr tmp1, LIR_Opr tmp2, LIR_Opr tmp3,
5cceda753a4a 7091764: Tiered: enable aastore profiling
iveresov
parents: 3942
diff changeset
1513 CodeEmitInfo* info_for_exception, ciMethod* profiled_method, int profiled_bci) {
5cceda753a4a 7091764: Tiered: enable aastore profiling
iveresov
parents: 3942
diff changeset
1514 LIR_OpTypeCheck* c = new LIR_OpTypeCheck(lir_store_check, object, array, tmp1, tmp2, tmp3, info_for_exception);
5cceda753a4a 7091764: Tiered: enable aastore profiling
iveresov
parents: 3942
diff changeset
1515 if (profiled_method != NULL) {
5cceda753a4a 7091764: Tiered: enable aastore profiling
iveresov
parents: 3942
diff changeset
1516 c->set_profiled_method(profiled_method);
5cceda753a4a 7091764: Tiered: enable aastore profiling
iveresov
parents: 3942
diff changeset
1517 c->set_profiled_bci(profiled_bci);
5cceda753a4a 7091764: Tiered: enable aastore profiling
iveresov
parents: 3942
diff changeset
1518 c->set_should_profile(true);
5cceda753a4a 7091764: Tiered: enable aastore profiling
iveresov
parents: 3942
diff changeset
1519 }
5cceda753a4a 7091764: Tiered: enable aastore profiling
iveresov
parents: 3942
diff changeset
1520 append(c);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1521 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1522
a61af66fc99e Initial load
duke
parents:
diff changeset
1523
1681
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
1524 void LIR_List::cas_long(LIR_Opr addr, LIR_Opr cmp_value, LIR_Opr new_value,
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
1525 LIR_Opr t1, LIR_Opr t2, LIR_Opr result) {
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
1526 append(new LIR_OpCompareAndSwap(lir_cas_long, addr, cmp_value, new_value, t1, t2, result));
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1527 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1528
1681
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
1529 void LIR_List::cas_obj(LIR_Opr addr, LIR_Opr cmp_value, LIR_Opr new_value,
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
1530 LIR_Opr t1, LIR_Opr t2, LIR_Opr result) {
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
1531 append(new LIR_OpCompareAndSwap(lir_cas_obj, addr, cmp_value, new_value, t1, t2, result));
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1532 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1533
1681
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
1534 void LIR_List::cas_int(LIR_Opr addr, LIR_Opr cmp_value, LIR_Opr new_value,
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
1535 LIR_Opr t1, LIR_Opr t2, LIR_Opr result) {
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
1536 append(new LIR_OpCompareAndSwap(lir_cas_int, addr, cmp_value, new_value, t1, t2, result));
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1537 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1538
a61af66fc99e Initial load
duke
parents:
diff changeset
1539
a61af66fc99e Initial load
duke
parents:
diff changeset
1540 #ifdef PRODUCT
a61af66fc99e Initial load
duke
parents:
diff changeset
1541
a61af66fc99e Initial load
duke
parents:
diff changeset
1542 void print_LIR(BlockList* blocks) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1543 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1544
a61af66fc99e Initial load
duke
parents:
diff changeset
1545 #else
a61af66fc99e Initial load
duke
parents:
diff changeset
1546 // LIR_OprDesc
a61af66fc99e Initial load
duke
parents:
diff changeset
1547 void LIR_OprDesc::print() const {
a61af66fc99e Initial load
duke
parents:
diff changeset
1548 print(tty);
a61af66fc99e Initial load
duke
parents:
diff changeset
1549 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1550
a61af66fc99e Initial load
duke
parents:
diff changeset
1551 void LIR_OprDesc::print(outputStream* out) const {
a61af66fc99e Initial load
duke
parents:
diff changeset
1552 if (is_illegal()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1553 return;
a61af66fc99e Initial load
duke
parents:
diff changeset
1554 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1555
a61af66fc99e Initial load
duke
parents:
diff changeset
1556 out->print("[");
a61af66fc99e Initial load
duke
parents:
diff changeset
1557 if (is_pointer()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1558 pointer()->print_value_on(out);
a61af66fc99e Initial load
duke
parents:
diff changeset
1559 } else if (is_single_stack()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1560 out->print("stack:%d", single_stack_ix());
a61af66fc99e Initial load
duke
parents:
diff changeset
1561 } else if (is_double_stack()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1562 out->print("dbl_stack:%d",double_stack_ix());
a61af66fc99e Initial load
duke
parents:
diff changeset
1563 } else if (is_virtual()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1564 out->print("R%d", vreg_number());
a61af66fc99e Initial load
duke
parents:
diff changeset
1565 } else if (is_single_cpu()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1566 out->print(as_register()->name());
a61af66fc99e Initial load
duke
parents:
diff changeset
1567 } else if (is_double_cpu()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1568 out->print(as_register_hi()->name());
a61af66fc99e Initial load
duke
parents:
diff changeset
1569 out->print(as_register_lo()->name());
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 196
diff changeset
1570 #if defined(X86)
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1571 } else if (is_single_xmm()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1572 out->print(as_xmm_float_reg()->name());
a61af66fc99e Initial load
duke
parents:
diff changeset
1573 } else if (is_double_xmm()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1574 out->print(as_xmm_double_reg()->name());
a61af66fc99e Initial load
duke
parents:
diff changeset
1575 } else if (is_single_fpu()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1576 out->print("fpu%d", fpu_regnr());
a61af66fc99e Initial load
duke
parents:
diff changeset
1577 } else if (is_double_fpu()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1578 out->print("fpu%d", fpu_regnrLo());
1681
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
1579 #elif defined(ARM)
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
1580 } else if (is_single_fpu()) {
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
1581 out->print("s%d", fpu_regnr());
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
1582 } else if (is_double_fpu()) {
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
1583 out->print("d%d", fpu_regnrLo() >> 1);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1584 #else
a61af66fc99e Initial load
duke
parents:
diff changeset
1585 } else if (is_single_fpu()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1586 out->print(as_float_reg()->name());
a61af66fc99e Initial load
duke
parents:
diff changeset
1587 } else if (is_double_fpu()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1588 out->print(as_double_reg()->name());
a61af66fc99e Initial load
duke
parents:
diff changeset
1589 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
1590
a61af66fc99e Initial load
duke
parents:
diff changeset
1591 } else if (is_illegal()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1592 out->print("-");
a61af66fc99e Initial load
duke
parents:
diff changeset
1593 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1594 out->print("Unknown Operand");
a61af66fc99e Initial load
duke
parents:
diff changeset
1595 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1596 if (!is_illegal()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1597 out->print("|%c", type_char());
a61af66fc99e Initial load
duke
parents:
diff changeset
1598 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1599 if (is_register() && is_last_use()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1600 out->print("(last_use)");
a61af66fc99e Initial load
duke
parents:
diff changeset
1601 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1602 out->print("]");
a61af66fc99e Initial load
duke
parents:
diff changeset
1603 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1604
a61af66fc99e Initial load
duke
parents:
diff changeset
1605
a61af66fc99e Initial load
duke
parents:
diff changeset
1606 // LIR_Address
a61af66fc99e Initial load
duke
parents:
diff changeset
1607 void LIR_Const::print_value_on(outputStream* out) const {
a61af66fc99e Initial load
duke
parents:
diff changeset
1608 switch (type()) {
1297
c466efa608d5 6932496: c1: deoptimization of jsr subroutine fails on sparcv9
roland
parents: 1295
diff changeset
1609 case T_ADDRESS:out->print("address:%d",as_jint()); break;
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1610 case T_INT: out->print("int:%d", as_jint()); break;
7623
203f64878aab 7102489: RFE: cleanup jlong typedef on __APPLE__and _LLP64 systems.
hseigel
parents: 6795
diff changeset
1611 case T_LONG: out->print("lng:" JLONG_FORMAT, as_jlong()); break;
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1612 case T_FLOAT: out->print("flt:%f", as_jfloat()); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1613 case T_DOUBLE: out->print("dbl:%f", as_jdouble()); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1614 case T_OBJECT: out->print("obj:0x%x", as_jobject()); break;
6725
da91efe96a93 6964458: Reimplement class meta-data storage to use native memory
coleenp
parents: 6084
diff changeset
1615 case T_METADATA: out->print("metadata:0x%x", as_metadata());break;
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1616 default: out->print("%3d:0x%x",type(), as_jdouble()); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1617 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1618 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1619
a61af66fc99e Initial load
duke
parents:
diff changeset
1620 // LIR_Address
a61af66fc99e Initial load
duke
parents:
diff changeset
1621 void LIR_Address::print_value_on(outputStream* out) const {
a61af66fc99e Initial load
duke
parents:
diff changeset
1622 out->print("Base:"); _base->print(out);
a61af66fc99e Initial load
duke
parents:
diff changeset
1623 if (!_index->is_illegal()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1624 out->print(" Index:"); _index->print(out);
a61af66fc99e Initial load
duke
parents:
diff changeset
1625 switch (scale()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1626 case times_1: break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1627 case times_2: out->print(" * 2"); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1628 case times_4: out->print(" * 4"); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1629 case times_8: out->print(" * 8"); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1630 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1631 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1632 out->print(" Disp: %d", _disp);
a61af66fc99e Initial load
duke
parents:
diff changeset
1633 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1634
a61af66fc99e Initial load
duke
parents:
diff changeset
1635 // debug output of block header without InstructionPrinter
a61af66fc99e Initial load
duke
parents:
diff changeset
1636 // (because phi functions are not necessary for LIR)
a61af66fc99e Initial load
duke
parents:
diff changeset
1637 static void print_block(BlockBegin* x) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1638 // print block id
a61af66fc99e Initial load
duke
parents:
diff changeset
1639 BlockEnd* end = x->end();
a61af66fc99e Initial load
duke
parents:
diff changeset
1640 tty->print("B%d ", x->block_id());
a61af66fc99e Initial load
duke
parents:
diff changeset
1641
a61af66fc99e Initial load
duke
parents:
diff changeset
1642 // print flags
a61af66fc99e Initial load
duke
parents:
diff changeset
1643 if (x->is_set(BlockBegin::std_entry_flag)) tty->print("std ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1644 if (x->is_set(BlockBegin::osr_entry_flag)) tty->print("osr ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1645 if (x->is_set(BlockBegin::exception_entry_flag)) tty->print("ex ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1646 if (x->is_set(BlockBegin::subroutine_entry_flag)) tty->print("jsr ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1647 if (x->is_set(BlockBegin::backward_branch_target_flag)) tty->print("bb ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1648 if (x->is_set(BlockBegin::linear_scan_loop_header_flag)) tty->print("lh ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1649 if (x->is_set(BlockBegin::linear_scan_loop_end_flag)) tty->print("le ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1650
a61af66fc99e Initial load
duke
parents:
diff changeset
1651 // print block bci range
1819
f02a8bbe6ed4 6986046: C1 valuestack cleanup
roland
parents: 1816
diff changeset
1652 tty->print("[%d, %d] ", x->bci(), (end == NULL ? -1 : end->printable_bci()));
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1653
a61af66fc99e Initial load
duke
parents:
diff changeset
1654 // print predecessors and successors
a61af66fc99e Initial load
duke
parents:
diff changeset
1655 if (x->number_of_preds() > 0) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1656 tty->print("preds: ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1657 for (int i = 0; i < x->number_of_preds(); i ++) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1658 tty->print("B%d ", x->pred_at(i)->block_id());
a61af66fc99e Initial load
duke
parents:
diff changeset
1659 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1660 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1661
a61af66fc99e Initial load
duke
parents:
diff changeset
1662 if (x->number_of_sux() > 0) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1663 tty->print("sux: ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1664 for (int i = 0; i < x->number_of_sux(); i ++) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1665 tty->print("B%d ", x->sux_at(i)->block_id());
a61af66fc99e Initial load
duke
parents:
diff changeset
1666 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1667 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1668
a61af66fc99e Initial load
duke
parents:
diff changeset
1669 // print exception handlers
a61af66fc99e Initial load
duke
parents:
diff changeset
1670 if (x->number_of_exception_handlers() > 0) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1671 tty->print("xhandler: ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1672 for (int i = 0; i < x->number_of_exception_handlers(); i++) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1673 tty->print("B%d ", x->exception_handler_at(i)->block_id());
a61af66fc99e Initial load
duke
parents:
diff changeset
1674 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1675 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1676
a61af66fc99e Initial load
duke
parents:
diff changeset
1677 tty->cr();
a61af66fc99e Initial load
duke
parents:
diff changeset
1678 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1679
a61af66fc99e Initial load
duke
parents:
diff changeset
1680 void print_LIR(BlockList* blocks) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1681 tty->print_cr("LIR:");
a61af66fc99e Initial load
duke
parents:
diff changeset
1682 int i;
a61af66fc99e Initial load
duke
parents:
diff changeset
1683 for (i = 0; i < blocks->length(); i++) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1684 BlockBegin* bb = blocks->at(i);
a61af66fc99e Initial load
duke
parents:
diff changeset
1685 print_block(bb);
a61af66fc99e Initial load
duke
parents:
diff changeset
1686 tty->print("__id_Instruction___________________________________________"); tty->cr();
a61af66fc99e Initial load
duke
parents:
diff changeset
1687 bb->lir()->print_instructions();
a61af66fc99e Initial load
duke
parents:
diff changeset
1688 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1689 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1690
a61af66fc99e Initial load
duke
parents:
diff changeset
1691 void LIR_List::print_instructions() {
a61af66fc99e Initial load
duke
parents:
diff changeset
1692 for (int i = 0; i < _operations.length(); i++) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1693 _operations.at(i)->print(); tty->cr();
a61af66fc99e Initial load
duke
parents:
diff changeset
1694 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1695 tty->cr();
a61af66fc99e Initial load
duke
parents:
diff changeset
1696 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1697
a61af66fc99e Initial load
duke
parents:
diff changeset
1698 // LIR_Ops printing routines
a61af66fc99e Initial load
duke
parents:
diff changeset
1699 // LIR_Op
a61af66fc99e Initial load
duke
parents:
diff changeset
1700 void LIR_Op::print_on(outputStream* out) const {
a61af66fc99e Initial load
duke
parents:
diff changeset
1701 if (id() != -1 || PrintCFGToFile) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1702 out->print("%4d ", id());
a61af66fc99e Initial load
duke
parents:
diff changeset
1703 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1704 out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1705 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1706 out->print(name()); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1707 print_instr(out);
1819
f02a8bbe6ed4 6986046: C1 valuestack cleanup
roland
parents: 1816
diff changeset
1708 if (info() != NULL) out->print(" [bci:%d]", info()->stack()->bci());
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1709 #ifdef ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
1710 if (Verbose && _file != NULL) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1711 out->print(" (%s:%d)", _file, _line);
a61af66fc99e Initial load
duke
parents:
diff changeset
1712 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1713 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
1714 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1715
a61af66fc99e Initial load
duke
parents:
diff changeset
1716 const char * LIR_Op::name() const {
a61af66fc99e Initial load
duke
parents:
diff changeset
1717 const char* s = NULL;
a61af66fc99e Initial load
duke
parents:
diff changeset
1718 switch(code()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1719 // LIR_Op0
a61af66fc99e Initial load
duke
parents:
diff changeset
1720 case lir_membar: s = "membar"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1721 case lir_membar_acquire: s = "membar_acquire"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1722 case lir_membar_release: s = "membar_release"; break;
4966
701a83c86f28 7120481: storeStore barrier in constructor with final field
jiangli
parents: 4765
diff changeset
1723 case lir_membar_loadload: s = "membar_loadload"; break;
701a83c86f28 7120481: storeStore barrier in constructor with final field
jiangli
parents: 4765
diff changeset
1724 case lir_membar_storestore: s = "membar_storestore"; break;
701a83c86f28 7120481: storeStore barrier in constructor with final field
jiangli
parents: 4765
diff changeset
1725 case lir_membar_loadstore: s = "membar_loadstore"; break;
701a83c86f28 7120481: storeStore barrier in constructor with final field
jiangli
parents: 4765
diff changeset
1726 case lir_membar_storeload: s = "membar_storeload"; break;
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1727 case lir_word_align: s = "word_align"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1728 case lir_label: s = "label"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1729 case lir_nop: s = "nop"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1730 case lir_backwardbranch_target: s = "backbranch"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1731 case lir_std_entry: s = "std_entry"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1732 case lir_osr_entry: s = "osr_entry"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1733 case lir_build_frame: s = "build_frm"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1734 case lir_fpop_raw: s = "fpop_raw"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1735 case lir_24bit_FPU: s = "24bit_FPU"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1736 case lir_reset_FPU: s = "reset_FPU"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1737 case lir_breakpoint: s = "breakpoint"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1738 case lir_get_thread: s = "get_thread"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1739 // LIR_Op1
a61af66fc99e Initial load
duke
parents:
diff changeset
1740 case lir_fxch: s = "fxch"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1741 case lir_fld: s = "fld"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1742 case lir_ffree: s = "ffree"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1743 case lir_push: s = "push"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1744 case lir_pop: s = "pop"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1745 case lir_null_check: s = "null_check"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1746 case lir_return: s = "return"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1747 case lir_safepoint: s = "safepoint"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1748 case lir_neg: s = "neg"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1749 case lir_leal: s = "leal"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1750 case lir_branch: s = "branch"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1751 case lir_cond_float_branch: s = "flt_cond_br"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1752 case lir_move: s = "move"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1753 case lir_roundfp: s = "roundfp"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1754 case lir_rtcall: s = "rtcall"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1755 case lir_throw: s = "throw"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1756 case lir_unwind: s = "unwind"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1757 case lir_convert: s = "convert"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1758 case lir_alloc_object: s = "alloc_obj"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1759 case lir_monaddr: s = "mon_addr"; break;
1783
d5d065957597 6953144: Tiered compilation
iveresov
parents: 1681
diff changeset
1760 case lir_pack64: s = "pack64"; break;
d5d065957597 6953144: Tiered compilation
iveresov
parents: 1681
diff changeset
1761 case lir_unpack64: s = "unpack64"; break;
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1762 // LIR_Op2
a61af66fc99e Initial load
duke
parents:
diff changeset
1763 case lir_cmp: s = "cmp"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1764 case lir_cmp_l2i: s = "cmp_l2i"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1765 case lir_ucmp_fd2i: s = "ucomp_fd2i"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1766 case lir_cmp_fd2i: s = "comp_fd2i"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1767 case lir_cmove: s = "cmove"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1768 case lir_add: s = "add"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1769 case lir_sub: s = "sub"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1770 case lir_mul: s = "mul"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1771 case lir_mul_strictfp: s = "mul_strictfp"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1772 case lir_div: s = "div"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1773 case lir_div_strictfp: s = "div_strictfp"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1774 case lir_rem: s = "rem"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1775 case lir_abs: s = "abs"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1776 case lir_sqrt: s = "sqrt"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1777 case lir_sin: s = "sin"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1778 case lir_cos: s = "cos"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1779 case lir_tan: s = "tan"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1780 case lir_log: s = "log"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1781 case lir_log10: s = "log10"; break;
6084
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
1782 case lir_exp: s = "exp"; break;
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
1783 case lir_pow: s = "pow"; break;
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1784 case lir_logic_and: s = "logic_and"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1785 case lir_logic_or: s = "logic_or"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1786 case lir_logic_xor: s = "logic_xor"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1787 case lir_shl: s = "shift_left"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1788 case lir_shr: s = "shift_right"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1789 case lir_ushr: s = "ushift_right"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1790 case lir_alloc_array: s = "alloc_array"; break;
6795
7eca5de9e0b6 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 6739
diff changeset
1791 case lir_xadd: s = "xadd"; break;
7eca5de9e0b6 7023898: Intrinsify AtomicLongFieldUpdater.getAndIncrement()
roland
parents: 6739
diff changeset
1792 case lir_xchg: s = "xchg"; break;
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1793 // LIR_Op3
a61af66fc99e Initial load
duke
parents:
diff changeset
1794 case lir_idiv: s = "idiv"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1795 case lir_irem: s = "irem"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1796 // LIR_OpJavaCall
a61af66fc99e Initial load
duke
parents:
diff changeset
1797 case lir_static_call: s = "static"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1798 case lir_optvirtual_call: s = "optvirtual"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1799 case lir_icvirtual_call: s = "icvirtual"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1800 case lir_virtual_call: s = "virtual"; break;
1295
3cf667df43ef 6919934: JSR 292 needs to support x86 C1
twisti
parents: 953
diff changeset
1801 case lir_dynamic_call: s = "dynamic"; break;
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1802 // LIR_OpArrayCopy
a61af66fc99e Initial load
duke
parents:
diff changeset
1803 case lir_arraycopy: s = "arraycopy"; break;
11080
b800986664f4 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 11004
diff changeset
1804 // LIR_OpUpdateCRC32
b800986664f4 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 11004
diff changeset
1805 case lir_updatecrc32: s = "updatecrc32"; break;
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1806 // LIR_OpLock
a61af66fc99e Initial load
duke
parents:
diff changeset
1807 case lir_lock: s = "lock"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1808 case lir_unlock: s = "unlock"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1809 // LIR_OpDelay
a61af66fc99e Initial load
duke
parents:
diff changeset
1810 case lir_delay_slot: s = "delay"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1811 // LIR_OpTypeCheck
a61af66fc99e Initial load
duke
parents:
diff changeset
1812 case lir_instanceof: s = "instanceof"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1813 case lir_checkcast: s = "checkcast"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1814 case lir_store_check: s = "store_check"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1815 // LIR_OpCompareAndSwap
a61af66fc99e Initial load
duke
parents:
diff changeset
1816 case lir_cas_long: s = "cas_long"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1817 case lir_cas_obj: s = "cas_obj"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1818 case lir_cas_int: s = "cas_int"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1819 // LIR_OpProfileCall
a61af66fc99e Initial load
duke
parents:
diff changeset
1820 case lir_profile_call: s = "profile_call"; break;
12875
d13d7aba8c12 8023657: New type profiling points: arguments to call
roland
parents: 11080
diff changeset
1821 // LIR_OpProfileType
d13d7aba8c12 8023657: New type profiling points: arguments to call
roland
parents: 11080
diff changeset
1822 case lir_profile_type: s = "profile_type"; break;
8860
46f6f063b272 7153771: array bound check elimination for c1
roland
parents: 8084
diff changeset
1823 // LIR_OpAssert
9156
acadb114c818 8011648: C1: optimized build is broken after 7153771
roland
parents: 8860
diff changeset
1824 #ifdef ASSERT
8860
46f6f063b272 7153771: array bound check elimination for c1
roland
parents: 8084
diff changeset
1825 case lir_assert: s = "assert"; break;
9156
acadb114c818 8011648: C1: optimized build is broken after 7153771
roland
parents: 8860
diff changeset
1826 #endif
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1827 case lir_none: ShouldNotReachHere();break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1828 default: s = "illegal_op"; break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1829 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1830 return s;
a61af66fc99e Initial load
duke
parents:
diff changeset
1831 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1832
a61af66fc99e Initial load
duke
parents:
diff changeset
1833 // LIR_OpJavaCall
a61af66fc99e Initial load
duke
parents:
diff changeset
1834 void LIR_OpJavaCall::print_instr(outputStream* out) const {
a61af66fc99e Initial load
duke
parents:
diff changeset
1835 out->print("call: ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1836 out->print("[addr: 0x%x]", address());
a61af66fc99e Initial load
duke
parents:
diff changeset
1837 if (receiver()->is_valid()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1838 out->print(" [recv: "); receiver()->print(out); out->print("]");
a61af66fc99e Initial load
duke
parents:
diff changeset
1839 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1840 if (result_opr()->is_valid()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1841 out->print(" [result: "); result_opr()->print(out); out->print("]");
a61af66fc99e Initial load
duke
parents:
diff changeset
1842 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1843 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1844
a61af66fc99e Initial load
duke
parents:
diff changeset
1845 // LIR_OpLabel
a61af66fc99e Initial load
duke
parents:
diff changeset
1846 void LIR_OpLabel::print_instr(outputStream* out) const {
a61af66fc99e Initial load
duke
parents:
diff changeset
1847 out->print("[label:0x%x]", _label);
a61af66fc99e Initial load
duke
parents:
diff changeset
1848 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1849
a61af66fc99e Initial load
duke
parents:
diff changeset
1850 // LIR_OpArrayCopy
a61af66fc99e Initial load
duke
parents:
diff changeset
1851 void LIR_OpArrayCopy::print_instr(outputStream* out) const {
a61af66fc99e Initial load
duke
parents:
diff changeset
1852 src()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1853 src_pos()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1854 dst()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1855 dst_pos()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1856 length()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1857 tmp()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1858 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1859
11080
b800986664f4 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 11004
diff changeset
1860 // LIR_OpUpdateCRC32
b800986664f4 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 11004
diff changeset
1861 void LIR_OpUpdateCRC32::print_instr(outputStream* out) const {
b800986664f4 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 11004
diff changeset
1862 crc()->print(out); out->print(" ");
b800986664f4 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 11004
diff changeset
1863 val()->print(out); out->print(" ");
b800986664f4 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 11004
diff changeset
1864 result_opr()->print(out); out->print(" ");
b800986664f4 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 11004
diff changeset
1865 }
b800986664f4 7088419: Use x86 Hardware CRC32 Instruction with java.util.zip.CRC32
drchase
parents: 11004
diff changeset
1866
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1867 // LIR_OpCompareAndSwap
a61af66fc99e Initial load
duke
parents:
diff changeset
1868 void LIR_OpCompareAndSwap::print_instr(outputStream* out) const {
a61af66fc99e Initial load
duke
parents:
diff changeset
1869 addr()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1870 cmp_value()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1871 new_value()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1872 tmp1()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1873 tmp2()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1874
a61af66fc99e Initial load
duke
parents:
diff changeset
1875 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1876
a61af66fc99e Initial load
duke
parents:
diff changeset
1877 // LIR_Op0
a61af66fc99e Initial load
duke
parents:
diff changeset
1878 void LIR_Op0::print_instr(outputStream* out) const {
a61af66fc99e Initial load
duke
parents:
diff changeset
1879 result_opr()->print(out);
a61af66fc99e Initial load
duke
parents:
diff changeset
1880 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1881
a61af66fc99e Initial load
duke
parents:
diff changeset
1882 // LIR_Op1
a61af66fc99e Initial load
duke
parents:
diff changeset
1883 const char * LIR_Op1::name() const {
a61af66fc99e Initial load
duke
parents:
diff changeset
1884 if (code() == lir_move) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1885 switch (move_kind()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1886 case lir_move_normal:
a61af66fc99e Initial load
duke
parents:
diff changeset
1887 return "move";
a61af66fc99e Initial load
duke
parents:
diff changeset
1888 case lir_move_unaligned:
a61af66fc99e Initial load
duke
parents:
diff changeset
1889 return "unaligned move";
a61af66fc99e Initial load
duke
parents:
diff changeset
1890 case lir_move_volatile:
a61af66fc99e Initial load
duke
parents:
diff changeset
1891 return "volatile_move";
2002
ac637b7220d1 6985015: C1 needs to support compressed oops
iveresov
parents: 1972
diff changeset
1892 case lir_move_wide:
ac637b7220d1 6985015: C1 needs to support compressed oops
iveresov
parents: 1972
diff changeset
1893 return "wide_move";
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1894 default:
a61af66fc99e Initial load
duke
parents:
diff changeset
1895 ShouldNotReachHere();
a61af66fc99e Initial load
duke
parents:
diff changeset
1896 return "illegal_op";
a61af66fc99e Initial load
duke
parents:
diff changeset
1897 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1898 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1899 return LIR_Op::name();
a61af66fc99e Initial load
duke
parents:
diff changeset
1900 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1901 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1902
a61af66fc99e Initial load
duke
parents:
diff changeset
1903
a61af66fc99e Initial load
duke
parents:
diff changeset
1904 void LIR_Op1::print_instr(outputStream* out) const {
a61af66fc99e Initial load
duke
parents:
diff changeset
1905 _opr->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1906 result_opr()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1907 print_patch_code(out, patch_code());
a61af66fc99e Initial load
duke
parents:
diff changeset
1908 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1909
a61af66fc99e Initial load
duke
parents:
diff changeset
1910
a61af66fc99e Initial load
duke
parents:
diff changeset
1911 // LIR_Op1
a61af66fc99e Initial load
duke
parents:
diff changeset
1912 void LIR_OpRTCall::print_instr(outputStream* out) const {
a61af66fc99e Initial load
duke
parents:
diff changeset
1913 intx a = (intx)addr();
a61af66fc99e Initial load
duke
parents:
diff changeset
1914 out->print(Runtime1::name_for_address(addr()));
a61af66fc99e Initial load
duke
parents:
diff changeset
1915 out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1916 tmp()->print(out);
a61af66fc99e Initial load
duke
parents:
diff changeset
1917 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1918
a61af66fc99e Initial load
duke
parents:
diff changeset
1919 void LIR_Op1::print_patch_code(outputStream* out, LIR_PatchCode code) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1920 switch(code) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1921 case lir_patch_none: break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1922 case lir_patch_low: out->print("[patch_low]"); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1923 case lir_patch_high: out->print("[patch_high]"); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1924 case lir_patch_normal: out->print("[patch_normal]"); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1925 default: ShouldNotReachHere();
a61af66fc99e Initial load
duke
parents:
diff changeset
1926 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1927 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1928
a61af66fc99e Initial load
duke
parents:
diff changeset
1929 // LIR_OpBranch
a61af66fc99e Initial load
duke
parents:
diff changeset
1930 void LIR_OpBranch::print_instr(outputStream* out) const {
a61af66fc99e Initial load
duke
parents:
diff changeset
1931 print_condition(out, cond()); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1932 if (block() != NULL) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1933 out->print("[B%d] ", block()->block_id());
a61af66fc99e Initial load
duke
parents:
diff changeset
1934 } else if (stub() != NULL) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1935 out->print("[");
a61af66fc99e Initial load
duke
parents:
diff changeset
1936 stub()->print_name(out);
a61af66fc99e Initial load
duke
parents:
diff changeset
1937 out->print(": 0x%x]", stub());
1819
f02a8bbe6ed4 6986046: C1 valuestack cleanup
roland
parents: 1816
diff changeset
1938 if (stub()->info() != NULL) out->print(" [bci:%d]", stub()->info()->stack()->bci());
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1939 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1940 out->print("[label:0x%x] ", label());
a61af66fc99e Initial load
duke
parents:
diff changeset
1941 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1942 if (ublock() != NULL) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1943 out->print("unordered: [B%d] ", ublock()->block_id());
a61af66fc99e Initial load
duke
parents:
diff changeset
1944 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1945 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1946
a61af66fc99e Initial load
duke
parents:
diff changeset
1947 void LIR_Op::print_condition(outputStream* out, LIR_Condition cond) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1948 switch(cond) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1949 case lir_cond_equal: out->print("[EQ]"); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1950 case lir_cond_notEqual: out->print("[NE]"); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1951 case lir_cond_less: out->print("[LT]"); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1952 case lir_cond_lessEqual: out->print("[LE]"); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1953 case lir_cond_greaterEqual: out->print("[GE]"); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1954 case lir_cond_greater: out->print("[GT]"); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1955 case lir_cond_belowEqual: out->print("[BE]"); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1956 case lir_cond_aboveEqual: out->print("[AE]"); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1957 case lir_cond_always: out->print("[AL]"); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1958 default: out->print("[%d]",cond); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1959 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1960 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1961
a61af66fc99e Initial load
duke
parents:
diff changeset
1962 // LIR_OpConvert
a61af66fc99e Initial load
duke
parents:
diff changeset
1963 void LIR_OpConvert::print_instr(outputStream* out) const {
a61af66fc99e Initial load
duke
parents:
diff changeset
1964 print_bytecode(out, bytecode());
a61af66fc99e Initial load
duke
parents:
diff changeset
1965 in_opr()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1966 result_opr()->print(out); out->print(" ");
1681
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
1967 #ifdef PPC
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
1968 if(tmp1()->is_valid()) {
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
1969 tmp1()->print(out); out->print(" ");
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
1970 tmp2()->print(out); out->print(" ");
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
1971 }
126ea7725993 6953477: Increase portability and flexibility of building Hotspot
bobv
parents: 1579
diff changeset
1972 #endif
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1973 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1974
a61af66fc99e Initial load
duke
parents:
diff changeset
1975 void LIR_OpConvert::print_bytecode(outputStream* out, Bytecodes::Code code) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1976 switch(code) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1977 case Bytecodes::_d2f: out->print("[d2f] "); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1978 case Bytecodes::_d2i: out->print("[d2i] "); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1979 case Bytecodes::_d2l: out->print("[d2l] "); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1980 case Bytecodes::_f2d: out->print("[f2d] "); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1981 case Bytecodes::_f2i: out->print("[f2i] "); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1982 case Bytecodes::_f2l: out->print("[f2l] "); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1983 case Bytecodes::_i2b: out->print("[i2b] "); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1984 case Bytecodes::_i2c: out->print("[i2c] "); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1985 case Bytecodes::_i2d: out->print("[i2d] "); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1986 case Bytecodes::_i2f: out->print("[i2f] "); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1987 case Bytecodes::_i2l: out->print("[i2l] "); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1988 case Bytecodes::_i2s: out->print("[i2s] "); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1989 case Bytecodes::_l2i: out->print("[l2i] "); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1990 case Bytecodes::_l2f: out->print("[l2f] "); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1991 case Bytecodes::_l2d: out->print("[l2d] "); break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1992 default:
a61af66fc99e Initial load
duke
parents:
diff changeset
1993 out->print("[?%d]",code);
a61af66fc99e Initial load
duke
parents:
diff changeset
1994 break;
a61af66fc99e Initial load
duke
parents:
diff changeset
1995 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1996 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1997
a61af66fc99e Initial load
duke
parents:
diff changeset
1998 void LIR_OpAllocObj::print_instr(outputStream* out) const {
a61af66fc99e Initial load
duke
parents:
diff changeset
1999 klass()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
2000 obj()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
2001 tmp1()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
2002 tmp2()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
2003 tmp3()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
2004 tmp4()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
2005 out->print("[hdr:%d]", header_size()); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
2006 out->print("[obj:%d]", object_size()); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
2007 out->print("[lbl:0x%x]", stub()->entry());
a61af66fc99e Initial load
duke
parents:
diff changeset
2008 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2009
a61af66fc99e Initial load
duke
parents:
diff changeset
2010 void LIR_OpRoundFP::print_instr(outputStream* out) const {
a61af66fc99e Initial load
duke
parents:
diff changeset
2011 _opr->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
2012 tmp()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
2013 result_opr()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
2014 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2015
a61af66fc99e Initial load
duke
parents:
diff changeset
2016 // LIR_Op2
a61af66fc99e Initial load
duke
parents:
diff changeset
2017 void LIR_Op2::print_instr(outputStream* out) const {
a61af66fc99e Initial load
duke
parents:
diff changeset
2018 if (code() == lir_cmove) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2019 print_condition(out, condition()); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
2020 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2021 in_opr1()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
2022 in_opr2()->print(out); out->print(" ");
6084
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
2023 if (tmp1_opr()->is_valid()) { tmp1_opr()->print(out); out->print(" "); }
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
2024 if (tmp2_opr()->is_valid()) { tmp2_opr()->print(out); out->print(" "); }
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
2025 if (tmp3_opr()->is_valid()) { tmp3_opr()->print(out); out->print(" "); }
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
2026 if (tmp4_opr()->is_valid()) { tmp4_opr()->print(out); out->print(" "); }
6759698e3140 7133857: exp() and pow() should use the x87 ISA on x86
roland
parents: 4966
diff changeset
2027 if (tmp5_opr()->is_valid()) { tmp5_opr()->print(out); out->print(" "); }
0
a61af66fc99e Initial load
duke
parents:
diff changeset
2028 result_opr()->print(out);
a61af66fc99e Initial load
duke
parents:
diff changeset
2029 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2030
a61af66fc99e Initial load
duke
parents:
diff changeset
2031 void LIR_OpAllocArray::print_instr(outputStream* out) const {
a61af66fc99e Initial load
duke
parents:
diff changeset
2032 klass()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
2033 len()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
2034 obj()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
2035 tmp1()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
2036 tmp2()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
2037 tmp3()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
2038 tmp4()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
2039 out->print("[type:0x%x]", type()); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
2040 out->print("[label:0x%x]", stub()->entry());
a61af66fc99e Initial load
duke
parents:
diff changeset
2041 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2042
a61af66fc99e Initial load
duke
parents:
diff changeset
2043
a61af66fc99e Initial load
duke
parents:
diff changeset
2044 void LIR_OpTypeCheck::print_instr(outputStream* out) const {
a61af66fc99e Initial load
duke
parents:
diff changeset
2045 object()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
2046 if (code() == lir_store_check) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2047 array()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
2048 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2049 if (code() != lir_store_check) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2050 klass()->print_name_on(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
2051 if (fast_check()) out->print("fast_check ");
a61af66fc99e Initial load
duke
parents:
diff changeset
2052 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2053 tmp1()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
2054 tmp2()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
2055 tmp3()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
2056 result_opr()->print(out); out->print(" ");
1819
f02a8bbe6ed4 6986046: C1 valuestack cleanup
roland
parents: 1816
diff changeset
2057 if (info_for_exception() != NULL) out->print(" [bci:%d]", info_for_exception()->stack()->bci());
0
a61af66fc99e Initial load
duke
parents:
diff changeset
2058 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2059
a61af66fc99e Initial load
duke
parents:
diff changeset
2060
a61af66fc99e Initial load
duke
parents:
diff changeset
2061 // LIR_Op3
a61af66fc99e Initial load
duke
parents:
diff changeset
2062 void LIR_Op3::print_instr(outputStream* out) const {
a61af66fc99e Initial load
duke
parents:
diff changeset
2063 in_opr1()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
2064 in_opr2()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
2065 in_opr3()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
2066 result_opr()->print(out);
a61af66fc99e Initial load
duke
parents:
diff changeset
2067 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2068
a61af66fc99e Initial load
duke
parents:
diff changeset
2069
a61af66fc99e Initial load
duke
parents:
diff changeset
2070 void LIR_OpLock::print_instr(outputStream* out) const {
a61af66fc99e Initial load
duke
parents:
diff changeset
2071 hdr_opr()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
2072 obj_opr()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
2073 lock_opr()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
2074 if (_scratch->is_valid()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2075 _scratch->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
2076 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2077 out->print("[lbl:0x%x]", stub()->entry());
a61af66fc99e Initial load
duke
parents:
diff changeset
2078 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2079
9156
acadb114c818 8011648: C1: optimized build is broken after 7153771
roland
parents: 8860
diff changeset
2080 #ifdef ASSERT
8860
46f6f063b272 7153771: array bound check elimination for c1
roland
parents: 8084
diff changeset
2081 void LIR_OpAssert::print_instr(outputStream* out) const {
46f6f063b272 7153771: array bound check elimination for c1
roland
parents: 8084
diff changeset
2082 print_condition(out, condition()); out->print(" ");
46f6f063b272 7153771: array bound check elimination for c1
roland
parents: 8084
diff changeset
2083 in_opr1()->print(out); out->print(" ");
46f6f063b272 7153771: array bound check elimination for c1
roland
parents: 8084
diff changeset
2084 in_opr2()->print(out); out->print(", \"");
46f6f063b272 7153771: array bound check elimination for c1
roland
parents: 8084
diff changeset
2085 out->print(msg()); out->print("\"");
46f6f063b272 7153771: array bound check elimination for c1
roland
parents: 8084
diff changeset
2086 }
9156
acadb114c818 8011648: C1: optimized build is broken after 7153771
roland
parents: 8860
diff changeset
2087 #endif
8860
46f6f063b272 7153771: array bound check elimination for c1
roland
parents: 8084
diff changeset
2088
0
a61af66fc99e Initial load
duke
parents:
diff changeset
2089
a61af66fc99e Initial load
duke
parents:
diff changeset
2090 void LIR_OpDelay::print_instr(outputStream* out) const {
a61af66fc99e Initial load
duke
parents:
diff changeset
2091 _op->print_on(out);
a61af66fc99e Initial load
duke
parents:
diff changeset
2092 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2093
a61af66fc99e Initial load
duke
parents:
diff changeset
2094
a61af66fc99e Initial load
duke
parents:
diff changeset
2095 // LIR_OpProfileCall
a61af66fc99e Initial load
duke
parents:
diff changeset
2096 void LIR_OpProfileCall::print_instr(outputStream* out) const {
a61af66fc99e Initial load
duke
parents:
diff changeset
2097 profiled_method()->name()->print_symbol_on(out);
a61af66fc99e Initial load
duke
parents:
diff changeset
2098 out->print(".");
a61af66fc99e Initial load
duke
parents:
diff changeset
2099 profiled_method()->holder()->name()->print_symbol_on(out);
a61af66fc99e Initial load
duke
parents:
diff changeset
2100 out->print(" @ %d ", profiled_bci());
a61af66fc99e Initial load
duke
parents:
diff changeset
2101 mdo()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
2102 recv()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
2103 tmp1()->print(out); out->print(" ");
a61af66fc99e Initial load
duke
parents:
diff changeset
2104 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2105
12875
d13d7aba8c12 8023657: New type profiling points: arguments to call
roland
parents: 11080
diff changeset
2106 // LIR_OpProfileType
d13d7aba8c12 8023657: New type profiling points: arguments to call
roland
parents: 11080
diff changeset
2107 void LIR_OpProfileType::print_instr(outputStream* out) const {
d13d7aba8c12 8023657: New type profiling points: arguments to call
roland
parents: 11080
diff changeset
2108 out->print("exact = "); exact_klass()->print_name_on(out);
d13d7aba8c12 8023657: New type profiling points: arguments to call
roland
parents: 11080
diff changeset
2109 out->print("current = "); ciTypeEntries::print_ciklass(out, current_klass());
d13d7aba8c12 8023657: New type profiling points: arguments to call
roland
parents: 11080
diff changeset
2110 mdp()->print(out); out->print(" ");
d13d7aba8c12 8023657: New type profiling points: arguments to call
roland
parents: 11080
diff changeset
2111 obj()->print(out); out->print(" ");
d13d7aba8c12 8023657: New type profiling points: arguments to call
roland
parents: 11080
diff changeset
2112 tmp()->print(out); out->print(" ");
d13d7aba8c12 8023657: New type profiling points: arguments to call
roland
parents: 11080
diff changeset
2113 }
d13d7aba8c12 8023657: New type profiling points: arguments to call
roland
parents: 11080
diff changeset
2114
0
a61af66fc99e Initial load
duke
parents:
diff changeset
2115 #endif // PRODUCT
a61af66fc99e Initial load
duke
parents:
diff changeset
2116
a61af66fc99e Initial load
duke
parents:
diff changeset
2117 // Implementation of LIR_InsertionBuffer
a61af66fc99e Initial load
duke
parents:
diff changeset
2118
a61af66fc99e Initial load
duke
parents:
diff changeset
2119 void LIR_InsertionBuffer::append(int index, LIR_Op* op) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2120 assert(_index_and_count.length() % 2 == 0, "must have a count for each index");
a61af66fc99e Initial load
duke
parents:
diff changeset
2121
a61af66fc99e Initial load
duke
parents:
diff changeset
2122 int i = number_of_insertion_points() - 1;
a61af66fc99e Initial load
duke
parents:
diff changeset
2123 if (i < 0 || index_at(i) < index) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2124 append_new(index, 1);
a61af66fc99e Initial load
duke
parents:
diff changeset
2125 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
2126 assert(index_at(i) == index, "can append LIR_Ops in ascending order only");
a61af66fc99e Initial load
duke
parents:
diff changeset
2127 assert(count_at(i) > 0, "check");
a61af66fc99e Initial load
duke
parents:
diff changeset
2128 set_count_at(i, count_at(i) + 1);
a61af66fc99e Initial load
duke
parents:
diff changeset
2129 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2130 _ops.push(op);
a61af66fc99e Initial load
duke
parents:
diff changeset
2131
a61af66fc99e Initial load
duke
parents:
diff changeset
2132 DEBUG_ONLY(verify());
a61af66fc99e Initial load
duke
parents:
diff changeset
2133 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2134
a61af66fc99e Initial load
duke
parents:
diff changeset
2135 #ifdef ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
2136 void LIR_InsertionBuffer::verify() {
a61af66fc99e Initial load
duke
parents:
diff changeset
2137 int sum = 0;
a61af66fc99e Initial load
duke
parents:
diff changeset
2138 int prev_idx = -1;
a61af66fc99e Initial load
duke
parents:
diff changeset
2139
a61af66fc99e Initial load
duke
parents:
diff changeset
2140 for (int i = 0; i < number_of_insertion_points(); i++) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2141 assert(prev_idx < index_at(i), "index must be ordered ascending");
a61af66fc99e Initial load
duke
parents:
diff changeset
2142 sum += count_at(i);
a61af66fc99e Initial load
duke
parents:
diff changeset
2143 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2144 assert(sum == number_of_ops(), "wrong total sum");
a61af66fc99e Initial load
duke
parents:
diff changeset
2145 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2146 #endif