Mercurial > hg > truffle
annotate src/cpu/sparc/vm/vm_version_sparc.hpp @ 1972:f95d63e2154a
6989984: Use standard include model for Hospot
Summary: Replaced MakeDeps and the includeDB files with more standardized solutions.
Reviewed-by: coleenp, kvn, kamg
author | stefank |
---|---|
date | Tue, 23 Nov 2010 13:22:55 -0800 |
parents | ae065c367d93 |
children | 2f644f85485d |
rev | line source |
---|---|
0 | 1 /* |
1914
ae065c367d93
6987135: Performance regression on Intel platform with 32-bits edition between 6u13 and 6u14.
kvn
parents:
1552
diff
changeset
|
2 * Copyright (c) 1997, 2010, Oracle and/or its affiliates. All rights reserved. |
0 | 3 * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER. |
4 * | |
5 * This code is free software; you can redistribute it and/or modify it | |
6 * under the terms of the GNU General Public License version 2 only, as | |
7 * published by the Free Software Foundation. | |
8 * | |
9 * This code is distributed in the hope that it will be useful, but WITHOUT | |
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | |
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | |
12 * version 2 for more details (a copy is included in the LICENSE file that | |
13 * accompanied this code). | |
14 * | |
15 * You should have received a copy of the GNU General Public License version | |
16 * 2 along with this work; if not, write to the Free Software Foundation, | |
17 * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA. | |
18 * | |
1552
c18cbe5936b8
6941466: Oracle rebranding changes for Hotspot repositories
trims
parents:
643
diff
changeset
|
19 * Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA |
c18cbe5936b8
6941466: Oracle rebranding changes for Hotspot repositories
trims
parents:
643
diff
changeset
|
20 * or visit www.oracle.com if you need additional information or have any |
c18cbe5936b8
6941466: Oracle rebranding changes for Hotspot repositories
trims
parents:
643
diff
changeset
|
21 * questions. |
0 | 22 * |
23 */ | |
24 | |
1972 | 25 #ifndef CPU_SPARC_VM_VM_VERSION_SPARC_HPP |
26 #define CPU_SPARC_VM_VM_VERSION_SPARC_HPP | |
27 | |
28 #include "runtime/globals_extension.hpp" | |
29 #include "runtime/vm_version.hpp" | |
30 | |
0 | 31 class VM_Version: public Abstract_VM_Version { |
32 protected: | |
33 enum Feature_Flag { | |
641
6af0a709d52b
6812587: Use auxv to determine SPARC hardware features on Solaris
twisti
parents:
196
diff
changeset
|
34 v8_instructions = 0, |
6af0a709d52b
6812587: Use auxv to determine SPARC hardware features on Solaris
twisti
parents:
196
diff
changeset
|
35 hardware_mul32 = 1, |
6af0a709d52b
6812587: Use auxv to determine SPARC hardware features on Solaris
twisti
parents:
196
diff
changeset
|
36 hardware_div32 = 2, |
6af0a709d52b
6812587: Use auxv to determine SPARC hardware features on Solaris
twisti
parents:
196
diff
changeset
|
37 hardware_fsmuld = 3, |
643
c771b7f43bbf
6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents:
641
diff
changeset
|
38 hardware_popc = 4, |
c771b7f43bbf
6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents:
641
diff
changeset
|
39 v9_instructions = 5, |
c771b7f43bbf
6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents:
641
diff
changeset
|
40 vis1_instructions = 6, |
c771b7f43bbf
6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents:
641
diff
changeset
|
41 vis2_instructions = 7, |
1914
ae065c367d93
6987135: Performance regression on Intel platform with 32-bits edition between 6u13 and 6u14.
kvn
parents:
1552
diff
changeset
|
42 sun4v_instructions = 8, |
ae065c367d93
6987135: Performance regression on Intel platform with 32-bits edition between 6u13 and 6u14.
kvn
parents:
1552
diff
changeset
|
43 blk_init_instructions = 9, |
ae065c367d93
6987135: Performance regression on Intel platform with 32-bits edition between 6u13 and 6u14.
kvn
parents:
1552
diff
changeset
|
44 fmaf_instructions = 10 |
0 | 45 }; |
46 | |
47 enum Feature_Flag_Set { | |
641
6af0a709d52b
6812587: Use auxv to determine SPARC hardware features on Solaris
twisti
parents:
196
diff
changeset
|
48 unknown_m = 0, |
6af0a709d52b
6812587: Use auxv to determine SPARC hardware features on Solaris
twisti
parents:
196
diff
changeset
|
49 all_features_m = -1, |
0 | 50 |
641
6af0a709d52b
6812587: Use auxv to determine SPARC hardware features on Solaris
twisti
parents:
196
diff
changeset
|
51 v8_instructions_m = 1 << v8_instructions, |
6af0a709d52b
6812587: Use auxv to determine SPARC hardware features on Solaris
twisti
parents:
196
diff
changeset
|
52 hardware_mul32_m = 1 << hardware_mul32, |
6af0a709d52b
6812587: Use auxv to determine SPARC hardware features on Solaris
twisti
parents:
196
diff
changeset
|
53 hardware_div32_m = 1 << hardware_div32, |
6af0a709d52b
6812587: Use auxv to determine SPARC hardware features on Solaris
twisti
parents:
196
diff
changeset
|
54 hardware_fsmuld_m = 1 << hardware_fsmuld, |
643
c771b7f43bbf
6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents:
641
diff
changeset
|
55 hardware_popc_m = 1 << hardware_popc, |
641
6af0a709d52b
6812587: Use auxv to determine SPARC hardware features on Solaris
twisti
parents:
196
diff
changeset
|
56 v9_instructions_m = 1 << v9_instructions, |
6af0a709d52b
6812587: Use auxv to determine SPARC hardware features on Solaris
twisti
parents:
196
diff
changeset
|
57 vis1_instructions_m = 1 << vis1_instructions, |
6af0a709d52b
6812587: Use auxv to determine SPARC hardware features on Solaris
twisti
parents:
196
diff
changeset
|
58 vis2_instructions_m = 1 << vis2_instructions, |
6af0a709d52b
6812587: Use auxv to determine SPARC hardware features on Solaris
twisti
parents:
196
diff
changeset
|
59 sun4v_m = 1 << sun4v_instructions, |
1914
ae065c367d93
6987135: Performance regression on Intel platform with 32-bits edition between 6u13 and 6u14.
kvn
parents:
1552
diff
changeset
|
60 blk_init_instructions_m = 1 << blk_init_instructions, |
ae065c367d93
6987135: Performance regression on Intel platform with 32-bits edition between 6u13 and 6u14.
kvn
parents:
1552
diff
changeset
|
61 fmaf_instructions_m = 1 << fmaf_instructions, |
0 | 62 |
641
6af0a709d52b
6812587: Use auxv to determine SPARC hardware features on Solaris
twisti
parents:
196
diff
changeset
|
63 generic_v8_m = v8_instructions_m | hardware_mul32_m | hardware_div32_m | hardware_fsmuld_m, |
6af0a709d52b
6812587: Use auxv to determine SPARC hardware features on Solaris
twisti
parents:
196
diff
changeset
|
64 generic_v9_m = generic_v8_m | v9_instructions_m, |
6af0a709d52b
6812587: Use auxv to determine SPARC hardware features on Solaris
twisti
parents:
196
diff
changeset
|
65 ultra3_m = generic_v9_m | vis1_instructions_m | vis2_instructions_m, |
0 | 66 |
67 // Temporary until we have something more accurate | |
641
6af0a709d52b
6812587: Use auxv to determine SPARC hardware features on Solaris
twisti
parents:
196
diff
changeset
|
68 niagara1_unique_m = sun4v_m, |
6af0a709d52b
6812587: Use auxv to determine SPARC hardware features on Solaris
twisti
parents:
196
diff
changeset
|
69 niagara1_m = generic_v9_m | niagara1_unique_m |
0 | 70 }; |
71 | |
72 static int _features; | |
73 static const char* _features_str; | |
74 | |
75 static void print_features(); | |
76 static int determine_features(); | |
77 static int platform_features(int features); | |
78 | |
641
6af0a709d52b
6812587: Use auxv to determine SPARC hardware features on Solaris
twisti
parents:
196
diff
changeset
|
79 static bool is_niagara1(int features) { return (features & sun4v_m) != 0; } |
1914
ae065c367d93
6987135: Performance regression on Intel platform with 32-bits edition between 6u13 and 6u14.
kvn
parents:
1552
diff
changeset
|
80 static bool is_sparc64(int features) { return (features & fmaf_instructions_m) != 0; } |
0 | 81 |
10
28372612af5e
6362677: Change parallel GC collector default number of parallel GC threads.
jmasa
parents:
0
diff
changeset
|
82 static int maximum_niagara1_processor_count() { return 32; } |
28372612af5e
6362677: Change parallel GC collector default number of parallel GC threads.
jmasa
parents:
0
diff
changeset
|
83 // Returns true if the platform is in the niagara line and |
28372612af5e
6362677: Change parallel GC collector default number of parallel GC threads.
jmasa
parents:
0
diff
changeset
|
84 // newer than the niagara1. |
28372612af5e
6362677: Change parallel GC collector default number of parallel GC threads.
jmasa
parents:
0
diff
changeset
|
85 static bool is_niagara1_plus(); |
28372612af5e
6362677: Change parallel GC collector default number of parallel GC threads.
jmasa
parents:
0
diff
changeset
|
86 |
0 | 87 public: |
88 // Initialization | |
89 static void initialize(); | |
90 | |
91 // Instruction support | |
92 static bool has_v8() { return (_features & v8_instructions_m) != 0; } | |
93 static bool has_v9() { return (_features & v9_instructions_m) != 0; } | |
641
6af0a709d52b
6812587: Use auxv to determine SPARC hardware features on Solaris
twisti
parents:
196
diff
changeset
|
94 static bool has_hardware_mul32() { return (_features & hardware_mul32_m) != 0; } |
6af0a709d52b
6812587: Use auxv to determine SPARC hardware features on Solaris
twisti
parents:
196
diff
changeset
|
95 static bool has_hardware_div32() { return (_features & hardware_div32_m) != 0; } |
0 | 96 static bool has_hardware_fsmuld() { return (_features & hardware_fsmuld_m) != 0; } |
643
c771b7f43bbf
6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents:
641
diff
changeset
|
97 static bool has_hardware_popc() { return (_features & hardware_popc_m) != 0; } |
0 | 98 static bool has_vis1() { return (_features & vis1_instructions_m) != 0; } |
99 static bool has_vis2() { return (_features & vis2_instructions_m) != 0; } | |
1914
ae065c367d93
6987135: Performance regression on Intel platform with 32-bits edition between 6u13 and 6u14.
kvn
parents:
1552
diff
changeset
|
100 static bool has_blk_init() { return (_features & blk_init_instructions_m) != 0; } |
0 | 101 |
102 static bool supports_compare_and_exchange() | |
103 { return has_v9(); } | |
104 | |
105 static bool is_ultra3() { return (_features & ultra3_m) == ultra3_m; } | |
106 static bool is_sun4v() { return (_features & sun4v_m) != 0; } | |
107 static bool is_niagara1() { return is_niagara1(_features); } | |
1914
ae065c367d93
6987135: Performance regression on Intel platform with 32-bits edition between 6u13 and 6u14.
kvn
parents:
1552
diff
changeset
|
108 static bool is_sparc64() { return is_sparc64(_features); } |
0 | 109 |
110 static bool has_fast_fxtof() { return has_v9() && !is_ultra3(); } | |
1914
ae065c367d93
6987135: Performance regression on Intel platform with 32-bits edition between 6u13 and 6u14.
kvn
parents:
1552
diff
changeset
|
111 static bool has_fast_idiv() { return is_niagara1_plus() || is_sparc64(); } |
0 | 112 |
113 static const char* cpu_features() { return _features_str; } | |
114 | |
115 static intx L1_data_cache_line_size() { | |
116 return 64; // default prefetch block size on sparc | |
117 } | |
118 | |
119 // Prefetch | |
120 static intx prefetch_copy_interval_in_bytes() { | |
121 intx interval = PrefetchCopyIntervalInBytes; | |
122 return interval >= 0 ? interval : (has_v9() ? 512 : 0); | |
123 } | |
124 static intx prefetch_scan_interval_in_bytes() { | |
125 intx interval = PrefetchScanIntervalInBytes; | |
126 return interval >= 0 ? interval : (has_v9() ? 512 : 0); | |
127 } | |
128 static intx prefetch_fields_ahead() { | |
129 intx count = PrefetchFieldsAhead; | |
130 return count >= 0 ? count : (is_ultra3() ? 1 : 0); | |
131 } | |
132 | |
133 static intx allocate_prefetch_distance() { | |
134 // This method should be called before allocate_prefetch_style(). | |
135 intx count = AllocatePrefetchDistance; | |
136 if (count < 0) { // default is not defined ? | |
137 count = 512; | |
138 } | |
139 return count; | |
140 } | |
141 static intx allocate_prefetch_style() { | |
142 assert(AllocatePrefetchStyle >= 0, "AllocatePrefetchStyle should be positive"); | |
143 // Return 0 if AllocatePrefetchDistance was not defined. | |
144 return AllocatePrefetchDistance > 0 ? AllocatePrefetchStyle : 0; | |
145 } | |
146 | |
147 // Legacy | |
148 static bool v8_instructions_work() { return has_v8() && !has_v9(); } | |
149 static bool v9_instructions_work() { return has_v9(); } | |
150 | |
151 // Assembler testing | |
152 static void allow_all(); | |
153 static void revert(); | |
154 | |
155 // Override the Abstract_VM_Version implementation. | |
156 static uint page_size_count() { return is_sun4v() ? 4 : 2; } | |
10
28372612af5e
6362677: Change parallel GC collector default number of parallel GC threads.
jmasa
parents:
0
diff
changeset
|
157 |
28372612af5e
6362677: Change parallel GC collector default number of parallel GC threads.
jmasa
parents:
0
diff
changeset
|
158 // Calculates the number of parallel threads |
28372612af5e
6362677: Change parallel GC collector default number of parallel GC threads.
jmasa
parents:
0
diff
changeset
|
159 static unsigned int calc_parallel_worker_threads(); |
0 | 160 }; |
1972 | 161 |
162 #endif // CPU_SPARC_VM_VM_VERSION_SPARC_HPP |