annotate src/cpu/x86/vm/x86_64.ad @ 1137:97125851f396

6829187: compiler optimizations required for JSR 292 Summary: C2 implementation for invokedynamic support. Reviewed-by: kvn, never
author twisti
date Tue, 05 Jan 2010 13:05:58 +0100
parents 148e5441d916
children 2883969d09e7
Ignore whitespace changes - Everywhere: Within whitespace: At end of lines:
rev   line source
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1 //
624
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
2 // Copyright 2003-2009 Sun Microsystems, Inc. All Rights Reserved.
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3 // DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
a61af66fc99e Initial load
duke
parents:
diff changeset
4 //
a61af66fc99e Initial load
duke
parents:
diff changeset
5 // This code is free software; you can redistribute it and/or modify it
a61af66fc99e Initial load
duke
parents:
diff changeset
6 // under the terms of the GNU General Public License version 2 only, as
a61af66fc99e Initial load
duke
parents:
diff changeset
7 // published by the Free Software Foundation.
a61af66fc99e Initial load
duke
parents:
diff changeset
8 //
a61af66fc99e Initial load
duke
parents:
diff changeset
9 // This code is distributed in the hope that it will be useful, but WITHOUT
a61af66fc99e Initial load
duke
parents:
diff changeset
10 // ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
a61af66fc99e Initial load
duke
parents:
diff changeset
11 // FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
a61af66fc99e Initial load
duke
parents:
diff changeset
12 // version 2 for more details (a copy is included in the LICENSE file that
a61af66fc99e Initial load
duke
parents:
diff changeset
13 // accompanied this code).
a61af66fc99e Initial load
duke
parents:
diff changeset
14 //
a61af66fc99e Initial load
duke
parents:
diff changeset
15 // You should have received a copy of the GNU General Public License version
a61af66fc99e Initial load
duke
parents:
diff changeset
16 // 2 along with this work; if not, write to the Free Software Foundation,
a61af66fc99e Initial load
duke
parents:
diff changeset
17 // Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
a61af66fc99e Initial load
duke
parents:
diff changeset
18 //
a61af66fc99e Initial load
duke
parents:
diff changeset
19 // Please contact Sun Microsystems, Inc., 4150 Network Circle, Santa Clara,
a61af66fc99e Initial load
duke
parents:
diff changeset
20 // CA 95054 USA or visit www.sun.com if you need additional information or
a61af66fc99e Initial load
duke
parents:
diff changeset
21 // have any questions.
a61af66fc99e Initial load
duke
parents:
diff changeset
22 //
a61af66fc99e Initial load
duke
parents:
diff changeset
23 //
a61af66fc99e Initial load
duke
parents:
diff changeset
24
a61af66fc99e Initial load
duke
parents:
diff changeset
25 // AMD64 Architecture Description File
a61af66fc99e Initial load
duke
parents:
diff changeset
26
a61af66fc99e Initial load
duke
parents:
diff changeset
27 //----------REGISTER DEFINITION BLOCK------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
28 // This information is used by the matcher and the register allocator to
a61af66fc99e Initial load
duke
parents:
diff changeset
29 // describe individual registers and classes of registers within the target
a61af66fc99e Initial load
duke
parents:
diff changeset
30 // archtecture.
a61af66fc99e Initial load
duke
parents:
diff changeset
31
a61af66fc99e Initial load
duke
parents:
diff changeset
32 register %{
a61af66fc99e Initial load
duke
parents:
diff changeset
33 //----------Architecture Description Register Definitions----------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
34 // General Registers
a61af66fc99e Initial load
duke
parents:
diff changeset
35 // "reg_def" name ( register save type, C convention save type,
a61af66fc99e Initial load
duke
parents:
diff changeset
36 // ideal register type, encoding );
a61af66fc99e Initial load
duke
parents:
diff changeset
37 // Register Save Types:
a61af66fc99e Initial load
duke
parents:
diff changeset
38 //
a61af66fc99e Initial load
duke
parents:
diff changeset
39 // NS = No-Save: The register allocator assumes that these registers
a61af66fc99e Initial load
duke
parents:
diff changeset
40 // can be used without saving upon entry to the method, &
a61af66fc99e Initial load
duke
parents:
diff changeset
41 // that they do not need to be saved at call sites.
a61af66fc99e Initial load
duke
parents:
diff changeset
42 //
a61af66fc99e Initial load
duke
parents:
diff changeset
43 // SOC = Save-On-Call: The register allocator assumes that these registers
a61af66fc99e Initial load
duke
parents:
diff changeset
44 // can be used without saving upon entry to the method,
a61af66fc99e Initial load
duke
parents:
diff changeset
45 // but that they must be saved at call sites.
a61af66fc99e Initial load
duke
parents:
diff changeset
46 //
a61af66fc99e Initial load
duke
parents:
diff changeset
47 // SOE = Save-On-Entry: The register allocator assumes that these registers
a61af66fc99e Initial load
duke
parents:
diff changeset
48 // must be saved before using them upon entry to the
a61af66fc99e Initial load
duke
parents:
diff changeset
49 // method, but they do not need to be saved at call
a61af66fc99e Initial load
duke
parents:
diff changeset
50 // sites.
a61af66fc99e Initial load
duke
parents:
diff changeset
51 //
a61af66fc99e Initial load
duke
parents:
diff changeset
52 // AS = Always-Save: The register allocator assumes that these registers
a61af66fc99e Initial load
duke
parents:
diff changeset
53 // must be saved before using them upon entry to the
a61af66fc99e Initial load
duke
parents:
diff changeset
54 // method, & that they must be saved at call sites.
a61af66fc99e Initial load
duke
parents:
diff changeset
55 //
a61af66fc99e Initial load
duke
parents:
diff changeset
56 // Ideal Register Type is used to determine how to save & restore a
a61af66fc99e Initial load
duke
parents:
diff changeset
57 // register. Op_RegI will get spilled with LoadI/StoreI, Op_RegP will get
a61af66fc99e Initial load
duke
parents:
diff changeset
58 // spilled with LoadP/StoreP. If the register supports both, use Op_RegI.
a61af66fc99e Initial load
duke
parents:
diff changeset
59 //
a61af66fc99e Initial load
duke
parents:
diff changeset
60 // The encoding number is the actual bit-pattern placed into the opcodes.
a61af66fc99e Initial load
duke
parents:
diff changeset
61
a61af66fc99e Initial load
duke
parents:
diff changeset
62 // General Registers
a61af66fc99e Initial load
duke
parents:
diff changeset
63 // R8-R15 must be encoded with REX. (RSP, RBP, RSI, RDI need REX when
a61af66fc99e Initial load
duke
parents:
diff changeset
64 // used as byte registers)
a61af66fc99e Initial load
duke
parents:
diff changeset
65
a61af66fc99e Initial load
duke
parents:
diff changeset
66 // Previously set RBX, RSI, and RDI as save-on-entry for java code
a61af66fc99e Initial load
duke
parents:
diff changeset
67 // Turn off SOE in java-code due to frequent use of uncommon-traps.
a61af66fc99e Initial load
duke
parents:
diff changeset
68 // Now that allocator is better, turn on RSI and RDI as SOE registers.
a61af66fc99e Initial load
duke
parents:
diff changeset
69
a61af66fc99e Initial load
duke
parents:
diff changeset
70 reg_def RAX (SOC, SOC, Op_RegI, 0, rax->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
71 reg_def RAX_H(SOC, SOC, Op_RegI, 0, rax->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
72
a61af66fc99e Initial load
duke
parents:
diff changeset
73 reg_def RCX (SOC, SOC, Op_RegI, 1, rcx->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
74 reg_def RCX_H(SOC, SOC, Op_RegI, 1, rcx->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
75
a61af66fc99e Initial load
duke
parents:
diff changeset
76 reg_def RDX (SOC, SOC, Op_RegI, 2, rdx->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
77 reg_def RDX_H(SOC, SOC, Op_RegI, 2, rdx->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
78
a61af66fc99e Initial load
duke
parents:
diff changeset
79 reg_def RBX (SOC, SOE, Op_RegI, 3, rbx->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
80 reg_def RBX_H(SOC, SOE, Op_RegI, 3, rbx->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
81
a61af66fc99e Initial load
duke
parents:
diff changeset
82 reg_def RSP (NS, NS, Op_RegI, 4, rsp->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
83 reg_def RSP_H(NS, NS, Op_RegI, 4, rsp->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
84
a61af66fc99e Initial load
duke
parents:
diff changeset
85 // now that adapter frames are gone RBP is always saved and restored by the prolog/epilog code
a61af66fc99e Initial load
duke
parents:
diff changeset
86 reg_def RBP (NS, SOE, Op_RegI, 5, rbp->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
87 reg_def RBP_H(NS, SOE, Op_RegI, 5, rbp->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
88
a61af66fc99e Initial load
duke
parents:
diff changeset
89 #ifdef _WIN64
a61af66fc99e Initial load
duke
parents:
diff changeset
90
a61af66fc99e Initial load
duke
parents:
diff changeset
91 reg_def RSI (SOC, SOE, Op_RegI, 6, rsi->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
92 reg_def RSI_H(SOC, SOE, Op_RegI, 6, rsi->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
93
a61af66fc99e Initial load
duke
parents:
diff changeset
94 reg_def RDI (SOC, SOE, Op_RegI, 7, rdi->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
95 reg_def RDI_H(SOC, SOE, Op_RegI, 7, rdi->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
96
a61af66fc99e Initial load
duke
parents:
diff changeset
97 #else
a61af66fc99e Initial load
duke
parents:
diff changeset
98
a61af66fc99e Initial load
duke
parents:
diff changeset
99 reg_def RSI (SOC, SOC, Op_RegI, 6, rsi->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
100 reg_def RSI_H(SOC, SOC, Op_RegI, 6, rsi->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
101
a61af66fc99e Initial load
duke
parents:
diff changeset
102 reg_def RDI (SOC, SOC, Op_RegI, 7, rdi->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
103 reg_def RDI_H(SOC, SOC, Op_RegI, 7, rdi->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
104
a61af66fc99e Initial load
duke
parents:
diff changeset
105 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
106
a61af66fc99e Initial load
duke
parents:
diff changeset
107 reg_def R8 (SOC, SOC, Op_RegI, 8, r8->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
108 reg_def R8_H (SOC, SOC, Op_RegI, 8, r8->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
109
a61af66fc99e Initial load
duke
parents:
diff changeset
110 reg_def R9 (SOC, SOC, Op_RegI, 9, r9->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
111 reg_def R9_H (SOC, SOC, Op_RegI, 9, r9->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
112
a61af66fc99e Initial load
duke
parents:
diff changeset
113 reg_def R10 (SOC, SOC, Op_RegI, 10, r10->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
114 reg_def R10_H(SOC, SOC, Op_RegI, 10, r10->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
115
a61af66fc99e Initial load
duke
parents:
diff changeset
116 reg_def R11 (SOC, SOC, Op_RegI, 11, r11->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
117 reg_def R11_H(SOC, SOC, Op_RegI, 11, r11->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
118
a61af66fc99e Initial load
duke
parents:
diff changeset
119 reg_def R12 (SOC, SOE, Op_RegI, 12, r12->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
120 reg_def R12_H(SOC, SOE, Op_RegI, 12, r12->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
121
a61af66fc99e Initial load
duke
parents:
diff changeset
122 reg_def R13 (SOC, SOE, Op_RegI, 13, r13->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
123 reg_def R13_H(SOC, SOE, Op_RegI, 13, r13->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
124
a61af66fc99e Initial load
duke
parents:
diff changeset
125 reg_def R14 (SOC, SOE, Op_RegI, 14, r14->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
126 reg_def R14_H(SOC, SOE, Op_RegI, 14, r14->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
127
a61af66fc99e Initial load
duke
parents:
diff changeset
128 reg_def R15 (SOC, SOE, Op_RegI, 15, r15->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
129 reg_def R15_H(SOC, SOE, Op_RegI, 15, r15->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
130
a61af66fc99e Initial load
duke
parents:
diff changeset
131
a61af66fc99e Initial load
duke
parents:
diff changeset
132 // Floating Point Registers
a61af66fc99e Initial load
duke
parents:
diff changeset
133
a61af66fc99e Initial load
duke
parents:
diff changeset
134 // XMM registers. 128-bit registers or 4 words each, labeled (a)-d.
a61af66fc99e Initial load
duke
parents:
diff changeset
135 // Word a in each register holds a Float, words ab hold a Double. We
a61af66fc99e Initial load
duke
parents:
diff changeset
136 // currently do not use the SIMD capabilities, so registers cd are
a61af66fc99e Initial load
duke
parents:
diff changeset
137 // unused at the moment.
a61af66fc99e Initial load
duke
parents:
diff changeset
138 // XMM8-XMM15 must be encoded with REX.
a61af66fc99e Initial load
duke
parents:
diff changeset
139 // Linux ABI: No register preserved across function calls
a61af66fc99e Initial load
duke
parents:
diff changeset
140 // XMM0-XMM7 might hold parameters
a61af66fc99e Initial load
duke
parents:
diff changeset
141 // Windows ABI: XMM6-XMM15 preserved across function calls
a61af66fc99e Initial load
duke
parents:
diff changeset
142 // XMM0-XMM3 might hold parameters
a61af66fc99e Initial load
duke
parents:
diff changeset
143
a61af66fc99e Initial load
duke
parents:
diff changeset
144 reg_def XMM0 (SOC, SOC, Op_RegF, 0, xmm0->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
145 reg_def XMM0_H (SOC, SOC, Op_RegF, 0, xmm0->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
146
a61af66fc99e Initial load
duke
parents:
diff changeset
147 reg_def XMM1 (SOC, SOC, Op_RegF, 1, xmm1->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
148 reg_def XMM1_H (SOC, SOC, Op_RegF, 1, xmm1->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
149
a61af66fc99e Initial load
duke
parents:
diff changeset
150 reg_def XMM2 (SOC, SOC, Op_RegF, 2, xmm2->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
151 reg_def XMM2_H (SOC, SOC, Op_RegF, 2, xmm2->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
152
a61af66fc99e Initial load
duke
parents:
diff changeset
153 reg_def XMM3 (SOC, SOC, Op_RegF, 3, xmm3->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
154 reg_def XMM3_H (SOC, SOC, Op_RegF, 3, xmm3->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
155
a61af66fc99e Initial load
duke
parents:
diff changeset
156 reg_def XMM4 (SOC, SOC, Op_RegF, 4, xmm4->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
157 reg_def XMM4_H (SOC, SOC, Op_RegF, 4, xmm4->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
158
a61af66fc99e Initial load
duke
parents:
diff changeset
159 reg_def XMM5 (SOC, SOC, Op_RegF, 5, xmm5->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
160 reg_def XMM5_H (SOC, SOC, Op_RegF, 5, xmm5->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
161
a61af66fc99e Initial load
duke
parents:
diff changeset
162 #ifdef _WIN64
a61af66fc99e Initial load
duke
parents:
diff changeset
163
a61af66fc99e Initial load
duke
parents:
diff changeset
164 reg_def XMM6 (SOC, SOE, Op_RegF, 6, xmm6->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
165 reg_def XMM6_H (SOC, SOE, Op_RegF, 6, xmm6->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
166
a61af66fc99e Initial load
duke
parents:
diff changeset
167 reg_def XMM7 (SOC, SOE, Op_RegF, 7, xmm7->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
168 reg_def XMM7_H (SOC, SOE, Op_RegF, 7, xmm7->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
169
a61af66fc99e Initial load
duke
parents:
diff changeset
170 reg_def XMM8 (SOC, SOE, Op_RegF, 8, xmm8->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
171 reg_def XMM8_H (SOC, SOE, Op_RegF, 8, xmm8->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
172
a61af66fc99e Initial load
duke
parents:
diff changeset
173 reg_def XMM9 (SOC, SOE, Op_RegF, 9, xmm9->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
174 reg_def XMM9_H (SOC, SOE, Op_RegF, 9, xmm9->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
175
a61af66fc99e Initial load
duke
parents:
diff changeset
176 reg_def XMM10 (SOC, SOE, Op_RegF, 10, xmm10->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
177 reg_def XMM10_H(SOC, SOE, Op_RegF, 10, xmm10->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
178
a61af66fc99e Initial load
duke
parents:
diff changeset
179 reg_def XMM11 (SOC, SOE, Op_RegF, 11, xmm11->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
180 reg_def XMM11_H(SOC, SOE, Op_RegF, 11, xmm11->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
181
a61af66fc99e Initial load
duke
parents:
diff changeset
182 reg_def XMM12 (SOC, SOE, Op_RegF, 12, xmm12->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
183 reg_def XMM12_H(SOC, SOE, Op_RegF, 12, xmm12->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
184
a61af66fc99e Initial load
duke
parents:
diff changeset
185 reg_def XMM13 (SOC, SOE, Op_RegF, 13, xmm13->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
186 reg_def XMM13_H(SOC, SOE, Op_RegF, 13, xmm13->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
187
a61af66fc99e Initial load
duke
parents:
diff changeset
188 reg_def XMM14 (SOC, SOE, Op_RegF, 14, xmm14->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
189 reg_def XMM14_H(SOC, SOE, Op_RegF, 14, xmm14->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
190
a61af66fc99e Initial load
duke
parents:
diff changeset
191 reg_def XMM15 (SOC, SOE, Op_RegF, 15, xmm15->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
192 reg_def XMM15_H(SOC, SOE, Op_RegF, 15, xmm15->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
193
a61af66fc99e Initial load
duke
parents:
diff changeset
194 #else
a61af66fc99e Initial load
duke
parents:
diff changeset
195
a61af66fc99e Initial load
duke
parents:
diff changeset
196 reg_def XMM6 (SOC, SOC, Op_RegF, 6, xmm6->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
197 reg_def XMM6_H (SOC, SOC, Op_RegF, 6, xmm6->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
198
a61af66fc99e Initial load
duke
parents:
diff changeset
199 reg_def XMM7 (SOC, SOC, Op_RegF, 7, xmm7->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
200 reg_def XMM7_H (SOC, SOC, Op_RegF, 7, xmm7->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
201
a61af66fc99e Initial load
duke
parents:
diff changeset
202 reg_def XMM8 (SOC, SOC, Op_RegF, 8, xmm8->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
203 reg_def XMM8_H (SOC, SOC, Op_RegF, 8, xmm8->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
204
a61af66fc99e Initial load
duke
parents:
diff changeset
205 reg_def XMM9 (SOC, SOC, Op_RegF, 9, xmm9->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
206 reg_def XMM9_H (SOC, SOC, Op_RegF, 9, xmm9->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
207
a61af66fc99e Initial load
duke
parents:
diff changeset
208 reg_def XMM10 (SOC, SOC, Op_RegF, 10, xmm10->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
209 reg_def XMM10_H(SOC, SOC, Op_RegF, 10, xmm10->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
210
a61af66fc99e Initial load
duke
parents:
diff changeset
211 reg_def XMM11 (SOC, SOC, Op_RegF, 11, xmm11->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
212 reg_def XMM11_H(SOC, SOC, Op_RegF, 11, xmm11->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
213
a61af66fc99e Initial load
duke
parents:
diff changeset
214 reg_def XMM12 (SOC, SOC, Op_RegF, 12, xmm12->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
215 reg_def XMM12_H(SOC, SOC, Op_RegF, 12, xmm12->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
216
a61af66fc99e Initial load
duke
parents:
diff changeset
217 reg_def XMM13 (SOC, SOC, Op_RegF, 13, xmm13->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
218 reg_def XMM13_H(SOC, SOC, Op_RegF, 13, xmm13->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
219
a61af66fc99e Initial load
duke
parents:
diff changeset
220 reg_def XMM14 (SOC, SOC, Op_RegF, 14, xmm14->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
221 reg_def XMM14_H(SOC, SOC, Op_RegF, 14, xmm14->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
222
a61af66fc99e Initial load
duke
parents:
diff changeset
223 reg_def XMM15 (SOC, SOC, Op_RegF, 15, xmm15->as_VMReg());
a61af66fc99e Initial load
duke
parents:
diff changeset
224 reg_def XMM15_H(SOC, SOC, Op_RegF, 15, xmm15->as_VMReg()->next());
a61af66fc99e Initial load
duke
parents:
diff changeset
225
a61af66fc99e Initial load
duke
parents:
diff changeset
226 #endif // _WIN64
a61af66fc99e Initial load
duke
parents:
diff changeset
227
a61af66fc99e Initial load
duke
parents:
diff changeset
228 reg_def RFLAGS(SOC, SOC, 0, 16, VMRegImpl::Bad());
a61af66fc99e Initial load
duke
parents:
diff changeset
229
a61af66fc99e Initial load
duke
parents:
diff changeset
230 // Specify priority of register selection within phases of register
a61af66fc99e Initial load
duke
parents:
diff changeset
231 // allocation. Highest priority is first. A useful heuristic is to
a61af66fc99e Initial load
duke
parents:
diff changeset
232 // give registers a low priority when they are required by machine
a61af66fc99e Initial load
duke
parents:
diff changeset
233 // instructions, like EAX and EDX on I486, and choose no-save registers
a61af66fc99e Initial load
duke
parents:
diff changeset
234 // before save-on-call, & save-on-call before save-on-entry. Registers
a61af66fc99e Initial load
duke
parents:
diff changeset
235 // which participate in fixed calling sequences should come last.
a61af66fc99e Initial load
duke
parents:
diff changeset
236 // Registers which are used as pairs must fall on an even boundary.
a61af66fc99e Initial load
duke
parents:
diff changeset
237
a61af66fc99e Initial load
duke
parents:
diff changeset
238 alloc_class chunk0(R10, R10_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
239 R11, R11_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
240 R8, R8_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
241 R9, R9_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
242 R12, R12_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
243 RCX, RCX_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
244 RBX, RBX_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
245 RDI, RDI_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
246 RDX, RDX_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
247 RSI, RSI_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
248 RAX, RAX_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
249 RBP, RBP_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
250 R13, R13_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
251 R14, R14_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
252 R15, R15_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
253 RSP, RSP_H);
a61af66fc99e Initial load
duke
parents:
diff changeset
254
a61af66fc99e Initial load
duke
parents:
diff changeset
255 // XXX probably use 8-15 first on Linux
a61af66fc99e Initial load
duke
parents:
diff changeset
256 alloc_class chunk1(XMM0, XMM0_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
257 XMM1, XMM1_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
258 XMM2, XMM2_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
259 XMM3, XMM3_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
260 XMM4, XMM4_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
261 XMM5, XMM5_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
262 XMM6, XMM6_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
263 XMM7, XMM7_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
264 XMM8, XMM8_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
265 XMM9, XMM9_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
266 XMM10, XMM10_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
267 XMM11, XMM11_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
268 XMM12, XMM12_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
269 XMM13, XMM13_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
270 XMM14, XMM14_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
271 XMM15, XMM15_H);
a61af66fc99e Initial load
duke
parents:
diff changeset
272
a61af66fc99e Initial load
duke
parents:
diff changeset
273 alloc_class chunk2(RFLAGS);
a61af66fc99e Initial load
duke
parents:
diff changeset
274
a61af66fc99e Initial load
duke
parents:
diff changeset
275
a61af66fc99e Initial load
duke
parents:
diff changeset
276 //----------Architecture Description Register Classes--------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
277 // Several register classes are automatically defined based upon information in
a61af66fc99e Initial load
duke
parents:
diff changeset
278 // this architecture description.
a61af66fc99e Initial load
duke
parents:
diff changeset
279 // 1) reg_class inline_cache_reg ( /* as def'd in frame section */ )
a61af66fc99e Initial load
duke
parents:
diff changeset
280 // 2) reg_class compiler_method_oop_reg ( /* as def'd in frame section */ )
a61af66fc99e Initial load
duke
parents:
diff changeset
281 // 2) reg_class interpreter_method_oop_reg ( /* as def'd in frame section */ )
a61af66fc99e Initial load
duke
parents:
diff changeset
282 // 3) reg_class stack_slots( /* one chunk of stack-based "registers" */ )
a61af66fc99e Initial load
duke
parents:
diff changeset
283 //
a61af66fc99e Initial load
duke
parents:
diff changeset
284
a61af66fc99e Initial load
duke
parents:
diff changeset
285 // Class for all pointer registers (including RSP)
a61af66fc99e Initial load
duke
parents:
diff changeset
286 reg_class any_reg(RAX, RAX_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
287 RDX, RDX_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
288 RBP, RBP_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
289 RDI, RDI_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
290 RSI, RSI_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
291 RCX, RCX_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
292 RBX, RBX_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
293 RSP, RSP_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
294 R8, R8_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
295 R9, R9_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
296 R10, R10_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
297 R11, R11_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
298 R12, R12_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
299 R13, R13_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
300 R14, R14_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
301 R15, R15_H);
a61af66fc99e Initial load
duke
parents:
diff changeset
302
a61af66fc99e Initial load
duke
parents:
diff changeset
303 // Class for all pointer registers except RSP
a61af66fc99e Initial load
duke
parents:
diff changeset
304 reg_class ptr_reg(RAX, RAX_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
305 RDX, RDX_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
306 RBP, RBP_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
307 RDI, RDI_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
308 RSI, RSI_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
309 RCX, RCX_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
310 RBX, RBX_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
311 R8, R8_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
312 R9, R9_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
313 R10, R10_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
314 R11, R11_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
315 R13, R13_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
316 R14, R14_H);
a61af66fc99e Initial load
duke
parents:
diff changeset
317
a61af66fc99e Initial load
duke
parents:
diff changeset
318 // Class for all pointer registers except RAX and RSP
a61af66fc99e Initial load
duke
parents:
diff changeset
319 reg_class ptr_no_rax_reg(RDX, RDX_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
320 RBP, RBP_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
321 RDI, RDI_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
322 RSI, RSI_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
323 RCX, RCX_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
324 RBX, RBX_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
325 R8, R8_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
326 R9, R9_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
327 R10, R10_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
328 R11, R11_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
329 R13, R13_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
330 R14, R14_H);
a61af66fc99e Initial load
duke
parents:
diff changeset
331
a61af66fc99e Initial load
duke
parents:
diff changeset
332 reg_class ptr_no_rbp_reg(RDX, RDX_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
333 RAX, RAX_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
334 RDI, RDI_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
335 RSI, RSI_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
336 RCX, RCX_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
337 RBX, RBX_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
338 R8, R8_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
339 R9, R9_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
340 R10, R10_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
341 R11, R11_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
342 R13, R13_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
343 R14, R14_H);
a61af66fc99e Initial load
duke
parents:
diff changeset
344
a61af66fc99e Initial load
duke
parents:
diff changeset
345 // Class for all pointer registers except RAX, RBX and RSP
a61af66fc99e Initial load
duke
parents:
diff changeset
346 reg_class ptr_no_rax_rbx_reg(RDX, RDX_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
347 RBP, RBP_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
348 RDI, RDI_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
349 RSI, RSI_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
350 RCX, RCX_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
351 R8, R8_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
352 R9, R9_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
353 R10, R10_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
354 R11, R11_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
355 R13, R13_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
356 R14, R14_H);
a61af66fc99e Initial load
duke
parents:
diff changeset
357
a61af66fc99e Initial load
duke
parents:
diff changeset
358 // Singleton class for RAX pointer register
a61af66fc99e Initial load
duke
parents:
diff changeset
359 reg_class ptr_rax_reg(RAX, RAX_H);
a61af66fc99e Initial load
duke
parents:
diff changeset
360
a61af66fc99e Initial load
duke
parents:
diff changeset
361 // Singleton class for RBX pointer register
a61af66fc99e Initial load
duke
parents:
diff changeset
362 reg_class ptr_rbx_reg(RBX, RBX_H);
a61af66fc99e Initial load
duke
parents:
diff changeset
363
a61af66fc99e Initial load
duke
parents:
diff changeset
364 // Singleton class for RSI pointer register
a61af66fc99e Initial load
duke
parents:
diff changeset
365 reg_class ptr_rsi_reg(RSI, RSI_H);
a61af66fc99e Initial load
duke
parents:
diff changeset
366
a61af66fc99e Initial load
duke
parents:
diff changeset
367 // Singleton class for RDI pointer register
a61af66fc99e Initial load
duke
parents:
diff changeset
368 reg_class ptr_rdi_reg(RDI, RDI_H);
a61af66fc99e Initial load
duke
parents:
diff changeset
369
a61af66fc99e Initial load
duke
parents:
diff changeset
370 // Singleton class for RBP pointer register
a61af66fc99e Initial load
duke
parents:
diff changeset
371 reg_class ptr_rbp_reg(RBP, RBP_H);
a61af66fc99e Initial load
duke
parents:
diff changeset
372
a61af66fc99e Initial load
duke
parents:
diff changeset
373 // Singleton class for stack pointer
a61af66fc99e Initial load
duke
parents:
diff changeset
374 reg_class ptr_rsp_reg(RSP, RSP_H);
a61af66fc99e Initial load
duke
parents:
diff changeset
375
a61af66fc99e Initial load
duke
parents:
diff changeset
376 // Singleton class for TLS pointer
a61af66fc99e Initial load
duke
parents:
diff changeset
377 reg_class ptr_r15_reg(R15, R15_H);
a61af66fc99e Initial load
duke
parents:
diff changeset
378
a61af66fc99e Initial load
duke
parents:
diff changeset
379 // Class for all long registers (except RSP)
a61af66fc99e Initial load
duke
parents:
diff changeset
380 reg_class long_reg(RAX, RAX_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
381 RDX, RDX_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
382 RBP, RBP_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
383 RDI, RDI_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
384 RSI, RSI_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
385 RCX, RCX_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
386 RBX, RBX_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
387 R8, R8_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
388 R9, R9_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
389 R10, R10_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
390 R11, R11_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
391 R13, R13_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
392 R14, R14_H);
a61af66fc99e Initial load
duke
parents:
diff changeset
393
a61af66fc99e Initial load
duke
parents:
diff changeset
394 // Class for all long registers except RAX, RDX (and RSP)
a61af66fc99e Initial load
duke
parents:
diff changeset
395 reg_class long_no_rax_rdx_reg(RBP, RBP_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
396 RDI, RDI_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
397 RSI, RSI_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
398 RCX, RCX_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
399 RBX, RBX_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
400 R8, R8_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
401 R9, R9_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
402 R10, R10_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
403 R11, R11_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
404 R13, R13_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
405 R14, R14_H);
a61af66fc99e Initial load
duke
parents:
diff changeset
406
a61af66fc99e Initial load
duke
parents:
diff changeset
407 // Class for all long registers except RCX (and RSP)
a61af66fc99e Initial load
duke
parents:
diff changeset
408 reg_class long_no_rcx_reg(RBP, RBP_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
409 RDI, RDI_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
410 RSI, RSI_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
411 RAX, RAX_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
412 RDX, RDX_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
413 RBX, RBX_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
414 R8, R8_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
415 R9, R9_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
416 R10, R10_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
417 R11, R11_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
418 R13, R13_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
419 R14, R14_H);
a61af66fc99e Initial load
duke
parents:
diff changeset
420
a61af66fc99e Initial load
duke
parents:
diff changeset
421 // Class for all long registers except RAX (and RSP)
a61af66fc99e Initial load
duke
parents:
diff changeset
422 reg_class long_no_rax_reg(RBP, RBP_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
423 RDX, RDX_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
424 RDI, RDI_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
425 RSI, RSI_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
426 RCX, RCX_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
427 RBX, RBX_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
428 R8, R8_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
429 R9, R9_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
430 R10, R10_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
431 R11, R11_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
432 R13, R13_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
433 R14, R14_H);
a61af66fc99e Initial load
duke
parents:
diff changeset
434
a61af66fc99e Initial load
duke
parents:
diff changeset
435 // Singleton class for RAX long register
a61af66fc99e Initial load
duke
parents:
diff changeset
436 reg_class long_rax_reg(RAX, RAX_H);
a61af66fc99e Initial load
duke
parents:
diff changeset
437
a61af66fc99e Initial load
duke
parents:
diff changeset
438 // Singleton class for RCX long register
a61af66fc99e Initial load
duke
parents:
diff changeset
439 reg_class long_rcx_reg(RCX, RCX_H);
a61af66fc99e Initial load
duke
parents:
diff changeset
440
a61af66fc99e Initial load
duke
parents:
diff changeset
441 // Singleton class for RDX long register
a61af66fc99e Initial load
duke
parents:
diff changeset
442 reg_class long_rdx_reg(RDX, RDX_H);
a61af66fc99e Initial load
duke
parents:
diff changeset
443
a61af66fc99e Initial load
duke
parents:
diff changeset
444 // Class for all int registers (except RSP)
a61af66fc99e Initial load
duke
parents:
diff changeset
445 reg_class int_reg(RAX,
a61af66fc99e Initial load
duke
parents:
diff changeset
446 RDX,
a61af66fc99e Initial load
duke
parents:
diff changeset
447 RBP,
a61af66fc99e Initial load
duke
parents:
diff changeset
448 RDI,
a61af66fc99e Initial load
duke
parents:
diff changeset
449 RSI,
a61af66fc99e Initial load
duke
parents:
diff changeset
450 RCX,
a61af66fc99e Initial load
duke
parents:
diff changeset
451 RBX,
a61af66fc99e Initial load
duke
parents:
diff changeset
452 R8,
a61af66fc99e Initial load
duke
parents:
diff changeset
453 R9,
a61af66fc99e Initial load
duke
parents:
diff changeset
454 R10,
a61af66fc99e Initial load
duke
parents:
diff changeset
455 R11,
a61af66fc99e Initial load
duke
parents:
diff changeset
456 R13,
a61af66fc99e Initial load
duke
parents:
diff changeset
457 R14);
a61af66fc99e Initial load
duke
parents:
diff changeset
458
a61af66fc99e Initial load
duke
parents:
diff changeset
459 // Class for all int registers except RCX (and RSP)
a61af66fc99e Initial load
duke
parents:
diff changeset
460 reg_class int_no_rcx_reg(RAX,
a61af66fc99e Initial load
duke
parents:
diff changeset
461 RDX,
a61af66fc99e Initial load
duke
parents:
diff changeset
462 RBP,
a61af66fc99e Initial load
duke
parents:
diff changeset
463 RDI,
a61af66fc99e Initial load
duke
parents:
diff changeset
464 RSI,
a61af66fc99e Initial load
duke
parents:
diff changeset
465 RBX,
a61af66fc99e Initial load
duke
parents:
diff changeset
466 R8,
a61af66fc99e Initial load
duke
parents:
diff changeset
467 R9,
a61af66fc99e Initial load
duke
parents:
diff changeset
468 R10,
a61af66fc99e Initial load
duke
parents:
diff changeset
469 R11,
a61af66fc99e Initial load
duke
parents:
diff changeset
470 R13,
a61af66fc99e Initial load
duke
parents:
diff changeset
471 R14);
a61af66fc99e Initial load
duke
parents:
diff changeset
472
a61af66fc99e Initial load
duke
parents:
diff changeset
473 // Class for all int registers except RAX, RDX (and RSP)
a61af66fc99e Initial load
duke
parents:
diff changeset
474 reg_class int_no_rax_rdx_reg(RBP,
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
475 RDI,
0
a61af66fc99e Initial load
duke
parents:
diff changeset
476 RSI,
a61af66fc99e Initial load
duke
parents:
diff changeset
477 RCX,
a61af66fc99e Initial load
duke
parents:
diff changeset
478 RBX,
a61af66fc99e Initial load
duke
parents:
diff changeset
479 R8,
a61af66fc99e Initial load
duke
parents:
diff changeset
480 R9,
a61af66fc99e Initial load
duke
parents:
diff changeset
481 R10,
a61af66fc99e Initial load
duke
parents:
diff changeset
482 R11,
a61af66fc99e Initial load
duke
parents:
diff changeset
483 R13,
a61af66fc99e Initial load
duke
parents:
diff changeset
484 R14);
a61af66fc99e Initial load
duke
parents:
diff changeset
485
a61af66fc99e Initial load
duke
parents:
diff changeset
486 // Singleton class for RAX int register
a61af66fc99e Initial load
duke
parents:
diff changeset
487 reg_class int_rax_reg(RAX);
a61af66fc99e Initial load
duke
parents:
diff changeset
488
a61af66fc99e Initial load
duke
parents:
diff changeset
489 // Singleton class for RBX int register
a61af66fc99e Initial load
duke
parents:
diff changeset
490 reg_class int_rbx_reg(RBX);
a61af66fc99e Initial load
duke
parents:
diff changeset
491
a61af66fc99e Initial load
duke
parents:
diff changeset
492 // Singleton class for RCX int register
a61af66fc99e Initial load
duke
parents:
diff changeset
493 reg_class int_rcx_reg(RCX);
a61af66fc99e Initial load
duke
parents:
diff changeset
494
a61af66fc99e Initial load
duke
parents:
diff changeset
495 // Singleton class for RCX int register
a61af66fc99e Initial load
duke
parents:
diff changeset
496 reg_class int_rdx_reg(RDX);
a61af66fc99e Initial load
duke
parents:
diff changeset
497
a61af66fc99e Initial load
duke
parents:
diff changeset
498 // Singleton class for RCX int register
a61af66fc99e Initial load
duke
parents:
diff changeset
499 reg_class int_rdi_reg(RDI);
a61af66fc99e Initial load
duke
parents:
diff changeset
500
a61af66fc99e Initial load
duke
parents:
diff changeset
501 // Singleton class for instruction pointer
a61af66fc99e Initial load
duke
parents:
diff changeset
502 // reg_class ip_reg(RIP);
a61af66fc99e Initial load
duke
parents:
diff changeset
503
a61af66fc99e Initial load
duke
parents:
diff changeset
504 // Singleton class for condition codes
a61af66fc99e Initial load
duke
parents:
diff changeset
505 reg_class int_flags(RFLAGS);
a61af66fc99e Initial load
duke
parents:
diff changeset
506
a61af66fc99e Initial load
duke
parents:
diff changeset
507 // Class for all float registers
a61af66fc99e Initial load
duke
parents:
diff changeset
508 reg_class float_reg(XMM0,
a61af66fc99e Initial load
duke
parents:
diff changeset
509 XMM1,
a61af66fc99e Initial load
duke
parents:
diff changeset
510 XMM2,
a61af66fc99e Initial load
duke
parents:
diff changeset
511 XMM3,
a61af66fc99e Initial load
duke
parents:
diff changeset
512 XMM4,
a61af66fc99e Initial load
duke
parents:
diff changeset
513 XMM5,
a61af66fc99e Initial load
duke
parents:
diff changeset
514 XMM6,
a61af66fc99e Initial load
duke
parents:
diff changeset
515 XMM7,
a61af66fc99e Initial load
duke
parents:
diff changeset
516 XMM8,
a61af66fc99e Initial load
duke
parents:
diff changeset
517 XMM9,
a61af66fc99e Initial load
duke
parents:
diff changeset
518 XMM10,
a61af66fc99e Initial load
duke
parents:
diff changeset
519 XMM11,
a61af66fc99e Initial load
duke
parents:
diff changeset
520 XMM12,
a61af66fc99e Initial load
duke
parents:
diff changeset
521 XMM13,
a61af66fc99e Initial load
duke
parents:
diff changeset
522 XMM14,
a61af66fc99e Initial load
duke
parents:
diff changeset
523 XMM15);
a61af66fc99e Initial load
duke
parents:
diff changeset
524
a61af66fc99e Initial load
duke
parents:
diff changeset
525 // Class for all double registers
a61af66fc99e Initial load
duke
parents:
diff changeset
526 reg_class double_reg(XMM0, XMM0_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
527 XMM1, XMM1_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
528 XMM2, XMM2_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
529 XMM3, XMM3_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
530 XMM4, XMM4_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
531 XMM5, XMM5_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
532 XMM6, XMM6_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
533 XMM7, XMM7_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
534 XMM8, XMM8_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
535 XMM9, XMM9_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
536 XMM10, XMM10_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
537 XMM11, XMM11_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
538 XMM12, XMM12_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
539 XMM13, XMM13_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
540 XMM14, XMM14_H,
a61af66fc99e Initial load
duke
parents:
diff changeset
541 XMM15, XMM15_H);
a61af66fc99e Initial load
duke
parents:
diff changeset
542 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
543
a61af66fc99e Initial load
duke
parents:
diff changeset
544
a61af66fc99e Initial load
duke
parents:
diff changeset
545 //----------SOURCE BLOCK-------------------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
546 // This is a block of C++ code which provides values, functions, and
a61af66fc99e Initial load
duke
parents:
diff changeset
547 // definitions necessary in the rest of the architecture description
a61af66fc99e Initial load
duke
parents:
diff changeset
548 source %{
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
549 #define RELOC_IMM64 Assembler::imm_operand
0
a61af66fc99e Initial load
duke
parents:
diff changeset
550 #define RELOC_DISP32 Assembler::disp32_operand
a61af66fc99e Initial load
duke
parents:
diff changeset
551
a61af66fc99e Initial load
duke
parents:
diff changeset
552 #define __ _masm.
a61af66fc99e Initial load
duke
parents:
diff changeset
553
1137
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
554 static int preserve_SP_size() {
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
555 return LP64_ONLY(1 +) 2; // [rex,] op, rm(reg/reg)
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
556 }
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
557
0
a61af66fc99e Initial load
duke
parents:
diff changeset
558 // !!!!! Special hack to get all types of calls to specify the byte offset
a61af66fc99e Initial load
duke
parents:
diff changeset
559 // from the start of the call to the point where the return address
a61af66fc99e Initial load
duke
parents:
diff changeset
560 // will point.
a61af66fc99e Initial load
duke
parents:
diff changeset
561 int MachCallStaticJavaNode::ret_addr_offset()
a61af66fc99e Initial load
duke
parents:
diff changeset
562 {
1137
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
563 int offset = 5; // 5 bytes from start of call to where return address points
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
564 if (_method_handle_invoke)
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
565 offset += preserve_SP_size();
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
566 return offset;
0
a61af66fc99e Initial load
duke
parents:
diff changeset
567 }
a61af66fc99e Initial load
duke
parents:
diff changeset
568
a61af66fc99e Initial load
duke
parents:
diff changeset
569 int MachCallDynamicJavaNode::ret_addr_offset()
a61af66fc99e Initial load
duke
parents:
diff changeset
570 {
a61af66fc99e Initial load
duke
parents:
diff changeset
571 return 15; // 15 bytes from start of call to where return address points
a61af66fc99e Initial load
duke
parents:
diff changeset
572 }
a61af66fc99e Initial load
duke
parents:
diff changeset
573
a61af66fc99e Initial load
duke
parents:
diff changeset
574 // In os_cpu .ad file
a61af66fc99e Initial load
duke
parents:
diff changeset
575 // int MachCallRuntimeNode::ret_addr_offset()
a61af66fc99e Initial load
duke
parents:
diff changeset
576
a61af66fc99e Initial load
duke
parents:
diff changeset
577 // Indicate if the safepoint node needs the polling page as an input.
a61af66fc99e Initial load
duke
parents:
diff changeset
578 // Since amd64 does not have absolute addressing but RIP-relative
a61af66fc99e Initial load
duke
parents:
diff changeset
579 // addressing and the polling page is within 2G, it doesn't.
a61af66fc99e Initial load
duke
parents:
diff changeset
580 bool SafePointNode::needs_polling_address_input()
a61af66fc99e Initial load
duke
parents:
diff changeset
581 {
a61af66fc99e Initial load
duke
parents:
diff changeset
582 return false;
a61af66fc99e Initial load
duke
parents:
diff changeset
583 }
a61af66fc99e Initial load
duke
parents:
diff changeset
584
a61af66fc99e Initial load
duke
parents:
diff changeset
585 //
a61af66fc99e Initial load
duke
parents:
diff changeset
586 // Compute padding required for nodes which need alignment
a61af66fc99e Initial load
duke
parents:
diff changeset
587 //
a61af66fc99e Initial load
duke
parents:
diff changeset
588
a61af66fc99e Initial load
duke
parents:
diff changeset
589 // The address of the call instruction needs to be 4-byte aligned to
a61af66fc99e Initial load
duke
parents:
diff changeset
590 // ensure that it does not span a cache line so that it can be patched.
a61af66fc99e Initial load
duke
parents:
diff changeset
591 int CallStaticJavaDirectNode::compute_padding(int current_offset) const
a61af66fc99e Initial load
duke
parents:
diff changeset
592 {
a61af66fc99e Initial load
duke
parents:
diff changeset
593 current_offset += 1; // skip call opcode byte
a61af66fc99e Initial load
duke
parents:
diff changeset
594 return round_to(current_offset, alignment_required()) - current_offset;
a61af66fc99e Initial load
duke
parents:
diff changeset
595 }
a61af66fc99e Initial load
duke
parents:
diff changeset
596
a61af66fc99e Initial load
duke
parents:
diff changeset
597 // The address of the call instruction needs to be 4-byte aligned to
a61af66fc99e Initial load
duke
parents:
diff changeset
598 // ensure that it does not span a cache line so that it can be patched.
1137
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
599 int CallStaticJavaHandleNode::compute_padding(int current_offset) const
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
600 {
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
601 current_offset += preserve_SP_size(); // skip mov rbp, rsp
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
602 current_offset += 1; // skip call opcode byte
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
603 return round_to(current_offset, alignment_required()) - current_offset;
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
604 }
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
605
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
606 // The address of the call instruction needs to be 4-byte aligned to
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
607 // ensure that it does not span a cache line so that it can be patched.
0
a61af66fc99e Initial load
duke
parents:
diff changeset
608 int CallDynamicJavaDirectNode::compute_padding(int current_offset) const
a61af66fc99e Initial load
duke
parents:
diff changeset
609 {
a61af66fc99e Initial load
duke
parents:
diff changeset
610 current_offset += 11; // skip movq instruction + call opcode byte
a61af66fc99e Initial load
duke
parents:
diff changeset
611 return round_to(current_offset, alignment_required()) - current_offset;
a61af66fc99e Initial load
duke
parents:
diff changeset
612 }
a61af66fc99e Initial load
duke
parents:
diff changeset
613
a61af66fc99e Initial load
duke
parents:
diff changeset
614 #ifndef PRODUCT
a61af66fc99e Initial load
duke
parents:
diff changeset
615 void MachBreakpointNode::format(PhaseRegAlloc*, outputStream* st) const
a61af66fc99e Initial load
duke
parents:
diff changeset
616 {
a61af66fc99e Initial load
duke
parents:
diff changeset
617 st->print("INT3");
a61af66fc99e Initial load
duke
parents:
diff changeset
618 }
a61af66fc99e Initial load
duke
parents:
diff changeset
619 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
620
a61af66fc99e Initial load
duke
parents:
diff changeset
621 // EMIT_RM()
a61af66fc99e Initial load
duke
parents:
diff changeset
622 void emit_rm(CodeBuffer &cbuf, int f1, int f2, int f3)
a61af66fc99e Initial load
duke
parents:
diff changeset
623 {
a61af66fc99e Initial load
duke
parents:
diff changeset
624 unsigned char c = (unsigned char) ((f1 << 6) | (f2 << 3) | f3);
a61af66fc99e Initial load
duke
parents:
diff changeset
625 *(cbuf.code_end()) = c;
a61af66fc99e Initial load
duke
parents:
diff changeset
626 cbuf.set_code_end(cbuf.code_end() + 1);
a61af66fc99e Initial load
duke
parents:
diff changeset
627 }
a61af66fc99e Initial load
duke
parents:
diff changeset
628
a61af66fc99e Initial load
duke
parents:
diff changeset
629 // EMIT_CC()
a61af66fc99e Initial load
duke
parents:
diff changeset
630 void emit_cc(CodeBuffer &cbuf, int f1, int f2)
a61af66fc99e Initial load
duke
parents:
diff changeset
631 {
a61af66fc99e Initial load
duke
parents:
diff changeset
632 unsigned char c = (unsigned char) (f1 | f2);
a61af66fc99e Initial load
duke
parents:
diff changeset
633 *(cbuf.code_end()) = c;
a61af66fc99e Initial load
duke
parents:
diff changeset
634 cbuf.set_code_end(cbuf.code_end() + 1);
a61af66fc99e Initial load
duke
parents:
diff changeset
635 }
a61af66fc99e Initial load
duke
parents:
diff changeset
636
a61af66fc99e Initial load
duke
parents:
diff changeset
637 // EMIT_OPCODE()
a61af66fc99e Initial load
duke
parents:
diff changeset
638 void emit_opcode(CodeBuffer &cbuf, int code)
a61af66fc99e Initial load
duke
parents:
diff changeset
639 {
a61af66fc99e Initial load
duke
parents:
diff changeset
640 *(cbuf.code_end()) = (unsigned char) code;
a61af66fc99e Initial load
duke
parents:
diff changeset
641 cbuf.set_code_end(cbuf.code_end() + 1);
a61af66fc99e Initial load
duke
parents:
diff changeset
642 }
a61af66fc99e Initial load
duke
parents:
diff changeset
643
a61af66fc99e Initial load
duke
parents:
diff changeset
644 // EMIT_OPCODE() w/ relocation information
a61af66fc99e Initial load
duke
parents:
diff changeset
645 void emit_opcode(CodeBuffer &cbuf,
a61af66fc99e Initial load
duke
parents:
diff changeset
646 int code, relocInfo::relocType reloc, int offset, int format)
a61af66fc99e Initial load
duke
parents:
diff changeset
647 {
a61af66fc99e Initial load
duke
parents:
diff changeset
648 cbuf.relocate(cbuf.inst_mark() + offset, reloc, format);
a61af66fc99e Initial load
duke
parents:
diff changeset
649 emit_opcode(cbuf, code);
a61af66fc99e Initial load
duke
parents:
diff changeset
650 }
a61af66fc99e Initial load
duke
parents:
diff changeset
651
a61af66fc99e Initial load
duke
parents:
diff changeset
652 // EMIT_D8()
a61af66fc99e Initial load
duke
parents:
diff changeset
653 void emit_d8(CodeBuffer &cbuf, int d8)
a61af66fc99e Initial load
duke
parents:
diff changeset
654 {
a61af66fc99e Initial load
duke
parents:
diff changeset
655 *(cbuf.code_end()) = (unsigned char) d8;
a61af66fc99e Initial load
duke
parents:
diff changeset
656 cbuf.set_code_end(cbuf.code_end() + 1);
a61af66fc99e Initial load
duke
parents:
diff changeset
657 }
a61af66fc99e Initial load
duke
parents:
diff changeset
658
a61af66fc99e Initial load
duke
parents:
diff changeset
659 // EMIT_D16()
a61af66fc99e Initial load
duke
parents:
diff changeset
660 void emit_d16(CodeBuffer &cbuf, int d16)
a61af66fc99e Initial load
duke
parents:
diff changeset
661 {
a61af66fc99e Initial load
duke
parents:
diff changeset
662 *((short *)(cbuf.code_end())) = d16;
a61af66fc99e Initial load
duke
parents:
diff changeset
663 cbuf.set_code_end(cbuf.code_end() + 2);
a61af66fc99e Initial load
duke
parents:
diff changeset
664 }
a61af66fc99e Initial load
duke
parents:
diff changeset
665
a61af66fc99e Initial load
duke
parents:
diff changeset
666 // EMIT_D32()
a61af66fc99e Initial load
duke
parents:
diff changeset
667 void emit_d32(CodeBuffer &cbuf, int d32)
a61af66fc99e Initial load
duke
parents:
diff changeset
668 {
a61af66fc99e Initial load
duke
parents:
diff changeset
669 *((int *)(cbuf.code_end())) = d32;
a61af66fc99e Initial load
duke
parents:
diff changeset
670 cbuf.set_code_end(cbuf.code_end() + 4);
a61af66fc99e Initial load
duke
parents:
diff changeset
671 }
a61af66fc99e Initial load
duke
parents:
diff changeset
672
a61af66fc99e Initial load
duke
parents:
diff changeset
673 // EMIT_D64()
a61af66fc99e Initial load
duke
parents:
diff changeset
674 void emit_d64(CodeBuffer &cbuf, int64_t d64)
a61af66fc99e Initial load
duke
parents:
diff changeset
675 {
a61af66fc99e Initial load
duke
parents:
diff changeset
676 *((int64_t*) (cbuf.code_end())) = d64;
a61af66fc99e Initial load
duke
parents:
diff changeset
677 cbuf.set_code_end(cbuf.code_end() + 8);
a61af66fc99e Initial load
duke
parents:
diff changeset
678 }
a61af66fc99e Initial load
duke
parents:
diff changeset
679
a61af66fc99e Initial load
duke
parents:
diff changeset
680 // emit 32 bit value and construct relocation entry from relocInfo::relocType
a61af66fc99e Initial load
duke
parents:
diff changeset
681 void emit_d32_reloc(CodeBuffer& cbuf,
a61af66fc99e Initial load
duke
parents:
diff changeset
682 int d32,
a61af66fc99e Initial load
duke
parents:
diff changeset
683 relocInfo::relocType reloc,
a61af66fc99e Initial load
duke
parents:
diff changeset
684 int format)
a61af66fc99e Initial load
duke
parents:
diff changeset
685 {
a61af66fc99e Initial load
duke
parents:
diff changeset
686 assert(reloc != relocInfo::external_word_type, "use 2-arg emit_d32_reloc");
a61af66fc99e Initial load
duke
parents:
diff changeset
687 cbuf.relocate(cbuf.inst_mark(), reloc, format);
a61af66fc99e Initial load
duke
parents:
diff changeset
688
a61af66fc99e Initial load
duke
parents:
diff changeset
689 *((int*) (cbuf.code_end())) = d32;
a61af66fc99e Initial load
duke
parents:
diff changeset
690 cbuf.set_code_end(cbuf.code_end() + 4);
a61af66fc99e Initial load
duke
parents:
diff changeset
691 }
a61af66fc99e Initial load
duke
parents:
diff changeset
692
a61af66fc99e Initial load
duke
parents:
diff changeset
693 // emit 32 bit value and construct relocation entry from RelocationHolder
a61af66fc99e Initial load
duke
parents:
diff changeset
694 void emit_d32_reloc(CodeBuffer& cbuf,
a61af66fc99e Initial load
duke
parents:
diff changeset
695 int d32,
a61af66fc99e Initial load
duke
parents:
diff changeset
696 RelocationHolder const& rspec,
a61af66fc99e Initial load
duke
parents:
diff changeset
697 int format)
a61af66fc99e Initial load
duke
parents:
diff changeset
698 {
a61af66fc99e Initial load
duke
parents:
diff changeset
699 #ifdef ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
700 if (rspec.reloc()->type() == relocInfo::oop_type &&
a61af66fc99e Initial load
duke
parents:
diff changeset
701 d32 != 0 && d32 != (intptr_t) Universe::non_oop_word()) {
989
148e5441d916 6863023: need non-perm oops in code cache for JSR 292
jrose
parents: 986
diff changeset
702 assert(oop((intptr_t)d32)->is_oop() && (ScavengeRootsInCode || !oop((intptr_t)d32)->is_scavengable()), "cannot embed scavengable oops in code");
0
a61af66fc99e Initial load
duke
parents:
diff changeset
703 }
a61af66fc99e Initial load
duke
parents:
diff changeset
704 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
705 cbuf.relocate(cbuf.inst_mark(), rspec, format);
a61af66fc99e Initial load
duke
parents:
diff changeset
706
a61af66fc99e Initial load
duke
parents:
diff changeset
707 *((int* )(cbuf.code_end())) = d32;
a61af66fc99e Initial load
duke
parents:
diff changeset
708 cbuf.set_code_end(cbuf.code_end() + 4);
a61af66fc99e Initial load
duke
parents:
diff changeset
709 }
a61af66fc99e Initial load
duke
parents:
diff changeset
710
a61af66fc99e Initial load
duke
parents:
diff changeset
711 void emit_d32_reloc(CodeBuffer& cbuf, address addr) {
a61af66fc99e Initial load
duke
parents:
diff changeset
712 address next_ip = cbuf.code_end() + 4;
a61af66fc99e Initial load
duke
parents:
diff changeset
713 emit_d32_reloc(cbuf, (int) (addr - next_ip),
a61af66fc99e Initial load
duke
parents:
diff changeset
714 external_word_Relocation::spec(addr),
a61af66fc99e Initial load
duke
parents:
diff changeset
715 RELOC_DISP32);
a61af66fc99e Initial load
duke
parents:
diff changeset
716 }
a61af66fc99e Initial load
duke
parents:
diff changeset
717
a61af66fc99e Initial load
duke
parents:
diff changeset
718
a61af66fc99e Initial load
duke
parents:
diff changeset
719 // emit 64 bit value and construct relocation entry from relocInfo::relocType
a61af66fc99e Initial load
duke
parents:
diff changeset
720 void emit_d64_reloc(CodeBuffer& cbuf,
a61af66fc99e Initial load
duke
parents:
diff changeset
721 int64_t d64,
a61af66fc99e Initial load
duke
parents:
diff changeset
722 relocInfo::relocType reloc,
a61af66fc99e Initial load
duke
parents:
diff changeset
723 int format)
a61af66fc99e Initial load
duke
parents:
diff changeset
724 {
a61af66fc99e Initial load
duke
parents:
diff changeset
725 cbuf.relocate(cbuf.inst_mark(), reloc, format);
a61af66fc99e Initial load
duke
parents:
diff changeset
726
a61af66fc99e Initial load
duke
parents:
diff changeset
727 *((int64_t*) (cbuf.code_end())) = d64;
a61af66fc99e Initial load
duke
parents:
diff changeset
728 cbuf.set_code_end(cbuf.code_end() + 8);
a61af66fc99e Initial load
duke
parents:
diff changeset
729 }
a61af66fc99e Initial load
duke
parents:
diff changeset
730
a61af66fc99e Initial load
duke
parents:
diff changeset
731 // emit 64 bit value and construct relocation entry from RelocationHolder
a61af66fc99e Initial load
duke
parents:
diff changeset
732 void emit_d64_reloc(CodeBuffer& cbuf,
a61af66fc99e Initial load
duke
parents:
diff changeset
733 int64_t d64,
a61af66fc99e Initial load
duke
parents:
diff changeset
734 RelocationHolder const& rspec,
a61af66fc99e Initial load
duke
parents:
diff changeset
735 int format)
a61af66fc99e Initial load
duke
parents:
diff changeset
736 {
a61af66fc99e Initial load
duke
parents:
diff changeset
737 #ifdef ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
738 if (rspec.reloc()->type() == relocInfo::oop_type &&
a61af66fc99e Initial load
duke
parents:
diff changeset
739 d64 != 0 && d64 != (int64_t) Universe::non_oop_word()) {
989
148e5441d916 6863023: need non-perm oops in code cache for JSR 292
jrose
parents: 986
diff changeset
740 assert(oop(d64)->is_oop() && (ScavengeRootsInCode || !oop(d64)->is_scavengable()),
148e5441d916 6863023: need non-perm oops in code cache for JSR 292
jrose
parents: 986
diff changeset
741 "cannot embed scavengable oops in code");
0
a61af66fc99e Initial load
duke
parents:
diff changeset
742 }
a61af66fc99e Initial load
duke
parents:
diff changeset
743 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
744 cbuf.relocate(cbuf.inst_mark(), rspec, format);
a61af66fc99e Initial load
duke
parents:
diff changeset
745
a61af66fc99e Initial load
duke
parents:
diff changeset
746 *((int64_t*) (cbuf.code_end())) = d64;
a61af66fc99e Initial load
duke
parents:
diff changeset
747 cbuf.set_code_end(cbuf.code_end() + 8);
a61af66fc99e Initial load
duke
parents:
diff changeset
748 }
a61af66fc99e Initial load
duke
parents:
diff changeset
749
a61af66fc99e Initial load
duke
parents:
diff changeset
750 // Access stack slot for load or store
a61af66fc99e Initial load
duke
parents:
diff changeset
751 void store_to_stackslot(CodeBuffer &cbuf, int opcode, int rm_field, int disp)
a61af66fc99e Initial load
duke
parents:
diff changeset
752 {
a61af66fc99e Initial load
duke
parents:
diff changeset
753 emit_opcode(cbuf, opcode); // (e.g., FILD [RSP+src])
a61af66fc99e Initial load
duke
parents:
diff changeset
754 if (-0x80 <= disp && disp < 0x80) {
a61af66fc99e Initial load
duke
parents:
diff changeset
755 emit_rm(cbuf, 0x01, rm_field, RSP_enc); // R/M byte
a61af66fc99e Initial load
duke
parents:
diff changeset
756 emit_rm(cbuf, 0x00, RSP_enc, RSP_enc); // SIB byte
a61af66fc99e Initial load
duke
parents:
diff changeset
757 emit_d8(cbuf, disp); // Displacement // R/M byte
a61af66fc99e Initial load
duke
parents:
diff changeset
758 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
759 emit_rm(cbuf, 0x02, rm_field, RSP_enc); // R/M byte
a61af66fc99e Initial load
duke
parents:
diff changeset
760 emit_rm(cbuf, 0x00, RSP_enc, RSP_enc); // SIB byte
a61af66fc99e Initial load
duke
parents:
diff changeset
761 emit_d32(cbuf, disp); // Displacement // R/M byte
a61af66fc99e Initial load
duke
parents:
diff changeset
762 }
a61af66fc99e Initial load
duke
parents:
diff changeset
763 }
a61af66fc99e Initial load
duke
parents:
diff changeset
764
a61af66fc99e Initial load
duke
parents:
diff changeset
765 // rRegI ereg, memory mem) %{ // emit_reg_mem
a61af66fc99e Initial load
duke
parents:
diff changeset
766 void encode_RegMem(CodeBuffer &cbuf,
a61af66fc99e Initial load
duke
parents:
diff changeset
767 int reg,
a61af66fc99e Initial load
duke
parents:
diff changeset
768 int base, int index, int scale, int disp, bool disp_is_oop)
a61af66fc99e Initial load
duke
parents:
diff changeset
769 {
a61af66fc99e Initial load
duke
parents:
diff changeset
770 assert(!disp_is_oop, "cannot have disp");
a61af66fc99e Initial load
duke
parents:
diff changeset
771 int regenc = reg & 7;
a61af66fc99e Initial load
duke
parents:
diff changeset
772 int baseenc = base & 7;
a61af66fc99e Initial load
duke
parents:
diff changeset
773 int indexenc = index & 7;
a61af66fc99e Initial load
duke
parents:
diff changeset
774
a61af66fc99e Initial load
duke
parents:
diff changeset
775 // There is no index & no scale, use form without SIB byte
a61af66fc99e Initial load
duke
parents:
diff changeset
776 if (index == 0x4 && scale == 0 && base != RSP_enc && base != R12_enc) {
a61af66fc99e Initial load
duke
parents:
diff changeset
777 // If no displacement, mode is 0x0; unless base is [RBP] or [R13]
a61af66fc99e Initial load
duke
parents:
diff changeset
778 if (disp == 0 && base != RBP_enc && base != R13_enc) {
a61af66fc99e Initial load
duke
parents:
diff changeset
779 emit_rm(cbuf, 0x0, regenc, baseenc); // *
a61af66fc99e Initial load
duke
parents:
diff changeset
780 } else if (-0x80 <= disp && disp < 0x80 && !disp_is_oop) {
a61af66fc99e Initial load
duke
parents:
diff changeset
781 // If 8-bit displacement, mode 0x1
a61af66fc99e Initial load
duke
parents:
diff changeset
782 emit_rm(cbuf, 0x1, regenc, baseenc); // *
a61af66fc99e Initial load
duke
parents:
diff changeset
783 emit_d8(cbuf, disp);
a61af66fc99e Initial load
duke
parents:
diff changeset
784 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
785 // If 32-bit displacement
a61af66fc99e Initial load
duke
parents:
diff changeset
786 if (base == -1) { // Special flag for absolute address
a61af66fc99e Initial load
duke
parents:
diff changeset
787 emit_rm(cbuf, 0x0, regenc, 0x5); // *
a61af66fc99e Initial load
duke
parents:
diff changeset
788 if (disp_is_oop) {
a61af66fc99e Initial load
duke
parents:
diff changeset
789 emit_d32_reloc(cbuf, disp, relocInfo::oop_type, RELOC_DISP32);
a61af66fc99e Initial load
duke
parents:
diff changeset
790 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
791 emit_d32(cbuf, disp);
a61af66fc99e Initial load
duke
parents:
diff changeset
792 }
a61af66fc99e Initial load
duke
parents:
diff changeset
793 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
794 // Normal base + offset
a61af66fc99e Initial load
duke
parents:
diff changeset
795 emit_rm(cbuf, 0x2, regenc, baseenc); // *
a61af66fc99e Initial load
duke
parents:
diff changeset
796 if (disp_is_oop) {
a61af66fc99e Initial load
duke
parents:
diff changeset
797 emit_d32_reloc(cbuf, disp, relocInfo::oop_type, RELOC_DISP32);
a61af66fc99e Initial load
duke
parents:
diff changeset
798 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
799 emit_d32(cbuf, disp);
a61af66fc99e Initial load
duke
parents:
diff changeset
800 }
a61af66fc99e Initial load
duke
parents:
diff changeset
801 }
a61af66fc99e Initial load
duke
parents:
diff changeset
802 }
a61af66fc99e Initial load
duke
parents:
diff changeset
803 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
804 // Else, encode with the SIB byte
a61af66fc99e Initial load
duke
parents:
diff changeset
805 // If no displacement, mode is 0x0; unless base is [RBP] or [R13]
a61af66fc99e Initial load
duke
parents:
diff changeset
806 if (disp == 0 && base != RBP_enc && base != R13_enc) {
a61af66fc99e Initial load
duke
parents:
diff changeset
807 // If no displacement
a61af66fc99e Initial load
duke
parents:
diff changeset
808 emit_rm(cbuf, 0x0, regenc, 0x4); // *
a61af66fc99e Initial load
duke
parents:
diff changeset
809 emit_rm(cbuf, scale, indexenc, baseenc);
a61af66fc99e Initial load
duke
parents:
diff changeset
810 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
811 if (-0x80 <= disp && disp < 0x80 && !disp_is_oop) {
a61af66fc99e Initial load
duke
parents:
diff changeset
812 // If 8-bit displacement, mode 0x1
a61af66fc99e Initial load
duke
parents:
diff changeset
813 emit_rm(cbuf, 0x1, regenc, 0x4); // *
a61af66fc99e Initial load
duke
parents:
diff changeset
814 emit_rm(cbuf, scale, indexenc, baseenc);
a61af66fc99e Initial load
duke
parents:
diff changeset
815 emit_d8(cbuf, disp);
a61af66fc99e Initial load
duke
parents:
diff changeset
816 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
817 // If 32-bit displacement
a61af66fc99e Initial load
duke
parents:
diff changeset
818 if (base == 0x04 ) {
a61af66fc99e Initial load
duke
parents:
diff changeset
819 emit_rm(cbuf, 0x2, regenc, 0x4);
a61af66fc99e Initial load
duke
parents:
diff changeset
820 emit_rm(cbuf, scale, indexenc, 0x04); // XXX is this valid???
a61af66fc99e Initial load
duke
parents:
diff changeset
821 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
822 emit_rm(cbuf, 0x2, regenc, 0x4);
a61af66fc99e Initial load
duke
parents:
diff changeset
823 emit_rm(cbuf, scale, indexenc, baseenc); // *
a61af66fc99e Initial load
duke
parents:
diff changeset
824 }
a61af66fc99e Initial load
duke
parents:
diff changeset
825 if (disp_is_oop) {
a61af66fc99e Initial load
duke
parents:
diff changeset
826 emit_d32_reloc(cbuf, disp, relocInfo::oop_type, RELOC_DISP32);
a61af66fc99e Initial load
duke
parents:
diff changeset
827 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
828 emit_d32(cbuf, disp);
a61af66fc99e Initial load
duke
parents:
diff changeset
829 }
a61af66fc99e Initial load
duke
parents:
diff changeset
830 }
a61af66fc99e Initial load
duke
parents:
diff changeset
831 }
a61af66fc99e Initial load
duke
parents:
diff changeset
832 }
a61af66fc99e Initial load
duke
parents:
diff changeset
833 }
a61af66fc99e Initial load
duke
parents:
diff changeset
834
a61af66fc99e Initial load
duke
parents:
diff changeset
835 void encode_copy(CodeBuffer &cbuf, int dstenc, int srcenc)
a61af66fc99e Initial load
duke
parents:
diff changeset
836 {
a61af66fc99e Initial load
duke
parents:
diff changeset
837 if (dstenc != srcenc) {
a61af66fc99e Initial load
duke
parents:
diff changeset
838 if (dstenc < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
839 if (srcenc >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
840 emit_opcode(cbuf, Assembler::REX_B);
a61af66fc99e Initial load
duke
parents:
diff changeset
841 srcenc -= 8;
a61af66fc99e Initial load
duke
parents:
diff changeset
842 }
a61af66fc99e Initial load
duke
parents:
diff changeset
843 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
844 if (srcenc < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
845 emit_opcode(cbuf, Assembler::REX_R);
a61af66fc99e Initial load
duke
parents:
diff changeset
846 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
847 emit_opcode(cbuf, Assembler::REX_RB);
a61af66fc99e Initial load
duke
parents:
diff changeset
848 srcenc -= 8;
a61af66fc99e Initial load
duke
parents:
diff changeset
849 }
a61af66fc99e Initial load
duke
parents:
diff changeset
850 dstenc -= 8;
a61af66fc99e Initial load
duke
parents:
diff changeset
851 }
a61af66fc99e Initial load
duke
parents:
diff changeset
852
a61af66fc99e Initial load
duke
parents:
diff changeset
853 emit_opcode(cbuf, 0x8B);
a61af66fc99e Initial load
duke
parents:
diff changeset
854 emit_rm(cbuf, 0x3, dstenc, srcenc);
a61af66fc99e Initial load
duke
parents:
diff changeset
855 }
a61af66fc99e Initial load
duke
parents:
diff changeset
856 }
a61af66fc99e Initial load
duke
parents:
diff changeset
857
a61af66fc99e Initial load
duke
parents:
diff changeset
858 void encode_CopyXD( CodeBuffer &cbuf, int dst_encoding, int src_encoding ) {
a61af66fc99e Initial load
duke
parents:
diff changeset
859 if( dst_encoding == src_encoding ) {
a61af66fc99e Initial load
duke
parents:
diff changeset
860 // reg-reg copy, use an empty encoding
a61af66fc99e Initial load
duke
parents:
diff changeset
861 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
862 MacroAssembler _masm(&cbuf);
a61af66fc99e Initial load
duke
parents:
diff changeset
863
a61af66fc99e Initial load
duke
parents:
diff changeset
864 __ movdqa(as_XMMRegister(dst_encoding), as_XMMRegister(src_encoding));
a61af66fc99e Initial load
duke
parents:
diff changeset
865 }
a61af66fc99e Initial load
duke
parents:
diff changeset
866 }
a61af66fc99e Initial load
duke
parents:
diff changeset
867
a61af66fc99e Initial load
duke
parents:
diff changeset
868
a61af66fc99e Initial load
duke
parents:
diff changeset
869 //=============================================================================
a61af66fc99e Initial load
duke
parents:
diff changeset
870 #ifndef PRODUCT
a61af66fc99e Initial load
duke
parents:
diff changeset
871 void MachPrologNode::format(PhaseRegAlloc* ra_, outputStream* st) const
a61af66fc99e Initial load
duke
parents:
diff changeset
872 {
a61af66fc99e Initial load
duke
parents:
diff changeset
873 Compile* C = ra_->C;
a61af66fc99e Initial load
duke
parents:
diff changeset
874
a61af66fc99e Initial load
duke
parents:
diff changeset
875 int framesize = C->frame_slots() << LogBytesPerInt;
a61af66fc99e Initial load
duke
parents:
diff changeset
876 assert((framesize & (StackAlignmentInBytes-1)) == 0, "frame size not aligned");
a61af66fc99e Initial load
duke
parents:
diff changeset
877 // Remove wordSize for return adr already pushed
a61af66fc99e Initial load
duke
parents:
diff changeset
878 // and another for the RBP we are going to save
a61af66fc99e Initial load
duke
parents:
diff changeset
879 framesize -= 2*wordSize;
a61af66fc99e Initial load
duke
parents:
diff changeset
880 bool need_nop = true;
a61af66fc99e Initial load
duke
parents:
diff changeset
881
a61af66fc99e Initial load
duke
parents:
diff changeset
882 // Calls to C2R adapters often do not accept exceptional returns.
a61af66fc99e Initial load
duke
parents:
diff changeset
883 // We require that their callers must bang for them. But be
a61af66fc99e Initial load
duke
parents:
diff changeset
884 // careful, because some VM calls (such as call site linkage) can
a61af66fc99e Initial load
duke
parents:
diff changeset
885 // use several kilobytes of stack. But the stack safety zone should
a61af66fc99e Initial load
duke
parents:
diff changeset
886 // account for that. See bugs 4446381, 4468289, 4497237.
a61af66fc99e Initial load
duke
parents:
diff changeset
887 if (C->need_stack_bang(framesize)) {
a61af66fc99e Initial load
duke
parents:
diff changeset
888 st->print_cr("# stack bang"); st->print("\t");
a61af66fc99e Initial load
duke
parents:
diff changeset
889 need_nop = false;
a61af66fc99e Initial load
duke
parents:
diff changeset
890 }
a61af66fc99e Initial load
duke
parents:
diff changeset
891 st->print_cr("pushq rbp"); st->print("\t");
a61af66fc99e Initial load
duke
parents:
diff changeset
892
a61af66fc99e Initial load
duke
parents:
diff changeset
893 if (VerifyStackAtCalls) {
a61af66fc99e Initial load
duke
parents:
diff changeset
894 // Majik cookie to verify stack depth
a61af66fc99e Initial load
duke
parents:
diff changeset
895 st->print_cr("pushq 0xffffffffbadb100d"
a61af66fc99e Initial load
duke
parents:
diff changeset
896 "\t# Majik cookie for stack depth check");
a61af66fc99e Initial load
duke
parents:
diff changeset
897 st->print("\t");
a61af66fc99e Initial load
duke
parents:
diff changeset
898 framesize -= wordSize; // Remove 2 for cookie
a61af66fc99e Initial load
duke
parents:
diff changeset
899 need_nop = false;
a61af66fc99e Initial load
duke
parents:
diff changeset
900 }
a61af66fc99e Initial load
duke
parents:
diff changeset
901
a61af66fc99e Initial load
duke
parents:
diff changeset
902 if (framesize) {
a61af66fc99e Initial load
duke
parents:
diff changeset
903 st->print("subq rsp, #%d\t# Create frame", framesize);
a61af66fc99e Initial load
duke
parents:
diff changeset
904 if (framesize < 0x80 && need_nop) {
a61af66fc99e Initial load
duke
parents:
diff changeset
905 st->print("\n\tnop\t# nop for patch_verified_entry");
a61af66fc99e Initial load
duke
parents:
diff changeset
906 }
a61af66fc99e Initial load
duke
parents:
diff changeset
907 }
a61af66fc99e Initial load
duke
parents:
diff changeset
908 }
a61af66fc99e Initial load
duke
parents:
diff changeset
909 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
910
a61af66fc99e Initial load
duke
parents:
diff changeset
911 void MachPrologNode::emit(CodeBuffer &cbuf, PhaseRegAlloc *ra_) const
a61af66fc99e Initial load
duke
parents:
diff changeset
912 {
a61af66fc99e Initial load
duke
parents:
diff changeset
913 Compile* C = ra_->C;
a61af66fc99e Initial load
duke
parents:
diff changeset
914
a61af66fc99e Initial load
duke
parents:
diff changeset
915 // WARNING: Initial instruction MUST be 5 bytes or longer so that
a61af66fc99e Initial load
duke
parents:
diff changeset
916 // NativeJump::patch_verified_entry will be able to patch out the entry
a61af66fc99e Initial load
duke
parents:
diff changeset
917 // code safely. The fldcw is ok at 6 bytes, the push to verify stack
a61af66fc99e Initial load
duke
parents:
diff changeset
918 // depth is ok at 5 bytes, the frame allocation can be either 3 or
a61af66fc99e Initial load
duke
parents:
diff changeset
919 // 6 bytes. So if we don't do the fldcw or the push then we must
a61af66fc99e Initial load
duke
parents:
diff changeset
920 // use the 6 byte frame allocation even if we have no frame. :-(
a61af66fc99e Initial load
duke
parents:
diff changeset
921 // If method sets FPU control word do it now
a61af66fc99e Initial load
duke
parents:
diff changeset
922
a61af66fc99e Initial load
duke
parents:
diff changeset
923 int framesize = C->frame_slots() << LogBytesPerInt;
a61af66fc99e Initial load
duke
parents:
diff changeset
924 assert((framesize & (StackAlignmentInBytes-1)) == 0, "frame size not aligned");
a61af66fc99e Initial load
duke
parents:
diff changeset
925 // Remove wordSize for return adr already pushed
a61af66fc99e Initial load
duke
parents:
diff changeset
926 // and another for the RBP we are going to save
a61af66fc99e Initial load
duke
parents:
diff changeset
927 framesize -= 2*wordSize;
a61af66fc99e Initial load
duke
parents:
diff changeset
928 bool need_nop = true;
a61af66fc99e Initial load
duke
parents:
diff changeset
929
a61af66fc99e Initial load
duke
parents:
diff changeset
930 // Calls to C2R adapters often do not accept exceptional returns.
a61af66fc99e Initial load
duke
parents:
diff changeset
931 // We require that their callers must bang for them. But be
a61af66fc99e Initial load
duke
parents:
diff changeset
932 // careful, because some VM calls (such as call site linkage) can
a61af66fc99e Initial load
duke
parents:
diff changeset
933 // use several kilobytes of stack. But the stack safety zone should
a61af66fc99e Initial load
duke
parents:
diff changeset
934 // account for that. See bugs 4446381, 4468289, 4497237.
a61af66fc99e Initial load
duke
parents:
diff changeset
935 if (C->need_stack_bang(framesize)) {
a61af66fc99e Initial load
duke
parents:
diff changeset
936 MacroAssembler masm(&cbuf);
a61af66fc99e Initial load
duke
parents:
diff changeset
937 masm.generate_stack_overflow_check(framesize);
a61af66fc99e Initial load
duke
parents:
diff changeset
938 need_nop = false;
a61af66fc99e Initial load
duke
parents:
diff changeset
939 }
a61af66fc99e Initial load
duke
parents:
diff changeset
940
a61af66fc99e Initial load
duke
parents:
diff changeset
941 // We always push rbp so that on return to interpreter rbp will be
a61af66fc99e Initial load
duke
parents:
diff changeset
942 // restored correctly and we can correct the stack.
a61af66fc99e Initial load
duke
parents:
diff changeset
943 emit_opcode(cbuf, 0x50 | RBP_enc);
a61af66fc99e Initial load
duke
parents:
diff changeset
944
a61af66fc99e Initial load
duke
parents:
diff changeset
945 if (VerifyStackAtCalls) {
a61af66fc99e Initial load
duke
parents:
diff changeset
946 // Majik cookie to verify stack depth
a61af66fc99e Initial load
duke
parents:
diff changeset
947 emit_opcode(cbuf, 0x68); // pushq (sign-extended) 0xbadb100d
a61af66fc99e Initial load
duke
parents:
diff changeset
948 emit_d32(cbuf, 0xbadb100d);
a61af66fc99e Initial load
duke
parents:
diff changeset
949 framesize -= wordSize; // Remove 2 for cookie
a61af66fc99e Initial load
duke
parents:
diff changeset
950 need_nop = false;
a61af66fc99e Initial load
duke
parents:
diff changeset
951 }
a61af66fc99e Initial load
duke
parents:
diff changeset
952
a61af66fc99e Initial load
duke
parents:
diff changeset
953 if (framesize) {
a61af66fc99e Initial load
duke
parents:
diff changeset
954 emit_opcode(cbuf, Assembler::REX_W);
a61af66fc99e Initial load
duke
parents:
diff changeset
955 if (framesize < 0x80) {
a61af66fc99e Initial load
duke
parents:
diff changeset
956 emit_opcode(cbuf, 0x83); // sub SP,#framesize
a61af66fc99e Initial load
duke
parents:
diff changeset
957 emit_rm(cbuf, 0x3, 0x05, RSP_enc);
a61af66fc99e Initial load
duke
parents:
diff changeset
958 emit_d8(cbuf, framesize);
a61af66fc99e Initial load
duke
parents:
diff changeset
959 if (need_nop) {
a61af66fc99e Initial load
duke
parents:
diff changeset
960 emit_opcode(cbuf, 0x90); // nop
a61af66fc99e Initial load
duke
parents:
diff changeset
961 }
a61af66fc99e Initial load
duke
parents:
diff changeset
962 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
963 emit_opcode(cbuf, 0x81); // sub SP,#framesize
a61af66fc99e Initial load
duke
parents:
diff changeset
964 emit_rm(cbuf, 0x3, 0x05, RSP_enc);
a61af66fc99e Initial load
duke
parents:
diff changeset
965 emit_d32(cbuf, framesize);
a61af66fc99e Initial load
duke
parents:
diff changeset
966 }
a61af66fc99e Initial load
duke
parents:
diff changeset
967 }
a61af66fc99e Initial load
duke
parents:
diff changeset
968
a61af66fc99e Initial load
duke
parents:
diff changeset
969 C->set_frame_complete(cbuf.code_end() - cbuf.code_begin());
a61af66fc99e Initial load
duke
parents:
diff changeset
970
a61af66fc99e Initial load
duke
parents:
diff changeset
971 #ifdef ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
972 if (VerifyStackAtCalls) {
a61af66fc99e Initial load
duke
parents:
diff changeset
973 Label L;
a61af66fc99e Initial load
duke
parents:
diff changeset
974 MacroAssembler masm(&cbuf);
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
975 masm.push(rax);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
976 masm.mov(rax, rsp);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
977 masm.andptr(rax, StackAlignmentInBytes-1);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
978 masm.cmpptr(rax, StackAlignmentInBytes-wordSize);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
979 masm.pop(rax);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
980 masm.jcc(Assembler::equal, L);
a61af66fc99e Initial load
duke
parents:
diff changeset
981 masm.stop("Stack is not properly aligned!");
a61af66fc99e Initial load
duke
parents:
diff changeset
982 masm.bind(L);
a61af66fc99e Initial load
duke
parents:
diff changeset
983 }
a61af66fc99e Initial load
duke
parents:
diff changeset
984 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
985 }
a61af66fc99e Initial load
duke
parents:
diff changeset
986
a61af66fc99e Initial load
duke
parents:
diff changeset
987 uint MachPrologNode::size(PhaseRegAlloc* ra_) const
a61af66fc99e Initial load
duke
parents:
diff changeset
988 {
a61af66fc99e Initial load
duke
parents:
diff changeset
989 return MachNode::size(ra_); // too many variables; just compute it
a61af66fc99e Initial load
duke
parents:
diff changeset
990 // the hard way
a61af66fc99e Initial load
duke
parents:
diff changeset
991 }
a61af66fc99e Initial load
duke
parents:
diff changeset
992
a61af66fc99e Initial load
duke
parents:
diff changeset
993 int MachPrologNode::reloc() const
a61af66fc99e Initial load
duke
parents:
diff changeset
994 {
a61af66fc99e Initial load
duke
parents:
diff changeset
995 return 0; // a large enough number
a61af66fc99e Initial load
duke
parents:
diff changeset
996 }
a61af66fc99e Initial load
duke
parents:
diff changeset
997
a61af66fc99e Initial load
duke
parents:
diff changeset
998 //=============================================================================
a61af66fc99e Initial load
duke
parents:
diff changeset
999 #ifndef PRODUCT
a61af66fc99e Initial load
duke
parents:
diff changeset
1000 void MachEpilogNode::format(PhaseRegAlloc* ra_, outputStream* st) const
a61af66fc99e Initial load
duke
parents:
diff changeset
1001 {
a61af66fc99e Initial load
duke
parents:
diff changeset
1002 Compile* C = ra_->C;
a61af66fc99e Initial load
duke
parents:
diff changeset
1003 int framesize = C->frame_slots() << LogBytesPerInt;
a61af66fc99e Initial load
duke
parents:
diff changeset
1004 assert((framesize & (StackAlignmentInBytes-1)) == 0, "frame size not aligned");
a61af66fc99e Initial load
duke
parents:
diff changeset
1005 // Remove word for return adr already pushed
a61af66fc99e Initial load
duke
parents:
diff changeset
1006 // and RBP
a61af66fc99e Initial load
duke
parents:
diff changeset
1007 framesize -= 2*wordSize;
a61af66fc99e Initial load
duke
parents:
diff changeset
1008
a61af66fc99e Initial load
duke
parents:
diff changeset
1009 if (framesize) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1010 st->print_cr("addq\trsp, %d\t# Destroy frame", framesize);
a61af66fc99e Initial load
duke
parents:
diff changeset
1011 st->print("\t");
a61af66fc99e Initial load
duke
parents:
diff changeset
1012 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1013
a61af66fc99e Initial load
duke
parents:
diff changeset
1014 st->print_cr("popq\trbp");
a61af66fc99e Initial load
duke
parents:
diff changeset
1015 if (do_polling() && C->is_method_compilation()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1016 st->print_cr("\ttestl\trax, [rip + #offset_to_poll_page]\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
1017 "# Safepoint: poll for GC");
a61af66fc99e Initial load
duke
parents:
diff changeset
1018 st->print("\t");
a61af66fc99e Initial load
duke
parents:
diff changeset
1019 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1020 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1021 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
1022
a61af66fc99e Initial load
duke
parents:
diff changeset
1023 void MachEpilogNode::emit(CodeBuffer& cbuf, PhaseRegAlloc* ra_) const
a61af66fc99e Initial load
duke
parents:
diff changeset
1024 {
a61af66fc99e Initial load
duke
parents:
diff changeset
1025 Compile* C = ra_->C;
a61af66fc99e Initial load
duke
parents:
diff changeset
1026 int framesize = C->frame_slots() << LogBytesPerInt;
a61af66fc99e Initial load
duke
parents:
diff changeset
1027 assert((framesize & (StackAlignmentInBytes-1)) == 0, "frame size not aligned");
a61af66fc99e Initial load
duke
parents:
diff changeset
1028 // Remove word for return adr already pushed
a61af66fc99e Initial load
duke
parents:
diff changeset
1029 // and RBP
a61af66fc99e Initial load
duke
parents:
diff changeset
1030 framesize -= 2*wordSize;
a61af66fc99e Initial load
duke
parents:
diff changeset
1031
a61af66fc99e Initial load
duke
parents:
diff changeset
1032 // Note that VerifyStackAtCalls' Majik cookie does not change the frame size popped here
a61af66fc99e Initial load
duke
parents:
diff changeset
1033
a61af66fc99e Initial load
duke
parents:
diff changeset
1034 if (framesize) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1035 emit_opcode(cbuf, Assembler::REX_W);
a61af66fc99e Initial load
duke
parents:
diff changeset
1036 if (framesize < 0x80) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1037 emit_opcode(cbuf, 0x83); // addq rsp, #framesize
a61af66fc99e Initial load
duke
parents:
diff changeset
1038 emit_rm(cbuf, 0x3, 0x00, RSP_enc);
a61af66fc99e Initial load
duke
parents:
diff changeset
1039 emit_d8(cbuf, framesize);
a61af66fc99e Initial load
duke
parents:
diff changeset
1040 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1041 emit_opcode(cbuf, 0x81); // addq rsp, #framesize
a61af66fc99e Initial load
duke
parents:
diff changeset
1042 emit_rm(cbuf, 0x3, 0x00, RSP_enc);
a61af66fc99e Initial load
duke
parents:
diff changeset
1043 emit_d32(cbuf, framesize);
a61af66fc99e Initial load
duke
parents:
diff changeset
1044 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1045 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1046
a61af66fc99e Initial load
duke
parents:
diff changeset
1047 // popq rbp
a61af66fc99e Initial load
duke
parents:
diff changeset
1048 emit_opcode(cbuf, 0x58 | RBP_enc);
a61af66fc99e Initial load
duke
parents:
diff changeset
1049
a61af66fc99e Initial load
duke
parents:
diff changeset
1050 if (do_polling() && C->is_method_compilation()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1051 // testl %rax, off(%rip) // Opcode + ModRM + Disp32 == 6 bytes
a61af66fc99e Initial load
duke
parents:
diff changeset
1052 // XXX reg_mem doesn't support RIP-relative addressing yet
a61af66fc99e Initial load
duke
parents:
diff changeset
1053 cbuf.set_inst_mark();
a61af66fc99e Initial load
duke
parents:
diff changeset
1054 cbuf.relocate(cbuf.inst_mark(), relocInfo::poll_return_type, 0); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
1055 emit_opcode(cbuf, 0x85); // testl
a61af66fc99e Initial load
duke
parents:
diff changeset
1056 emit_rm(cbuf, 0x0, RAX_enc, 0x5); // 00 rax 101 == 0x5
a61af66fc99e Initial load
duke
parents:
diff changeset
1057 // cbuf.inst_mark() is beginning of instruction
a61af66fc99e Initial load
duke
parents:
diff changeset
1058 emit_d32_reloc(cbuf, os::get_polling_page());
a61af66fc99e Initial load
duke
parents:
diff changeset
1059 // relocInfo::poll_return_type,
a61af66fc99e Initial load
duke
parents:
diff changeset
1060 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1061 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1062
a61af66fc99e Initial load
duke
parents:
diff changeset
1063 uint MachEpilogNode::size(PhaseRegAlloc* ra_) const
a61af66fc99e Initial load
duke
parents:
diff changeset
1064 {
a61af66fc99e Initial load
duke
parents:
diff changeset
1065 Compile* C = ra_->C;
a61af66fc99e Initial load
duke
parents:
diff changeset
1066 int framesize = C->frame_slots() << LogBytesPerInt;
a61af66fc99e Initial load
duke
parents:
diff changeset
1067 assert((framesize & (StackAlignmentInBytes-1)) == 0, "frame size not aligned");
a61af66fc99e Initial load
duke
parents:
diff changeset
1068 // Remove word for return adr already pushed
a61af66fc99e Initial load
duke
parents:
diff changeset
1069 // and RBP
a61af66fc99e Initial load
duke
parents:
diff changeset
1070 framesize -= 2*wordSize;
a61af66fc99e Initial load
duke
parents:
diff changeset
1071
a61af66fc99e Initial load
duke
parents:
diff changeset
1072 uint size = 0;
a61af66fc99e Initial load
duke
parents:
diff changeset
1073
a61af66fc99e Initial load
duke
parents:
diff changeset
1074 if (do_polling() && C->is_method_compilation()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1075 size += 6;
a61af66fc99e Initial load
duke
parents:
diff changeset
1076 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1077
a61af66fc99e Initial load
duke
parents:
diff changeset
1078 // count popq rbp
a61af66fc99e Initial load
duke
parents:
diff changeset
1079 size++;
a61af66fc99e Initial load
duke
parents:
diff changeset
1080
a61af66fc99e Initial load
duke
parents:
diff changeset
1081 if (framesize) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1082 if (framesize < 0x80) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1083 size += 4;
a61af66fc99e Initial load
duke
parents:
diff changeset
1084 } else if (framesize) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1085 size += 7;
a61af66fc99e Initial load
duke
parents:
diff changeset
1086 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1087 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1088
a61af66fc99e Initial load
duke
parents:
diff changeset
1089 return size;
a61af66fc99e Initial load
duke
parents:
diff changeset
1090 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1091
a61af66fc99e Initial load
duke
parents:
diff changeset
1092 int MachEpilogNode::reloc() const
a61af66fc99e Initial load
duke
parents:
diff changeset
1093 {
a61af66fc99e Initial load
duke
parents:
diff changeset
1094 return 2; // a large enough number
a61af66fc99e Initial load
duke
parents:
diff changeset
1095 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1096
a61af66fc99e Initial load
duke
parents:
diff changeset
1097 const Pipeline* MachEpilogNode::pipeline() const
a61af66fc99e Initial load
duke
parents:
diff changeset
1098 {
a61af66fc99e Initial load
duke
parents:
diff changeset
1099 return MachNode::pipeline_class();
a61af66fc99e Initial load
duke
parents:
diff changeset
1100 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1101
a61af66fc99e Initial load
duke
parents:
diff changeset
1102 int MachEpilogNode::safepoint_offset() const
a61af66fc99e Initial load
duke
parents:
diff changeset
1103 {
a61af66fc99e Initial load
duke
parents:
diff changeset
1104 return 0;
a61af66fc99e Initial load
duke
parents:
diff changeset
1105 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1106
a61af66fc99e Initial load
duke
parents:
diff changeset
1107 //=============================================================================
a61af66fc99e Initial load
duke
parents:
diff changeset
1108
a61af66fc99e Initial load
duke
parents:
diff changeset
1109 enum RC {
a61af66fc99e Initial load
duke
parents:
diff changeset
1110 rc_bad,
a61af66fc99e Initial load
duke
parents:
diff changeset
1111 rc_int,
a61af66fc99e Initial load
duke
parents:
diff changeset
1112 rc_float,
a61af66fc99e Initial load
duke
parents:
diff changeset
1113 rc_stack
a61af66fc99e Initial load
duke
parents:
diff changeset
1114 };
a61af66fc99e Initial load
duke
parents:
diff changeset
1115
a61af66fc99e Initial load
duke
parents:
diff changeset
1116 static enum RC rc_class(OptoReg::Name reg)
a61af66fc99e Initial load
duke
parents:
diff changeset
1117 {
a61af66fc99e Initial load
duke
parents:
diff changeset
1118 if( !OptoReg::is_valid(reg) ) return rc_bad;
a61af66fc99e Initial load
duke
parents:
diff changeset
1119
a61af66fc99e Initial load
duke
parents:
diff changeset
1120 if (OptoReg::is_stack(reg)) return rc_stack;
a61af66fc99e Initial load
duke
parents:
diff changeset
1121
a61af66fc99e Initial load
duke
parents:
diff changeset
1122 VMReg r = OptoReg::as_VMReg(reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
1123
a61af66fc99e Initial load
duke
parents:
diff changeset
1124 if (r->is_Register()) return rc_int;
a61af66fc99e Initial load
duke
parents:
diff changeset
1125
a61af66fc99e Initial load
duke
parents:
diff changeset
1126 assert(r->is_XMMRegister(), "must be");
a61af66fc99e Initial load
duke
parents:
diff changeset
1127 return rc_float;
a61af66fc99e Initial load
duke
parents:
diff changeset
1128 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1129
a61af66fc99e Initial load
duke
parents:
diff changeset
1130 uint MachSpillCopyNode::implementation(CodeBuffer* cbuf,
a61af66fc99e Initial load
duke
parents:
diff changeset
1131 PhaseRegAlloc* ra_,
a61af66fc99e Initial load
duke
parents:
diff changeset
1132 bool do_size,
a61af66fc99e Initial load
duke
parents:
diff changeset
1133 outputStream* st) const
a61af66fc99e Initial load
duke
parents:
diff changeset
1134 {
a61af66fc99e Initial load
duke
parents:
diff changeset
1135
a61af66fc99e Initial load
duke
parents:
diff changeset
1136 // Get registers to move
a61af66fc99e Initial load
duke
parents:
diff changeset
1137 OptoReg::Name src_second = ra_->get_reg_second(in(1));
a61af66fc99e Initial load
duke
parents:
diff changeset
1138 OptoReg::Name src_first = ra_->get_reg_first(in(1));
a61af66fc99e Initial load
duke
parents:
diff changeset
1139 OptoReg::Name dst_second = ra_->get_reg_second(this);
a61af66fc99e Initial load
duke
parents:
diff changeset
1140 OptoReg::Name dst_first = ra_->get_reg_first(this);
a61af66fc99e Initial load
duke
parents:
diff changeset
1141
a61af66fc99e Initial load
duke
parents:
diff changeset
1142 enum RC src_second_rc = rc_class(src_second);
a61af66fc99e Initial load
duke
parents:
diff changeset
1143 enum RC src_first_rc = rc_class(src_first);
a61af66fc99e Initial load
duke
parents:
diff changeset
1144 enum RC dst_second_rc = rc_class(dst_second);
a61af66fc99e Initial load
duke
parents:
diff changeset
1145 enum RC dst_first_rc = rc_class(dst_first);
a61af66fc99e Initial load
duke
parents:
diff changeset
1146
a61af66fc99e Initial load
duke
parents:
diff changeset
1147 assert(OptoReg::is_valid(src_first) && OptoReg::is_valid(dst_first),
a61af66fc99e Initial load
duke
parents:
diff changeset
1148 "must move at least 1 register" );
a61af66fc99e Initial load
duke
parents:
diff changeset
1149
a61af66fc99e Initial load
duke
parents:
diff changeset
1150 if (src_first == dst_first && src_second == dst_second) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1151 // Self copy, no move
a61af66fc99e Initial load
duke
parents:
diff changeset
1152 return 0;
a61af66fc99e Initial load
duke
parents:
diff changeset
1153 } else if (src_first_rc == rc_stack) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1154 // mem ->
a61af66fc99e Initial load
duke
parents:
diff changeset
1155 if (dst_first_rc == rc_stack) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1156 // mem -> mem
a61af66fc99e Initial load
duke
parents:
diff changeset
1157 assert(src_second != dst_first, "overlap");
a61af66fc99e Initial load
duke
parents:
diff changeset
1158 if ((src_first & 1) == 0 && src_first + 1 == src_second &&
a61af66fc99e Initial load
duke
parents:
diff changeset
1159 (dst_first & 1) == 0 && dst_first + 1 == dst_second) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1160 // 64-bit
a61af66fc99e Initial load
duke
parents:
diff changeset
1161 int src_offset = ra_->reg2offset(src_first);
a61af66fc99e Initial load
duke
parents:
diff changeset
1162 int dst_offset = ra_->reg2offset(dst_first);
a61af66fc99e Initial load
duke
parents:
diff changeset
1163 if (cbuf) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1164 emit_opcode(*cbuf, 0xFF);
a61af66fc99e Initial load
duke
parents:
diff changeset
1165 encode_RegMem(*cbuf, RSI_enc, RSP_enc, 0x4, 0, src_offset, false);
a61af66fc99e Initial load
duke
parents:
diff changeset
1166
a61af66fc99e Initial load
duke
parents:
diff changeset
1167 emit_opcode(*cbuf, 0x8F);
a61af66fc99e Initial load
duke
parents:
diff changeset
1168 encode_RegMem(*cbuf, RAX_enc, RSP_enc, 0x4, 0, dst_offset, false);
a61af66fc99e Initial load
duke
parents:
diff changeset
1169
a61af66fc99e Initial load
duke
parents:
diff changeset
1170 #ifndef PRODUCT
a61af66fc99e Initial load
duke
parents:
diff changeset
1171 } else if (!do_size) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1172 st->print("pushq [rsp + #%d]\t# 64-bit mem-mem spill\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
1173 "popq [rsp + #%d]",
a61af66fc99e Initial load
duke
parents:
diff changeset
1174 src_offset,
a61af66fc99e Initial load
duke
parents:
diff changeset
1175 dst_offset);
a61af66fc99e Initial load
duke
parents:
diff changeset
1176 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
1177 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1178 return
a61af66fc99e Initial load
duke
parents:
diff changeset
1179 3 + ((src_offset == 0) ? 0 : (src_offset < 0x80 ? 1 : 4)) +
a61af66fc99e Initial load
duke
parents:
diff changeset
1180 3 + ((dst_offset == 0) ? 0 : (dst_offset < 0x80 ? 1 : 4));
a61af66fc99e Initial load
duke
parents:
diff changeset
1181 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1182 // 32-bit
a61af66fc99e Initial load
duke
parents:
diff changeset
1183 assert(!((src_first & 1) == 0 && src_first + 1 == src_second), "no transform");
a61af66fc99e Initial load
duke
parents:
diff changeset
1184 assert(!((dst_first & 1) == 0 && dst_first + 1 == dst_second), "no transform");
a61af66fc99e Initial load
duke
parents:
diff changeset
1185 // No pushl/popl, so:
a61af66fc99e Initial load
duke
parents:
diff changeset
1186 int src_offset = ra_->reg2offset(src_first);
a61af66fc99e Initial load
duke
parents:
diff changeset
1187 int dst_offset = ra_->reg2offset(dst_first);
a61af66fc99e Initial load
duke
parents:
diff changeset
1188 if (cbuf) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1189 emit_opcode(*cbuf, Assembler::REX_W);
a61af66fc99e Initial load
duke
parents:
diff changeset
1190 emit_opcode(*cbuf, 0x89);
a61af66fc99e Initial load
duke
parents:
diff changeset
1191 emit_opcode(*cbuf, 0x44);
a61af66fc99e Initial load
duke
parents:
diff changeset
1192 emit_opcode(*cbuf, 0x24);
a61af66fc99e Initial load
duke
parents:
diff changeset
1193 emit_opcode(*cbuf, 0xF8);
a61af66fc99e Initial load
duke
parents:
diff changeset
1194
a61af66fc99e Initial load
duke
parents:
diff changeset
1195 emit_opcode(*cbuf, 0x8B);
a61af66fc99e Initial load
duke
parents:
diff changeset
1196 encode_RegMem(*cbuf,
a61af66fc99e Initial load
duke
parents:
diff changeset
1197 RAX_enc,
a61af66fc99e Initial load
duke
parents:
diff changeset
1198 RSP_enc, 0x4, 0, src_offset,
a61af66fc99e Initial load
duke
parents:
diff changeset
1199 false);
a61af66fc99e Initial load
duke
parents:
diff changeset
1200
a61af66fc99e Initial load
duke
parents:
diff changeset
1201 emit_opcode(*cbuf, 0x89);
a61af66fc99e Initial load
duke
parents:
diff changeset
1202 encode_RegMem(*cbuf,
a61af66fc99e Initial load
duke
parents:
diff changeset
1203 RAX_enc,
a61af66fc99e Initial load
duke
parents:
diff changeset
1204 RSP_enc, 0x4, 0, dst_offset,
a61af66fc99e Initial load
duke
parents:
diff changeset
1205 false);
a61af66fc99e Initial load
duke
parents:
diff changeset
1206
a61af66fc99e Initial load
duke
parents:
diff changeset
1207 emit_opcode(*cbuf, Assembler::REX_W);
a61af66fc99e Initial load
duke
parents:
diff changeset
1208 emit_opcode(*cbuf, 0x8B);
a61af66fc99e Initial load
duke
parents:
diff changeset
1209 emit_opcode(*cbuf, 0x44);
a61af66fc99e Initial load
duke
parents:
diff changeset
1210 emit_opcode(*cbuf, 0x24);
a61af66fc99e Initial load
duke
parents:
diff changeset
1211 emit_opcode(*cbuf, 0xF8);
a61af66fc99e Initial load
duke
parents:
diff changeset
1212
a61af66fc99e Initial load
duke
parents:
diff changeset
1213 #ifndef PRODUCT
a61af66fc99e Initial load
duke
parents:
diff changeset
1214 } else if (!do_size) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1215 st->print("movq [rsp - #8], rax\t# 32-bit mem-mem spill\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
1216 "movl rax, [rsp + #%d]\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
1217 "movl [rsp + #%d], rax\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
1218 "movq rax, [rsp - #8]",
a61af66fc99e Initial load
duke
parents:
diff changeset
1219 src_offset,
a61af66fc99e Initial load
duke
parents:
diff changeset
1220 dst_offset);
a61af66fc99e Initial load
duke
parents:
diff changeset
1221 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
1222 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1223 return
a61af66fc99e Initial load
duke
parents:
diff changeset
1224 5 + // movq
a61af66fc99e Initial load
duke
parents:
diff changeset
1225 3 + ((src_offset == 0) ? 0 : (src_offset < 0x80 ? 1 : 4)) + // movl
a61af66fc99e Initial load
duke
parents:
diff changeset
1226 3 + ((dst_offset == 0) ? 0 : (dst_offset < 0x80 ? 1 : 4)) + // movl
a61af66fc99e Initial load
duke
parents:
diff changeset
1227 5; // movq
a61af66fc99e Initial load
duke
parents:
diff changeset
1228 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1229 } else if (dst_first_rc == rc_int) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1230 // mem -> gpr
a61af66fc99e Initial load
duke
parents:
diff changeset
1231 if ((src_first & 1) == 0 && src_first + 1 == src_second &&
a61af66fc99e Initial load
duke
parents:
diff changeset
1232 (dst_first & 1) == 0 && dst_first + 1 == dst_second) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1233 // 64-bit
a61af66fc99e Initial load
duke
parents:
diff changeset
1234 int offset = ra_->reg2offset(src_first);
a61af66fc99e Initial load
duke
parents:
diff changeset
1235 if (cbuf) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1236 if (Matcher::_regEncode[dst_first] < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1237 emit_opcode(*cbuf, Assembler::REX_W);
a61af66fc99e Initial load
duke
parents:
diff changeset
1238 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1239 emit_opcode(*cbuf, Assembler::REX_WR);
a61af66fc99e Initial load
duke
parents:
diff changeset
1240 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1241 emit_opcode(*cbuf, 0x8B);
a61af66fc99e Initial load
duke
parents:
diff changeset
1242 encode_RegMem(*cbuf,
a61af66fc99e Initial load
duke
parents:
diff changeset
1243 Matcher::_regEncode[dst_first],
a61af66fc99e Initial load
duke
parents:
diff changeset
1244 RSP_enc, 0x4, 0, offset,
a61af66fc99e Initial load
duke
parents:
diff changeset
1245 false);
a61af66fc99e Initial load
duke
parents:
diff changeset
1246 #ifndef PRODUCT
a61af66fc99e Initial load
duke
parents:
diff changeset
1247 } else if (!do_size) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1248 st->print("movq %s, [rsp + #%d]\t# spill",
a61af66fc99e Initial load
duke
parents:
diff changeset
1249 Matcher::regName[dst_first],
a61af66fc99e Initial load
duke
parents:
diff changeset
1250 offset);
a61af66fc99e Initial load
duke
parents:
diff changeset
1251 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
1252 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1253 return
a61af66fc99e Initial load
duke
parents:
diff changeset
1254 ((offset == 0) ? 0 : (offset < 0x80 ? 1 : 4)) + 4; // REX
a61af66fc99e Initial load
duke
parents:
diff changeset
1255 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1256 // 32-bit
a61af66fc99e Initial load
duke
parents:
diff changeset
1257 assert(!((src_first & 1) == 0 && src_first + 1 == src_second), "no transform");
a61af66fc99e Initial load
duke
parents:
diff changeset
1258 assert(!((dst_first & 1) == 0 && dst_first + 1 == dst_second), "no transform");
a61af66fc99e Initial load
duke
parents:
diff changeset
1259 int offset = ra_->reg2offset(src_first);
a61af66fc99e Initial load
duke
parents:
diff changeset
1260 if (cbuf) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1261 if (Matcher::_regEncode[dst_first] >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1262 emit_opcode(*cbuf, Assembler::REX_R);
a61af66fc99e Initial load
duke
parents:
diff changeset
1263 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1264 emit_opcode(*cbuf, 0x8B);
a61af66fc99e Initial load
duke
parents:
diff changeset
1265 encode_RegMem(*cbuf,
a61af66fc99e Initial load
duke
parents:
diff changeset
1266 Matcher::_regEncode[dst_first],
a61af66fc99e Initial load
duke
parents:
diff changeset
1267 RSP_enc, 0x4, 0, offset,
a61af66fc99e Initial load
duke
parents:
diff changeset
1268 false);
a61af66fc99e Initial load
duke
parents:
diff changeset
1269 #ifndef PRODUCT
a61af66fc99e Initial load
duke
parents:
diff changeset
1270 } else if (!do_size) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1271 st->print("movl %s, [rsp + #%d]\t# spill",
a61af66fc99e Initial load
duke
parents:
diff changeset
1272 Matcher::regName[dst_first],
a61af66fc99e Initial load
duke
parents:
diff changeset
1273 offset);
a61af66fc99e Initial load
duke
parents:
diff changeset
1274 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
1275 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1276 return
a61af66fc99e Initial load
duke
parents:
diff changeset
1277 ((offset == 0) ? 0 : (offset < 0x80 ? 1 : 4)) +
a61af66fc99e Initial load
duke
parents:
diff changeset
1278 ((Matcher::_regEncode[dst_first] < 8)
a61af66fc99e Initial load
duke
parents:
diff changeset
1279 ? 3
a61af66fc99e Initial load
duke
parents:
diff changeset
1280 : 4); // REX
a61af66fc99e Initial load
duke
parents:
diff changeset
1281 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1282 } else if (dst_first_rc == rc_float) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1283 // mem-> xmm
a61af66fc99e Initial load
duke
parents:
diff changeset
1284 if ((src_first & 1) == 0 && src_first + 1 == src_second &&
a61af66fc99e Initial load
duke
parents:
diff changeset
1285 (dst_first & 1) == 0 && dst_first + 1 == dst_second) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1286 // 64-bit
a61af66fc99e Initial load
duke
parents:
diff changeset
1287 int offset = ra_->reg2offset(src_first);
a61af66fc99e Initial load
duke
parents:
diff changeset
1288 if (cbuf) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1289 emit_opcode(*cbuf, UseXmmLoadAndClearUpper ? 0xF2 : 0x66);
a61af66fc99e Initial load
duke
parents:
diff changeset
1290 if (Matcher::_regEncode[dst_first] >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1291 emit_opcode(*cbuf, Assembler::REX_R);
a61af66fc99e Initial load
duke
parents:
diff changeset
1292 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1293 emit_opcode(*cbuf, 0x0F);
a61af66fc99e Initial load
duke
parents:
diff changeset
1294 emit_opcode(*cbuf, UseXmmLoadAndClearUpper ? 0x10 : 0x12);
a61af66fc99e Initial load
duke
parents:
diff changeset
1295 encode_RegMem(*cbuf,
a61af66fc99e Initial load
duke
parents:
diff changeset
1296 Matcher::_regEncode[dst_first],
a61af66fc99e Initial load
duke
parents:
diff changeset
1297 RSP_enc, 0x4, 0, offset,
a61af66fc99e Initial load
duke
parents:
diff changeset
1298 false);
a61af66fc99e Initial load
duke
parents:
diff changeset
1299 #ifndef PRODUCT
a61af66fc99e Initial load
duke
parents:
diff changeset
1300 } else if (!do_size) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1301 st->print("%s %s, [rsp + #%d]\t# spill",
a61af66fc99e Initial load
duke
parents:
diff changeset
1302 UseXmmLoadAndClearUpper ? "movsd " : "movlpd",
a61af66fc99e Initial load
duke
parents:
diff changeset
1303 Matcher::regName[dst_first],
a61af66fc99e Initial load
duke
parents:
diff changeset
1304 offset);
a61af66fc99e Initial load
duke
parents:
diff changeset
1305 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
1306 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1307 return
a61af66fc99e Initial load
duke
parents:
diff changeset
1308 ((offset == 0) ? 0 : (offset < 0x80 ? 1 : 4)) +
a61af66fc99e Initial load
duke
parents:
diff changeset
1309 ((Matcher::_regEncode[dst_first] < 8)
a61af66fc99e Initial load
duke
parents:
diff changeset
1310 ? 5
a61af66fc99e Initial load
duke
parents:
diff changeset
1311 : 6); // REX
a61af66fc99e Initial load
duke
parents:
diff changeset
1312 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1313 // 32-bit
a61af66fc99e Initial load
duke
parents:
diff changeset
1314 assert(!((src_first & 1) == 0 && src_first + 1 == src_second), "no transform");
a61af66fc99e Initial load
duke
parents:
diff changeset
1315 assert(!((dst_first & 1) == 0 && dst_first + 1 == dst_second), "no transform");
a61af66fc99e Initial load
duke
parents:
diff changeset
1316 int offset = ra_->reg2offset(src_first);
a61af66fc99e Initial load
duke
parents:
diff changeset
1317 if (cbuf) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1318 emit_opcode(*cbuf, 0xF3);
a61af66fc99e Initial load
duke
parents:
diff changeset
1319 if (Matcher::_regEncode[dst_first] >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1320 emit_opcode(*cbuf, Assembler::REX_R);
a61af66fc99e Initial load
duke
parents:
diff changeset
1321 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1322 emit_opcode(*cbuf, 0x0F);
a61af66fc99e Initial load
duke
parents:
diff changeset
1323 emit_opcode(*cbuf, 0x10);
a61af66fc99e Initial load
duke
parents:
diff changeset
1324 encode_RegMem(*cbuf,
a61af66fc99e Initial load
duke
parents:
diff changeset
1325 Matcher::_regEncode[dst_first],
a61af66fc99e Initial load
duke
parents:
diff changeset
1326 RSP_enc, 0x4, 0, offset,
a61af66fc99e Initial load
duke
parents:
diff changeset
1327 false);
a61af66fc99e Initial load
duke
parents:
diff changeset
1328 #ifndef PRODUCT
a61af66fc99e Initial load
duke
parents:
diff changeset
1329 } else if (!do_size) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1330 st->print("movss %s, [rsp + #%d]\t# spill",
a61af66fc99e Initial load
duke
parents:
diff changeset
1331 Matcher::regName[dst_first],
a61af66fc99e Initial load
duke
parents:
diff changeset
1332 offset);
a61af66fc99e Initial load
duke
parents:
diff changeset
1333 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
1334 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1335 return
a61af66fc99e Initial load
duke
parents:
diff changeset
1336 ((offset == 0) ? 0 : (offset < 0x80 ? 1 : 4)) +
a61af66fc99e Initial load
duke
parents:
diff changeset
1337 ((Matcher::_regEncode[dst_first] < 8)
a61af66fc99e Initial load
duke
parents:
diff changeset
1338 ? 5
a61af66fc99e Initial load
duke
parents:
diff changeset
1339 : 6); // REX
a61af66fc99e Initial load
duke
parents:
diff changeset
1340 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1341 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1342 } else if (src_first_rc == rc_int) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1343 // gpr ->
a61af66fc99e Initial load
duke
parents:
diff changeset
1344 if (dst_first_rc == rc_stack) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1345 // gpr -> mem
a61af66fc99e Initial load
duke
parents:
diff changeset
1346 if ((src_first & 1) == 0 && src_first + 1 == src_second &&
a61af66fc99e Initial load
duke
parents:
diff changeset
1347 (dst_first & 1) == 0 && dst_first + 1 == dst_second) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1348 // 64-bit
a61af66fc99e Initial load
duke
parents:
diff changeset
1349 int offset = ra_->reg2offset(dst_first);
a61af66fc99e Initial load
duke
parents:
diff changeset
1350 if (cbuf) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1351 if (Matcher::_regEncode[src_first] < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1352 emit_opcode(*cbuf, Assembler::REX_W);
a61af66fc99e Initial load
duke
parents:
diff changeset
1353 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1354 emit_opcode(*cbuf, Assembler::REX_WR);
a61af66fc99e Initial load
duke
parents:
diff changeset
1355 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1356 emit_opcode(*cbuf, 0x89);
a61af66fc99e Initial load
duke
parents:
diff changeset
1357 encode_RegMem(*cbuf,
a61af66fc99e Initial load
duke
parents:
diff changeset
1358 Matcher::_regEncode[src_first],
a61af66fc99e Initial load
duke
parents:
diff changeset
1359 RSP_enc, 0x4, 0, offset,
a61af66fc99e Initial load
duke
parents:
diff changeset
1360 false);
a61af66fc99e Initial load
duke
parents:
diff changeset
1361 #ifndef PRODUCT
a61af66fc99e Initial load
duke
parents:
diff changeset
1362 } else if (!do_size) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1363 st->print("movq [rsp + #%d], %s\t# spill",
a61af66fc99e Initial load
duke
parents:
diff changeset
1364 offset,
a61af66fc99e Initial load
duke
parents:
diff changeset
1365 Matcher::regName[src_first]);
a61af66fc99e Initial load
duke
parents:
diff changeset
1366 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
1367 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1368 return ((offset == 0) ? 0 : (offset < 0x80 ? 1 : 4)) + 4; // REX
a61af66fc99e Initial load
duke
parents:
diff changeset
1369 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1370 // 32-bit
a61af66fc99e Initial load
duke
parents:
diff changeset
1371 assert(!((src_first & 1) == 0 && src_first + 1 == src_second), "no transform");
a61af66fc99e Initial load
duke
parents:
diff changeset
1372 assert(!((dst_first & 1) == 0 && dst_first + 1 == dst_second), "no transform");
a61af66fc99e Initial load
duke
parents:
diff changeset
1373 int offset = ra_->reg2offset(dst_first);
a61af66fc99e Initial load
duke
parents:
diff changeset
1374 if (cbuf) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1375 if (Matcher::_regEncode[src_first] >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1376 emit_opcode(*cbuf, Assembler::REX_R);
a61af66fc99e Initial load
duke
parents:
diff changeset
1377 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1378 emit_opcode(*cbuf, 0x89);
a61af66fc99e Initial load
duke
parents:
diff changeset
1379 encode_RegMem(*cbuf,
a61af66fc99e Initial load
duke
parents:
diff changeset
1380 Matcher::_regEncode[src_first],
a61af66fc99e Initial load
duke
parents:
diff changeset
1381 RSP_enc, 0x4, 0, offset,
a61af66fc99e Initial load
duke
parents:
diff changeset
1382 false);
a61af66fc99e Initial load
duke
parents:
diff changeset
1383 #ifndef PRODUCT
a61af66fc99e Initial load
duke
parents:
diff changeset
1384 } else if (!do_size) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1385 st->print("movl [rsp + #%d], %s\t# spill",
a61af66fc99e Initial load
duke
parents:
diff changeset
1386 offset,
a61af66fc99e Initial load
duke
parents:
diff changeset
1387 Matcher::regName[src_first]);
a61af66fc99e Initial load
duke
parents:
diff changeset
1388 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
1389 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1390 return
a61af66fc99e Initial load
duke
parents:
diff changeset
1391 ((offset == 0) ? 0 : (offset < 0x80 ? 1 : 4)) +
a61af66fc99e Initial load
duke
parents:
diff changeset
1392 ((Matcher::_regEncode[src_first] < 8)
a61af66fc99e Initial load
duke
parents:
diff changeset
1393 ? 3
a61af66fc99e Initial load
duke
parents:
diff changeset
1394 : 4); // REX
a61af66fc99e Initial load
duke
parents:
diff changeset
1395 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1396 } else if (dst_first_rc == rc_int) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1397 // gpr -> gpr
a61af66fc99e Initial load
duke
parents:
diff changeset
1398 if ((src_first & 1) == 0 && src_first + 1 == src_second &&
a61af66fc99e Initial load
duke
parents:
diff changeset
1399 (dst_first & 1) == 0 && dst_first + 1 == dst_second) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1400 // 64-bit
a61af66fc99e Initial load
duke
parents:
diff changeset
1401 if (cbuf) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1402 if (Matcher::_regEncode[dst_first] < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1403 if (Matcher::_regEncode[src_first] < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1404 emit_opcode(*cbuf, Assembler::REX_W);
a61af66fc99e Initial load
duke
parents:
diff changeset
1405 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1406 emit_opcode(*cbuf, Assembler::REX_WB);
a61af66fc99e Initial load
duke
parents:
diff changeset
1407 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1408 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1409 if (Matcher::_regEncode[src_first] < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1410 emit_opcode(*cbuf, Assembler::REX_WR);
a61af66fc99e Initial load
duke
parents:
diff changeset
1411 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1412 emit_opcode(*cbuf, Assembler::REX_WRB);
a61af66fc99e Initial load
duke
parents:
diff changeset
1413 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1414 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1415 emit_opcode(*cbuf, 0x8B);
a61af66fc99e Initial load
duke
parents:
diff changeset
1416 emit_rm(*cbuf, 0x3,
a61af66fc99e Initial load
duke
parents:
diff changeset
1417 Matcher::_regEncode[dst_first] & 7,
a61af66fc99e Initial load
duke
parents:
diff changeset
1418 Matcher::_regEncode[src_first] & 7);
a61af66fc99e Initial load
duke
parents:
diff changeset
1419 #ifndef PRODUCT
a61af66fc99e Initial load
duke
parents:
diff changeset
1420 } else if (!do_size) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1421 st->print("movq %s, %s\t# spill",
a61af66fc99e Initial load
duke
parents:
diff changeset
1422 Matcher::regName[dst_first],
a61af66fc99e Initial load
duke
parents:
diff changeset
1423 Matcher::regName[src_first]);
a61af66fc99e Initial load
duke
parents:
diff changeset
1424 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
1425 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1426 return 3; // REX
a61af66fc99e Initial load
duke
parents:
diff changeset
1427 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1428 // 32-bit
a61af66fc99e Initial load
duke
parents:
diff changeset
1429 assert(!((src_first & 1) == 0 && src_first + 1 == src_second), "no transform");
a61af66fc99e Initial load
duke
parents:
diff changeset
1430 assert(!((dst_first & 1) == 0 && dst_first + 1 == dst_second), "no transform");
a61af66fc99e Initial load
duke
parents:
diff changeset
1431 if (cbuf) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1432 if (Matcher::_regEncode[dst_first] < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1433 if (Matcher::_regEncode[src_first] >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1434 emit_opcode(*cbuf, Assembler::REX_B);
a61af66fc99e Initial load
duke
parents:
diff changeset
1435 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1436 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1437 if (Matcher::_regEncode[src_first] < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1438 emit_opcode(*cbuf, Assembler::REX_R);
a61af66fc99e Initial load
duke
parents:
diff changeset
1439 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1440 emit_opcode(*cbuf, Assembler::REX_RB);
a61af66fc99e Initial load
duke
parents:
diff changeset
1441 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1442 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1443 emit_opcode(*cbuf, 0x8B);
a61af66fc99e Initial load
duke
parents:
diff changeset
1444 emit_rm(*cbuf, 0x3,
a61af66fc99e Initial load
duke
parents:
diff changeset
1445 Matcher::_regEncode[dst_first] & 7,
a61af66fc99e Initial load
duke
parents:
diff changeset
1446 Matcher::_regEncode[src_first] & 7);
a61af66fc99e Initial load
duke
parents:
diff changeset
1447 #ifndef PRODUCT
a61af66fc99e Initial load
duke
parents:
diff changeset
1448 } else if (!do_size) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1449 st->print("movl %s, %s\t# spill",
a61af66fc99e Initial load
duke
parents:
diff changeset
1450 Matcher::regName[dst_first],
a61af66fc99e Initial load
duke
parents:
diff changeset
1451 Matcher::regName[src_first]);
a61af66fc99e Initial load
duke
parents:
diff changeset
1452 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
1453 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1454 return
a61af66fc99e Initial load
duke
parents:
diff changeset
1455 (Matcher::_regEncode[src_first] < 8 && Matcher::_regEncode[dst_first] < 8)
a61af66fc99e Initial load
duke
parents:
diff changeset
1456 ? 2
a61af66fc99e Initial load
duke
parents:
diff changeset
1457 : 3; // REX
a61af66fc99e Initial load
duke
parents:
diff changeset
1458 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1459 } else if (dst_first_rc == rc_float) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1460 // gpr -> xmm
a61af66fc99e Initial load
duke
parents:
diff changeset
1461 if ((src_first & 1) == 0 && src_first + 1 == src_second &&
a61af66fc99e Initial load
duke
parents:
diff changeset
1462 (dst_first & 1) == 0 && dst_first + 1 == dst_second) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1463 // 64-bit
a61af66fc99e Initial load
duke
parents:
diff changeset
1464 if (cbuf) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1465 emit_opcode(*cbuf, 0x66);
a61af66fc99e Initial load
duke
parents:
diff changeset
1466 if (Matcher::_regEncode[dst_first] < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1467 if (Matcher::_regEncode[src_first] < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1468 emit_opcode(*cbuf, Assembler::REX_W);
a61af66fc99e Initial load
duke
parents:
diff changeset
1469 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1470 emit_opcode(*cbuf, Assembler::REX_WB);
a61af66fc99e Initial load
duke
parents:
diff changeset
1471 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1472 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1473 if (Matcher::_regEncode[src_first] < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1474 emit_opcode(*cbuf, Assembler::REX_WR);
a61af66fc99e Initial load
duke
parents:
diff changeset
1475 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1476 emit_opcode(*cbuf, Assembler::REX_WRB);
a61af66fc99e Initial load
duke
parents:
diff changeset
1477 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1478 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1479 emit_opcode(*cbuf, 0x0F);
a61af66fc99e Initial load
duke
parents:
diff changeset
1480 emit_opcode(*cbuf, 0x6E);
a61af66fc99e Initial load
duke
parents:
diff changeset
1481 emit_rm(*cbuf, 0x3,
a61af66fc99e Initial load
duke
parents:
diff changeset
1482 Matcher::_regEncode[dst_first] & 7,
a61af66fc99e Initial load
duke
parents:
diff changeset
1483 Matcher::_regEncode[src_first] & 7);
a61af66fc99e Initial load
duke
parents:
diff changeset
1484 #ifndef PRODUCT
a61af66fc99e Initial load
duke
parents:
diff changeset
1485 } else if (!do_size) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1486 st->print("movdq %s, %s\t# spill",
a61af66fc99e Initial load
duke
parents:
diff changeset
1487 Matcher::regName[dst_first],
a61af66fc99e Initial load
duke
parents:
diff changeset
1488 Matcher::regName[src_first]);
a61af66fc99e Initial load
duke
parents:
diff changeset
1489 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
1490 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1491 return 5; // REX
a61af66fc99e Initial load
duke
parents:
diff changeset
1492 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1493 // 32-bit
a61af66fc99e Initial load
duke
parents:
diff changeset
1494 assert(!((src_first & 1) == 0 && src_first + 1 == src_second), "no transform");
a61af66fc99e Initial load
duke
parents:
diff changeset
1495 assert(!((dst_first & 1) == 0 && dst_first + 1 == dst_second), "no transform");
a61af66fc99e Initial load
duke
parents:
diff changeset
1496 if (cbuf) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1497 emit_opcode(*cbuf, 0x66);
a61af66fc99e Initial load
duke
parents:
diff changeset
1498 if (Matcher::_regEncode[dst_first] < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1499 if (Matcher::_regEncode[src_first] >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1500 emit_opcode(*cbuf, Assembler::REX_B);
a61af66fc99e Initial load
duke
parents:
diff changeset
1501 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1502 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1503 if (Matcher::_regEncode[src_first] < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1504 emit_opcode(*cbuf, Assembler::REX_R);
a61af66fc99e Initial load
duke
parents:
diff changeset
1505 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1506 emit_opcode(*cbuf, Assembler::REX_RB);
a61af66fc99e Initial load
duke
parents:
diff changeset
1507 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1508 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1509 emit_opcode(*cbuf, 0x0F);
a61af66fc99e Initial load
duke
parents:
diff changeset
1510 emit_opcode(*cbuf, 0x6E);
a61af66fc99e Initial load
duke
parents:
diff changeset
1511 emit_rm(*cbuf, 0x3,
a61af66fc99e Initial load
duke
parents:
diff changeset
1512 Matcher::_regEncode[dst_first] & 7,
a61af66fc99e Initial load
duke
parents:
diff changeset
1513 Matcher::_regEncode[src_first] & 7);
a61af66fc99e Initial load
duke
parents:
diff changeset
1514 #ifndef PRODUCT
a61af66fc99e Initial load
duke
parents:
diff changeset
1515 } else if (!do_size) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1516 st->print("movdl %s, %s\t# spill",
a61af66fc99e Initial load
duke
parents:
diff changeset
1517 Matcher::regName[dst_first],
a61af66fc99e Initial load
duke
parents:
diff changeset
1518 Matcher::regName[src_first]);
a61af66fc99e Initial load
duke
parents:
diff changeset
1519 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
1520 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1521 return
a61af66fc99e Initial load
duke
parents:
diff changeset
1522 (Matcher::_regEncode[src_first] < 8 && Matcher::_regEncode[dst_first] < 8)
a61af66fc99e Initial load
duke
parents:
diff changeset
1523 ? 4
a61af66fc99e Initial load
duke
parents:
diff changeset
1524 : 5; // REX
a61af66fc99e Initial load
duke
parents:
diff changeset
1525 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1526 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1527 } else if (src_first_rc == rc_float) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1528 // xmm ->
a61af66fc99e Initial load
duke
parents:
diff changeset
1529 if (dst_first_rc == rc_stack) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1530 // xmm -> mem
a61af66fc99e Initial load
duke
parents:
diff changeset
1531 if ((src_first & 1) == 0 && src_first + 1 == src_second &&
a61af66fc99e Initial load
duke
parents:
diff changeset
1532 (dst_first & 1) == 0 && dst_first + 1 == dst_second) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1533 // 64-bit
a61af66fc99e Initial load
duke
parents:
diff changeset
1534 int offset = ra_->reg2offset(dst_first);
a61af66fc99e Initial load
duke
parents:
diff changeset
1535 if (cbuf) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1536 emit_opcode(*cbuf, 0xF2);
a61af66fc99e Initial load
duke
parents:
diff changeset
1537 if (Matcher::_regEncode[src_first] >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1538 emit_opcode(*cbuf, Assembler::REX_R);
a61af66fc99e Initial load
duke
parents:
diff changeset
1539 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1540 emit_opcode(*cbuf, 0x0F);
a61af66fc99e Initial load
duke
parents:
diff changeset
1541 emit_opcode(*cbuf, 0x11);
a61af66fc99e Initial load
duke
parents:
diff changeset
1542 encode_RegMem(*cbuf,
a61af66fc99e Initial load
duke
parents:
diff changeset
1543 Matcher::_regEncode[src_first],
a61af66fc99e Initial load
duke
parents:
diff changeset
1544 RSP_enc, 0x4, 0, offset,
a61af66fc99e Initial load
duke
parents:
diff changeset
1545 false);
a61af66fc99e Initial load
duke
parents:
diff changeset
1546 #ifndef PRODUCT
a61af66fc99e Initial load
duke
parents:
diff changeset
1547 } else if (!do_size) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1548 st->print("movsd [rsp + #%d], %s\t# spill",
a61af66fc99e Initial load
duke
parents:
diff changeset
1549 offset,
a61af66fc99e Initial load
duke
parents:
diff changeset
1550 Matcher::regName[src_first]);
a61af66fc99e Initial load
duke
parents:
diff changeset
1551 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
1552 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1553 return
a61af66fc99e Initial load
duke
parents:
diff changeset
1554 ((offset == 0) ? 0 : (offset < 0x80 ? 1 : 4)) +
a61af66fc99e Initial load
duke
parents:
diff changeset
1555 ((Matcher::_regEncode[src_first] < 8)
a61af66fc99e Initial load
duke
parents:
diff changeset
1556 ? 5
a61af66fc99e Initial load
duke
parents:
diff changeset
1557 : 6); // REX
a61af66fc99e Initial load
duke
parents:
diff changeset
1558 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1559 // 32-bit
a61af66fc99e Initial load
duke
parents:
diff changeset
1560 assert(!((src_first & 1) == 0 && src_first + 1 == src_second), "no transform");
a61af66fc99e Initial load
duke
parents:
diff changeset
1561 assert(!((dst_first & 1) == 0 && dst_first + 1 == dst_second), "no transform");
a61af66fc99e Initial load
duke
parents:
diff changeset
1562 int offset = ra_->reg2offset(dst_first);
a61af66fc99e Initial load
duke
parents:
diff changeset
1563 if (cbuf) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1564 emit_opcode(*cbuf, 0xF3);
a61af66fc99e Initial load
duke
parents:
diff changeset
1565 if (Matcher::_regEncode[src_first] >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1566 emit_opcode(*cbuf, Assembler::REX_R);
a61af66fc99e Initial load
duke
parents:
diff changeset
1567 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1568 emit_opcode(*cbuf, 0x0F);
a61af66fc99e Initial load
duke
parents:
diff changeset
1569 emit_opcode(*cbuf, 0x11);
a61af66fc99e Initial load
duke
parents:
diff changeset
1570 encode_RegMem(*cbuf,
a61af66fc99e Initial load
duke
parents:
diff changeset
1571 Matcher::_regEncode[src_first],
a61af66fc99e Initial load
duke
parents:
diff changeset
1572 RSP_enc, 0x4, 0, offset,
a61af66fc99e Initial load
duke
parents:
diff changeset
1573 false);
a61af66fc99e Initial load
duke
parents:
diff changeset
1574 #ifndef PRODUCT
a61af66fc99e Initial load
duke
parents:
diff changeset
1575 } else if (!do_size) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1576 st->print("movss [rsp + #%d], %s\t# spill",
a61af66fc99e Initial load
duke
parents:
diff changeset
1577 offset,
a61af66fc99e Initial load
duke
parents:
diff changeset
1578 Matcher::regName[src_first]);
a61af66fc99e Initial load
duke
parents:
diff changeset
1579 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
1580 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1581 return
a61af66fc99e Initial load
duke
parents:
diff changeset
1582 ((offset == 0) ? 0 : (offset < 0x80 ? 1 : 4)) +
a61af66fc99e Initial load
duke
parents:
diff changeset
1583 ((Matcher::_regEncode[src_first] < 8)
a61af66fc99e Initial load
duke
parents:
diff changeset
1584 ? 5
a61af66fc99e Initial load
duke
parents:
diff changeset
1585 : 6); // REX
a61af66fc99e Initial load
duke
parents:
diff changeset
1586 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1587 } else if (dst_first_rc == rc_int) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1588 // xmm -> gpr
a61af66fc99e Initial load
duke
parents:
diff changeset
1589 if ((src_first & 1) == 0 && src_first + 1 == src_second &&
a61af66fc99e Initial load
duke
parents:
diff changeset
1590 (dst_first & 1) == 0 && dst_first + 1 == dst_second) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1591 // 64-bit
a61af66fc99e Initial load
duke
parents:
diff changeset
1592 if (cbuf) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1593 emit_opcode(*cbuf, 0x66);
a61af66fc99e Initial load
duke
parents:
diff changeset
1594 if (Matcher::_regEncode[dst_first] < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1595 if (Matcher::_regEncode[src_first] < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1596 emit_opcode(*cbuf, Assembler::REX_W);
a61af66fc99e Initial load
duke
parents:
diff changeset
1597 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1598 emit_opcode(*cbuf, Assembler::REX_WR); // attention!
a61af66fc99e Initial load
duke
parents:
diff changeset
1599 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1600 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1601 if (Matcher::_regEncode[src_first] < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1602 emit_opcode(*cbuf, Assembler::REX_WB); // attention!
a61af66fc99e Initial load
duke
parents:
diff changeset
1603 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1604 emit_opcode(*cbuf, Assembler::REX_WRB);
a61af66fc99e Initial load
duke
parents:
diff changeset
1605 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1606 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1607 emit_opcode(*cbuf, 0x0F);
a61af66fc99e Initial load
duke
parents:
diff changeset
1608 emit_opcode(*cbuf, 0x7E);
a61af66fc99e Initial load
duke
parents:
diff changeset
1609 emit_rm(*cbuf, 0x3,
a61af66fc99e Initial load
duke
parents:
diff changeset
1610 Matcher::_regEncode[dst_first] & 7,
a61af66fc99e Initial load
duke
parents:
diff changeset
1611 Matcher::_regEncode[src_first] & 7);
a61af66fc99e Initial load
duke
parents:
diff changeset
1612 #ifndef PRODUCT
a61af66fc99e Initial load
duke
parents:
diff changeset
1613 } else if (!do_size) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1614 st->print("movdq %s, %s\t# spill",
a61af66fc99e Initial load
duke
parents:
diff changeset
1615 Matcher::regName[dst_first],
a61af66fc99e Initial load
duke
parents:
diff changeset
1616 Matcher::regName[src_first]);
a61af66fc99e Initial load
duke
parents:
diff changeset
1617 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
1618 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1619 return 5; // REX
a61af66fc99e Initial load
duke
parents:
diff changeset
1620 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1621 // 32-bit
a61af66fc99e Initial load
duke
parents:
diff changeset
1622 assert(!((src_first & 1) == 0 && src_first + 1 == src_second), "no transform");
a61af66fc99e Initial load
duke
parents:
diff changeset
1623 assert(!((dst_first & 1) == 0 && dst_first + 1 == dst_second), "no transform");
a61af66fc99e Initial load
duke
parents:
diff changeset
1624 if (cbuf) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1625 emit_opcode(*cbuf, 0x66);
a61af66fc99e Initial load
duke
parents:
diff changeset
1626 if (Matcher::_regEncode[dst_first] < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1627 if (Matcher::_regEncode[src_first] >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1628 emit_opcode(*cbuf, Assembler::REX_R); // attention!
a61af66fc99e Initial load
duke
parents:
diff changeset
1629 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1630 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1631 if (Matcher::_regEncode[src_first] < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1632 emit_opcode(*cbuf, Assembler::REX_B); // attention!
a61af66fc99e Initial load
duke
parents:
diff changeset
1633 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1634 emit_opcode(*cbuf, Assembler::REX_RB);
a61af66fc99e Initial load
duke
parents:
diff changeset
1635 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1636 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1637 emit_opcode(*cbuf, 0x0F);
a61af66fc99e Initial load
duke
parents:
diff changeset
1638 emit_opcode(*cbuf, 0x7E);
a61af66fc99e Initial load
duke
parents:
diff changeset
1639 emit_rm(*cbuf, 0x3,
a61af66fc99e Initial load
duke
parents:
diff changeset
1640 Matcher::_regEncode[dst_first] & 7,
a61af66fc99e Initial load
duke
parents:
diff changeset
1641 Matcher::_regEncode[src_first] & 7);
a61af66fc99e Initial load
duke
parents:
diff changeset
1642 #ifndef PRODUCT
a61af66fc99e Initial load
duke
parents:
diff changeset
1643 } else if (!do_size) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1644 st->print("movdl %s, %s\t# spill",
a61af66fc99e Initial load
duke
parents:
diff changeset
1645 Matcher::regName[dst_first],
a61af66fc99e Initial load
duke
parents:
diff changeset
1646 Matcher::regName[src_first]);
a61af66fc99e Initial load
duke
parents:
diff changeset
1647 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
1648 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1649 return
a61af66fc99e Initial load
duke
parents:
diff changeset
1650 (Matcher::_regEncode[src_first] < 8 && Matcher::_regEncode[dst_first] < 8)
a61af66fc99e Initial load
duke
parents:
diff changeset
1651 ? 4
a61af66fc99e Initial load
duke
parents:
diff changeset
1652 : 5; // REX
a61af66fc99e Initial load
duke
parents:
diff changeset
1653 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1654 } else if (dst_first_rc == rc_float) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1655 // xmm -> xmm
a61af66fc99e Initial load
duke
parents:
diff changeset
1656 if ((src_first & 1) == 0 && src_first + 1 == src_second &&
a61af66fc99e Initial load
duke
parents:
diff changeset
1657 (dst_first & 1) == 0 && dst_first + 1 == dst_second) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1658 // 64-bit
a61af66fc99e Initial load
duke
parents:
diff changeset
1659 if (cbuf) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1660 emit_opcode(*cbuf, UseXmmRegToRegMoveAll ? 0x66 : 0xF2);
a61af66fc99e Initial load
duke
parents:
diff changeset
1661 if (Matcher::_regEncode[dst_first] < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1662 if (Matcher::_regEncode[src_first] >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1663 emit_opcode(*cbuf, Assembler::REX_B);
a61af66fc99e Initial load
duke
parents:
diff changeset
1664 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1665 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1666 if (Matcher::_regEncode[src_first] < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1667 emit_opcode(*cbuf, Assembler::REX_R);
a61af66fc99e Initial load
duke
parents:
diff changeset
1668 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1669 emit_opcode(*cbuf, Assembler::REX_RB);
a61af66fc99e Initial load
duke
parents:
diff changeset
1670 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1671 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1672 emit_opcode(*cbuf, 0x0F);
a61af66fc99e Initial load
duke
parents:
diff changeset
1673 emit_opcode(*cbuf, UseXmmRegToRegMoveAll ? 0x28 : 0x10);
a61af66fc99e Initial load
duke
parents:
diff changeset
1674 emit_rm(*cbuf, 0x3,
a61af66fc99e Initial load
duke
parents:
diff changeset
1675 Matcher::_regEncode[dst_first] & 7,
a61af66fc99e Initial load
duke
parents:
diff changeset
1676 Matcher::_regEncode[src_first] & 7);
a61af66fc99e Initial load
duke
parents:
diff changeset
1677 #ifndef PRODUCT
a61af66fc99e Initial load
duke
parents:
diff changeset
1678 } else if (!do_size) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1679 st->print("%s %s, %s\t# spill",
a61af66fc99e Initial load
duke
parents:
diff changeset
1680 UseXmmRegToRegMoveAll ? "movapd" : "movsd ",
a61af66fc99e Initial load
duke
parents:
diff changeset
1681 Matcher::regName[dst_first],
a61af66fc99e Initial load
duke
parents:
diff changeset
1682 Matcher::regName[src_first]);
a61af66fc99e Initial load
duke
parents:
diff changeset
1683 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
1684 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1685 return
a61af66fc99e Initial load
duke
parents:
diff changeset
1686 (Matcher::_regEncode[src_first] < 8 && Matcher::_regEncode[dst_first] < 8)
a61af66fc99e Initial load
duke
parents:
diff changeset
1687 ? 4
a61af66fc99e Initial load
duke
parents:
diff changeset
1688 : 5; // REX
a61af66fc99e Initial load
duke
parents:
diff changeset
1689 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1690 // 32-bit
a61af66fc99e Initial load
duke
parents:
diff changeset
1691 assert(!((src_first & 1) == 0 && src_first + 1 == src_second), "no transform");
a61af66fc99e Initial load
duke
parents:
diff changeset
1692 assert(!((dst_first & 1) == 0 && dst_first + 1 == dst_second), "no transform");
a61af66fc99e Initial load
duke
parents:
diff changeset
1693 if (cbuf) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1694 if (!UseXmmRegToRegMoveAll)
a61af66fc99e Initial load
duke
parents:
diff changeset
1695 emit_opcode(*cbuf, 0xF3);
a61af66fc99e Initial load
duke
parents:
diff changeset
1696 if (Matcher::_regEncode[dst_first] < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1697 if (Matcher::_regEncode[src_first] >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1698 emit_opcode(*cbuf, Assembler::REX_B);
a61af66fc99e Initial load
duke
parents:
diff changeset
1699 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1700 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1701 if (Matcher::_regEncode[src_first] < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1702 emit_opcode(*cbuf, Assembler::REX_R);
a61af66fc99e Initial load
duke
parents:
diff changeset
1703 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1704 emit_opcode(*cbuf, Assembler::REX_RB);
a61af66fc99e Initial load
duke
parents:
diff changeset
1705 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1706 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1707 emit_opcode(*cbuf, 0x0F);
a61af66fc99e Initial load
duke
parents:
diff changeset
1708 emit_opcode(*cbuf, UseXmmRegToRegMoveAll ? 0x28 : 0x10);
a61af66fc99e Initial load
duke
parents:
diff changeset
1709 emit_rm(*cbuf, 0x3,
a61af66fc99e Initial load
duke
parents:
diff changeset
1710 Matcher::_regEncode[dst_first] & 7,
a61af66fc99e Initial load
duke
parents:
diff changeset
1711 Matcher::_regEncode[src_first] & 7);
a61af66fc99e Initial load
duke
parents:
diff changeset
1712 #ifndef PRODUCT
a61af66fc99e Initial load
duke
parents:
diff changeset
1713 } else if (!do_size) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1714 st->print("%s %s, %s\t# spill",
a61af66fc99e Initial load
duke
parents:
diff changeset
1715 UseXmmRegToRegMoveAll ? "movaps" : "movss ",
a61af66fc99e Initial load
duke
parents:
diff changeset
1716 Matcher::regName[dst_first],
a61af66fc99e Initial load
duke
parents:
diff changeset
1717 Matcher::regName[src_first]);
a61af66fc99e Initial load
duke
parents:
diff changeset
1718 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
1719 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1720 return
a61af66fc99e Initial load
duke
parents:
diff changeset
1721 (Matcher::_regEncode[src_first] < 8 && Matcher::_regEncode[dst_first] < 8)
a61af66fc99e Initial load
duke
parents:
diff changeset
1722 ? (UseXmmRegToRegMoveAll ? 3 : 4)
a61af66fc99e Initial load
duke
parents:
diff changeset
1723 : (UseXmmRegToRegMoveAll ? 4 : 5); // REX
a61af66fc99e Initial load
duke
parents:
diff changeset
1724 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1725 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1726 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1727
a61af66fc99e Initial load
duke
parents:
diff changeset
1728 assert(0," foo ");
a61af66fc99e Initial load
duke
parents:
diff changeset
1729 Unimplemented();
a61af66fc99e Initial load
duke
parents:
diff changeset
1730
a61af66fc99e Initial load
duke
parents:
diff changeset
1731 return 0;
a61af66fc99e Initial load
duke
parents:
diff changeset
1732 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1733
a61af66fc99e Initial load
duke
parents:
diff changeset
1734 #ifndef PRODUCT
a61af66fc99e Initial load
duke
parents:
diff changeset
1735 void MachSpillCopyNode::format(PhaseRegAlloc *ra_, outputStream* st) const
a61af66fc99e Initial load
duke
parents:
diff changeset
1736 {
a61af66fc99e Initial load
duke
parents:
diff changeset
1737 implementation(NULL, ra_, false, st);
a61af66fc99e Initial load
duke
parents:
diff changeset
1738 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1739 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
1740
a61af66fc99e Initial load
duke
parents:
diff changeset
1741 void MachSpillCopyNode::emit(CodeBuffer &cbuf, PhaseRegAlloc *ra_) const
a61af66fc99e Initial load
duke
parents:
diff changeset
1742 {
a61af66fc99e Initial load
duke
parents:
diff changeset
1743 implementation(&cbuf, ra_, false, NULL);
a61af66fc99e Initial load
duke
parents:
diff changeset
1744 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1745
a61af66fc99e Initial load
duke
parents:
diff changeset
1746 uint MachSpillCopyNode::size(PhaseRegAlloc *ra_) const
a61af66fc99e Initial load
duke
parents:
diff changeset
1747 {
a61af66fc99e Initial load
duke
parents:
diff changeset
1748 return implementation(NULL, ra_, true, NULL);
a61af66fc99e Initial load
duke
parents:
diff changeset
1749 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1750
a61af66fc99e Initial load
duke
parents:
diff changeset
1751 //=============================================================================
a61af66fc99e Initial load
duke
parents:
diff changeset
1752 #ifndef PRODUCT
a61af66fc99e Initial load
duke
parents:
diff changeset
1753 void MachNopNode::format(PhaseRegAlloc*, outputStream* st) const
a61af66fc99e Initial load
duke
parents:
diff changeset
1754 {
a61af66fc99e Initial load
duke
parents:
diff changeset
1755 st->print("nop \t# %d bytes pad for loops and calls", _count);
a61af66fc99e Initial load
duke
parents:
diff changeset
1756 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1757 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
1758
a61af66fc99e Initial load
duke
parents:
diff changeset
1759 void MachNopNode::emit(CodeBuffer &cbuf, PhaseRegAlloc*) const
a61af66fc99e Initial load
duke
parents:
diff changeset
1760 {
a61af66fc99e Initial load
duke
parents:
diff changeset
1761 MacroAssembler _masm(&cbuf);
a61af66fc99e Initial load
duke
parents:
diff changeset
1762 __ nop(_count);
a61af66fc99e Initial load
duke
parents:
diff changeset
1763 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1764
a61af66fc99e Initial load
duke
parents:
diff changeset
1765 uint MachNopNode::size(PhaseRegAlloc*) const
a61af66fc99e Initial load
duke
parents:
diff changeset
1766 {
a61af66fc99e Initial load
duke
parents:
diff changeset
1767 return _count;
a61af66fc99e Initial load
duke
parents:
diff changeset
1768 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1769
a61af66fc99e Initial load
duke
parents:
diff changeset
1770
a61af66fc99e Initial load
duke
parents:
diff changeset
1771 //=============================================================================
a61af66fc99e Initial load
duke
parents:
diff changeset
1772 #ifndef PRODUCT
a61af66fc99e Initial load
duke
parents:
diff changeset
1773 void BoxLockNode::format(PhaseRegAlloc* ra_, outputStream* st) const
a61af66fc99e Initial load
duke
parents:
diff changeset
1774 {
a61af66fc99e Initial load
duke
parents:
diff changeset
1775 int offset = ra_->reg2offset(in_RegMask(0).find_first_elem());
a61af66fc99e Initial load
duke
parents:
diff changeset
1776 int reg = ra_->get_reg_first(this);
a61af66fc99e Initial load
duke
parents:
diff changeset
1777 st->print("leaq %s, [rsp + #%d]\t# box lock",
a61af66fc99e Initial load
duke
parents:
diff changeset
1778 Matcher::regName[reg], offset);
a61af66fc99e Initial load
duke
parents:
diff changeset
1779 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1780 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
1781
a61af66fc99e Initial load
duke
parents:
diff changeset
1782 void BoxLockNode::emit(CodeBuffer& cbuf, PhaseRegAlloc* ra_) const
a61af66fc99e Initial load
duke
parents:
diff changeset
1783 {
a61af66fc99e Initial load
duke
parents:
diff changeset
1784 int offset = ra_->reg2offset(in_RegMask(0).find_first_elem());
a61af66fc99e Initial load
duke
parents:
diff changeset
1785 int reg = ra_->get_encode(this);
a61af66fc99e Initial load
duke
parents:
diff changeset
1786 if (offset >= 0x80) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1787 emit_opcode(cbuf, reg < 8 ? Assembler::REX_W : Assembler::REX_WR);
a61af66fc99e Initial load
duke
parents:
diff changeset
1788 emit_opcode(cbuf, 0x8D); // LEA reg,[SP+offset]
a61af66fc99e Initial load
duke
parents:
diff changeset
1789 emit_rm(cbuf, 0x2, reg & 7, 0x04);
a61af66fc99e Initial load
duke
parents:
diff changeset
1790 emit_rm(cbuf, 0x0, 0x04, RSP_enc);
a61af66fc99e Initial load
duke
parents:
diff changeset
1791 emit_d32(cbuf, offset);
a61af66fc99e Initial load
duke
parents:
diff changeset
1792 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
1793 emit_opcode(cbuf, reg < 8 ? Assembler::REX_W : Assembler::REX_WR);
a61af66fc99e Initial load
duke
parents:
diff changeset
1794 emit_opcode(cbuf, 0x8D); // LEA reg,[SP+offset]
a61af66fc99e Initial load
duke
parents:
diff changeset
1795 emit_rm(cbuf, 0x1, reg & 7, 0x04);
a61af66fc99e Initial load
duke
parents:
diff changeset
1796 emit_rm(cbuf, 0x0, 0x04, RSP_enc);
a61af66fc99e Initial load
duke
parents:
diff changeset
1797 emit_d8(cbuf, offset);
a61af66fc99e Initial load
duke
parents:
diff changeset
1798 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1799 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1800
a61af66fc99e Initial load
duke
parents:
diff changeset
1801 uint BoxLockNode::size(PhaseRegAlloc *ra_) const
a61af66fc99e Initial load
duke
parents:
diff changeset
1802 {
a61af66fc99e Initial load
duke
parents:
diff changeset
1803 int offset = ra_->reg2offset(in_RegMask(0).find_first_elem());
a61af66fc99e Initial load
duke
parents:
diff changeset
1804 return (offset < 0x80) ? 5 : 8; // REX
a61af66fc99e Initial load
duke
parents:
diff changeset
1805 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1806
a61af66fc99e Initial load
duke
parents:
diff changeset
1807 //=============================================================================
a61af66fc99e Initial load
duke
parents:
diff changeset
1808
a61af66fc99e Initial load
duke
parents:
diff changeset
1809 // emit call stub, compiled java to interpreter
a61af66fc99e Initial load
duke
parents:
diff changeset
1810 void emit_java_to_interp(CodeBuffer& cbuf)
a61af66fc99e Initial load
duke
parents:
diff changeset
1811 {
a61af66fc99e Initial load
duke
parents:
diff changeset
1812 // Stub is fixed up when the corresponding call is converted from
a61af66fc99e Initial load
duke
parents:
diff changeset
1813 // calling compiled code to calling interpreted code.
a61af66fc99e Initial load
duke
parents:
diff changeset
1814 // movq rbx, 0
a61af66fc99e Initial load
duke
parents:
diff changeset
1815 // jmp -5 # to self
a61af66fc99e Initial load
duke
parents:
diff changeset
1816
a61af66fc99e Initial load
duke
parents:
diff changeset
1817 address mark = cbuf.inst_mark(); // get mark within main instrs section
a61af66fc99e Initial load
duke
parents:
diff changeset
1818
a61af66fc99e Initial load
duke
parents:
diff changeset
1819 // Note that the code buffer's inst_mark is always relative to insts.
a61af66fc99e Initial load
duke
parents:
diff changeset
1820 // That's why we must use the macroassembler to generate a stub.
a61af66fc99e Initial load
duke
parents:
diff changeset
1821 MacroAssembler _masm(&cbuf);
a61af66fc99e Initial load
duke
parents:
diff changeset
1822
a61af66fc99e Initial load
duke
parents:
diff changeset
1823 address base =
a61af66fc99e Initial load
duke
parents:
diff changeset
1824 __ start_a_stub(Compile::MAX_stubs_size);
a61af66fc99e Initial load
duke
parents:
diff changeset
1825 if (base == NULL) return; // CodeBuffer::expand failed
a61af66fc99e Initial load
duke
parents:
diff changeset
1826 // static stub relocation stores the instruction address of the call
a61af66fc99e Initial load
duke
parents:
diff changeset
1827 __ relocate(static_stub_Relocation::spec(mark), RELOC_IMM64);
a61af66fc99e Initial load
duke
parents:
diff changeset
1828 // static stub relocation also tags the methodOop in the code-stream.
a61af66fc99e Initial load
duke
parents:
diff changeset
1829 __ movoop(rbx, (jobject) NULL); // method is zapped till fixup time
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
1830 // This is recognized as unresolved by relocs/nativeinst/ic code
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1831 __ jump(RuntimeAddress(__ pc()));
a61af66fc99e Initial load
duke
parents:
diff changeset
1832
a61af66fc99e Initial load
duke
parents:
diff changeset
1833 // Update current stubs pointer and restore code_end.
a61af66fc99e Initial load
duke
parents:
diff changeset
1834 __ end_a_stub();
a61af66fc99e Initial load
duke
parents:
diff changeset
1835 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1836
a61af66fc99e Initial load
duke
parents:
diff changeset
1837 // size of call stub, compiled java to interpretor
a61af66fc99e Initial load
duke
parents:
diff changeset
1838 uint size_java_to_interp()
a61af66fc99e Initial load
duke
parents:
diff changeset
1839 {
a61af66fc99e Initial load
duke
parents:
diff changeset
1840 return 15; // movq (1+1+8); jmp (1+4)
a61af66fc99e Initial load
duke
parents:
diff changeset
1841 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1842
a61af66fc99e Initial load
duke
parents:
diff changeset
1843 // relocation entries for call stub, compiled java to interpretor
a61af66fc99e Initial load
duke
parents:
diff changeset
1844 uint reloc_java_to_interp()
a61af66fc99e Initial load
duke
parents:
diff changeset
1845 {
a61af66fc99e Initial load
duke
parents:
diff changeset
1846 return 4; // 3 in emit_java_to_interp + 1 in Java_Static_Call
a61af66fc99e Initial load
duke
parents:
diff changeset
1847 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1848
a61af66fc99e Initial load
duke
parents:
diff changeset
1849 //=============================================================================
a61af66fc99e Initial load
duke
parents:
diff changeset
1850 #ifndef PRODUCT
a61af66fc99e Initial load
duke
parents:
diff changeset
1851 void MachUEPNode::format(PhaseRegAlloc* ra_, outputStream* st) const
a61af66fc99e Initial load
duke
parents:
diff changeset
1852 {
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
1853 if (UseCompressedOops) {
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
1854 st->print_cr("movl rscratch1, [j_rarg0 + oopDesc::klass_offset_in_bytes() #%d]\t", oopDesc::klass_offset_in_bytes());
642
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
1855 if (Universe::narrow_oop_shift() != 0) {
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
1856 st->print_cr("leaq rscratch1, [r12_heapbase, r, Address::times_8, 0]");
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
1857 }
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
1858 st->print_cr("cmpq rax, rscratch1\t # Inline cache check");
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
1859 } else {
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
1860 st->print_cr("cmpq rax, [j_rarg0 + oopDesc::klass_offset_in_bytes() #%d]\t"
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
1861 "# Inline cache check", oopDesc::klass_offset_in_bytes());
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
1862 }
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1863 st->print_cr("\tjne SharedRuntime::_ic_miss_stub");
a61af66fc99e Initial load
duke
parents:
diff changeset
1864 st->print_cr("\tnop");
a61af66fc99e Initial load
duke
parents:
diff changeset
1865 if (!OptoBreakpoint) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1866 st->print_cr("\tnop");
a61af66fc99e Initial load
duke
parents:
diff changeset
1867 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1868 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1869 #endif
a61af66fc99e Initial load
duke
parents:
diff changeset
1870
a61af66fc99e Initial load
duke
parents:
diff changeset
1871 void MachUEPNode::emit(CodeBuffer& cbuf, PhaseRegAlloc* ra_) const
a61af66fc99e Initial load
duke
parents:
diff changeset
1872 {
a61af66fc99e Initial load
duke
parents:
diff changeset
1873 MacroAssembler masm(&cbuf);
a61af66fc99e Initial load
duke
parents:
diff changeset
1874 #ifdef ASSERT
a61af66fc99e Initial load
duke
parents:
diff changeset
1875 uint code_size = cbuf.code_size();
a61af66fc99e Initial load
duke
parents:
diff changeset
1876 #endif
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
1877 if (UseCompressedOops) {
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
1878 masm.load_klass(rscratch1, j_rarg0);
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
1879 masm.cmpptr(rax, rscratch1);
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
1880 } else {
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
1881 masm.cmpptr(rax, Address(j_rarg0, oopDesc::klass_offset_in_bytes()));
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
1882 }
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1883
a61af66fc99e Initial load
duke
parents:
diff changeset
1884 masm.jump_cc(Assembler::notEqual, RuntimeAddress(SharedRuntime::get_ic_miss_stub()));
a61af66fc99e Initial load
duke
parents:
diff changeset
1885
a61af66fc99e Initial load
duke
parents:
diff changeset
1886 /* WARNING these NOPs are critical so that verified entry point is properly
a61af66fc99e Initial load
duke
parents:
diff changeset
1887 aligned for patching by NativeJump::patch_verified_entry() */
a61af66fc99e Initial load
duke
parents:
diff changeset
1888 int nops_cnt = 1;
a61af66fc99e Initial load
duke
parents:
diff changeset
1889 if (!OptoBreakpoint) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1890 // Leave space for int3
a61af66fc99e Initial load
duke
parents:
diff changeset
1891 nops_cnt += 1;
a61af66fc99e Initial load
duke
parents:
diff changeset
1892 }
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
1893 if (UseCompressedOops) {
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
1894 // ??? divisible by 4 is aligned?
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
1895 nops_cnt += 1;
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
1896 }
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1897 masm.nop(nops_cnt);
a61af66fc99e Initial load
duke
parents:
diff changeset
1898
a61af66fc99e Initial load
duke
parents:
diff changeset
1899 assert(cbuf.code_size() - code_size == size(ra_),
a61af66fc99e Initial load
duke
parents:
diff changeset
1900 "checking code size of inline cache node");
a61af66fc99e Initial load
duke
parents:
diff changeset
1901 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1902
a61af66fc99e Initial load
duke
parents:
diff changeset
1903 uint MachUEPNode::size(PhaseRegAlloc* ra_) const
a61af66fc99e Initial load
duke
parents:
diff changeset
1904 {
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
1905 if (UseCompressedOops) {
642
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
1906 if (Universe::narrow_oop_shift() == 0) {
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
1907 return OptoBreakpoint ? 15 : 16;
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
1908 } else {
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
1909 return OptoBreakpoint ? 19 : 20;
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
1910 }
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
1911 } else {
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
1912 return OptoBreakpoint ? 11 : 12;
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
1913 }
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1914 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1915
a61af66fc99e Initial load
duke
parents:
diff changeset
1916
a61af66fc99e Initial load
duke
parents:
diff changeset
1917 //=============================================================================
a61af66fc99e Initial load
duke
parents:
diff changeset
1918 uint size_exception_handler()
a61af66fc99e Initial load
duke
parents:
diff changeset
1919 {
a61af66fc99e Initial load
duke
parents:
diff changeset
1920 // NativeCall instruction size is the same as NativeJump.
a61af66fc99e Initial load
duke
parents:
diff changeset
1921 // Note that this value is also credited (in output.cpp) to
a61af66fc99e Initial load
duke
parents:
diff changeset
1922 // the size of the code section.
a61af66fc99e Initial load
duke
parents:
diff changeset
1923 return NativeJump::instruction_size;
a61af66fc99e Initial load
duke
parents:
diff changeset
1924 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1925
a61af66fc99e Initial load
duke
parents:
diff changeset
1926 // Emit exception handler code.
a61af66fc99e Initial load
duke
parents:
diff changeset
1927 int emit_exception_handler(CodeBuffer& cbuf)
a61af66fc99e Initial load
duke
parents:
diff changeset
1928 {
a61af66fc99e Initial load
duke
parents:
diff changeset
1929
a61af66fc99e Initial load
duke
parents:
diff changeset
1930 // Note that the code buffer's inst_mark is always relative to insts.
a61af66fc99e Initial load
duke
parents:
diff changeset
1931 // That's why we must use the macroassembler to generate a handler.
a61af66fc99e Initial load
duke
parents:
diff changeset
1932 MacroAssembler _masm(&cbuf);
a61af66fc99e Initial load
duke
parents:
diff changeset
1933 address base =
a61af66fc99e Initial load
duke
parents:
diff changeset
1934 __ start_a_stub(size_exception_handler());
a61af66fc99e Initial load
duke
parents:
diff changeset
1935 if (base == NULL) return 0; // CodeBuffer::expand failed
a61af66fc99e Initial load
duke
parents:
diff changeset
1936 int offset = __ offset();
a61af66fc99e Initial load
duke
parents:
diff changeset
1937 __ jump(RuntimeAddress(OptoRuntime::exception_blob()->instructions_begin()));
a61af66fc99e Initial load
duke
parents:
diff changeset
1938 assert(__ offset() - offset <= (int) size_exception_handler(), "overflow");
a61af66fc99e Initial load
duke
parents:
diff changeset
1939 __ end_a_stub();
a61af66fc99e Initial load
duke
parents:
diff changeset
1940 return offset;
a61af66fc99e Initial load
duke
parents:
diff changeset
1941 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1942
a61af66fc99e Initial load
duke
parents:
diff changeset
1943 uint size_deopt_handler()
a61af66fc99e Initial load
duke
parents:
diff changeset
1944 {
a61af66fc99e Initial load
duke
parents:
diff changeset
1945 // three 5 byte instructions
a61af66fc99e Initial load
duke
parents:
diff changeset
1946 return 15;
a61af66fc99e Initial load
duke
parents:
diff changeset
1947 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1948
a61af66fc99e Initial load
duke
parents:
diff changeset
1949 // Emit deopt handler code.
a61af66fc99e Initial load
duke
parents:
diff changeset
1950 int emit_deopt_handler(CodeBuffer& cbuf)
a61af66fc99e Initial load
duke
parents:
diff changeset
1951 {
a61af66fc99e Initial load
duke
parents:
diff changeset
1952
a61af66fc99e Initial load
duke
parents:
diff changeset
1953 // Note that the code buffer's inst_mark is always relative to insts.
a61af66fc99e Initial load
duke
parents:
diff changeset
1954 // That's why we must use the macroassembler to generate a handler.
a61af66fc99e Initial load
duke
parents:
diff changeset
1955 MacroAssembler _masm(&cbuf);
a61af66fc99e Initial load
duke
parents:
diff changeset
1956 address base =
a61af66fc99e Initial load
duke
parents:
diff changeset
1957 __ start_a_stub(size_deopt_handler());
a61af66fc99e Initial load
duke
parents:
diff changeset
1958 if (base == NULL) return 0; // CodeBuffer::expand failed
a61af66fc99e Initial load
duke
parents:
diff changeset
1959 int offset = __ offset();
a61af66fc99e Initial load
duke
parents:
diff changeset
1960 address the_pc = (address) __ pc();
a61af66fc99e Initial load
duke
parents:
diff changeset
1961 Label next;
a61af66fc99e Initial load
duke
parents:
diff changeset
1962 // push a "the_pc" on the stack without destroying any registers
a61af66fc99e Initial load
duke
parents:
diff changeset
1963 // as they all may be live.
a61af66fc99e Initial load
duke
parents:
diff changeset
1964
a61af66fc99e Initial load
duke
parents:
diff changeset
1965 // push address of "next"
a61af66fc99e Initial load
duke
parents:
diff changeset
1966 __ call(next, relocInfo::none); // reloc none is fine since it is a disp32
a61af66fc99e Initial load
duke
parents:
diff changeset
1967 __ bind(next);
a61af66fc99e Initial load
duke
parents:
diff changeset
1968 // adjust it so it matches "the_pc"
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
1969 __ subptr(Address(rsp, 0), __ offset() - offset);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
1970 __ jump(RuntimeAddress(SharedRuntime::deopt_blob()->unpack()));
a61af66fc99e Initial load
duke
parents:
diff changeset
1971 assert(__ offset() - offset <= (int) size_deopt_handler(), "overflow");
a61af66fc99e Initial load
duke
parents:
diff changeset
1972 __ end_a_stub();
a61af66fc99e Initial load
duke
parents:
diff changeset
1973 return offset;
a61af66fc99e Initial load
duke
parents:
diff changeset
1974 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1975
a61af66fc99e Initial load
duke
parents:
diff changeset
1976 static void emit_double_constant(CodeBuffer& cbuf, double x) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1977 int mark = cbuf.insts()->mark_off();
a61af66fc99e Initial load
duke
parents:
diff changeset
1978 MacroAssembler _masm(&cbuf);
a61af66fc99e Initial load
duke
parents:
diff changeset
1979 address double_address = __ double_constant(x);
a61af66fc99e Initial load
duke
parents:
diff changeset
1980 cbuf.insts()->set_mark_off(mark); // preserve mark across masm shift
a61af66fc99e Initial load
duke
parents:
diff changeset
1981 emit_d32_reloc(cbuf,
a61af66fc99e Initial load
duke
parents:
diff changeset
1982 (int) (double_address - cbuf.code_end() - 4),
a61af66fc99e Initial load
duke
parents:
diff changeset
1983 internal_word_Relocation::spec(double_address),
a61af66fc99e Initial load
duke
parents:
diff changeset
1984 RELOC_DISP32);
a61af66fc99e Initial load
duke
parents:
diff changeset
1985 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1986
a61af66fc99e Initial load
duke
parents:
diff changeset
1987 static void emit_float_constant(CodeBuffer& cbuf, float x) {
a61af66fc99e Initial load
duke
parents:
diff changeset
1988 int mark = cbuf.insts()->mark_off();
a61af66fc99e Initial load
duke
parents:
diff changeset
1989 MacroAssembler _masm(&cbuf);
a61af66fc99e Initial load
duke
parents:
diff changeset
1990 address float_address = __ float_constant(x);
a61af66fc99e Initial load
duke
parents:
diff changeset
1991 cbuf.insts()->set_mark_off(mark); // preserve mark across masm shift
a61af66fc99e Initial load
duke
parents:
diff changeset
1992 emit_d32_reloc(cbuf,
a61af66fc99e Initial load
duke
parents:
diff changeset
1993 (int) (float_address - cbuf.code_end() - 4),
a61af66fc99e Initial load
duke
parents:
diff changeset
1994 internal_word_Relocation::spec(float_address),
a61af66fc99e Initial load
duke
parents:
diff changeset
1995 RELOC_DISP32);
a61af66fc99e Initial load
duke
parents:
diff changeset
1996 }
a61af66fc99e Initial load
duke
parents:
diff changeset
1997
a61af66fc99e Initial load
duke
parents:
diff changeset
1998
775
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
1999 const bool Matcher::match_rule_supported(int opcode) {
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
2000 if (!has_match_rule(opcode))
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
2001 return false;
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
2002
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
2003 return true; // Per default match rules are supported.
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
2004 }
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
2005
0
a61af66fc99e Initial load
duke
parents:
diff changeset
2006 int Matcher::regnum_to_fpu_offset(int regnum)
a61af66fc99e Initial load
duke
parents:
diff changeset
2007 {
a61af66fc99e Initial load
duke
parents:
diff changeset
2008 return regnum - 32; // The FP registers are in the second chunk
a61af66fc99e Initial load
duke
parents:
diff changeset
2009 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2010
a61af66fc99e Initial load
duke
parents:
diff changeset
2011 // This is UltraSparc specific, true just means we have fast l2f conversion
a61af66fc99e Initial load
duke
parents:
diff changeset
2012 const bool Matcher::convL2FSupported(void) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2013 return true;
a61af66fc99e Initial load
duke
parents:
diff changeset
2014 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2015
a61af66fc99e Initial load
duke
parents:
diff changeset
2016 // Vector width in bytes
a61af66fc99e Initial load
duke
parents:
diff changeset
2017 const uint Matcher::vector_width_in_bytes(void) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2018 return 8;
a61af66fc99e Initial load
duke
parents:
diff changeset
2019 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2020
a61af66fc99e Initial load
duke
parents:
diff changeset
2021 // Vector ideal reg
a61af66fc99e Initial load
duke
parents:
diff changeset
2022 const uint Matcher::vector_ideal_reg(void) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2023 return Op_RegD;
a61af66fc99e Initial load
duke
parents:
diff changeset
2024 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2025
a61af66fc99e Initial load
duke
parents:
diff changeset
2026 // Is this branch offset short enough that a short branch can be used?
a61af66fc99e Initial load
duke
parents:
diff changeset
2027 //
a61af66fc99e Initial load
duke
parents:
diff changeset
2028 // NOTE: If the platform does not provide any short branch variants, then
a61af66fc99e Initial load
duke
parents:
diff changeset
2029 // this method should return false for offset 0.
415
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
2030 bool Matcher::is_short_branch_offset(int rule, int offset) {
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
2031 // the short version of jmpConUCF2 contains multiple branches,
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
2032 // making the reach slightly less
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
2033 if (rule == jmpConUCF2_rule)
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
2034 return (-126 <= offset && offset <= 125);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
2035 return (-128 <= offset && offset <= 127);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
2036 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2037
a61af66fc99e Initial load
duke
parents:
diff changeset
2038 const bool Matcher::isSimpleConstant64(jlong value) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2039 // Will one (StoreL ConL) be cheaper than two (StoreI ConI)?.
a61af66fc99e Initial load
duke
parents:
diff changeset
2040 //return value == (int) value; // Cf. storeImmL and immL32.
a61af66fc99e Initial load
duke
parents:
diff changeset
2041
a61af66fc99e Initial load
duke
parents:
diff changeset
2042 // Probably always true, even if a temp register is required.
a61af66fc99e Initial load
duke
parents:
diff changeset
2043 return true;
a61af66fc99e Initial load
duke
parents:
diff changeset
2044 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2045
a61af66fc99e Initial load
duke
parents:
diff changeset
2046 // The ecx parameter to rep stosq for the ClearArray node is in words.
a61af66fc99e Initial load
duke
parents:
diff changeset
2047 const bool Matcher::init_array_count_is_in_bytes = false;
a61af66fc99e Initial load
duke
parents:
diff changeset
2048
a61af66fc99e Initial load
duke
parents:
diff changeset
2049 // Threshold size for cleararray.
a61af66fc99e Initial load
duke
parents:
diff changeset
2050 const int Matcher::init_array_short_size = 8 * BytesPerLong;
a61af66fc99e Initial load
duke
parents:
diff changeset
2051
a61af66fc99e Initial load
duke
parents:
diff changeset
2052 // Should the Matcher clone shifts on addressing modes, expecting them
a61af66fc99e Initial load
duke
parents:
diff changeset
2053 // to be subsumed into complex addressing expressions or compute them
a61af66fc99e Initial load
duke
parents:
diff changeset
2054 // into registers? True for Intel but false for most RISCs
a61af66fc99e Initial load
duke
parents:
diff changeset
2055 const bool Matcher::clone_shift_expressions = true;
a61af66fc99e Initial load
duke
parents:
diff changeset
2056
a61af66fc99e Initial load
duke
parents:
diff changeset
2057 // Is it better to copy float constants, or load them directly from
a61af66fc99e Initial load
duke
parents:
diff changeset
2058 // memory? Intel can load a float constant from a direct address,
a61af66fc99e Initial load
duke
parents:
diff changeset
2059 // requiring no extra registers. Most RISCs will have to materialize
a61af66fc99e Initial load
duke
parents:
diff changeset
2060 // an address into a register first, so they would do better to copy
a61af66fc99e Initial load
duke
parents:
diff changeset
2061 // the constant from stack.
a61af66fc99e Initial load
duke
parents:
diff changeset
2062 const bool Matcher::rematerialize_float_constants = true; // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
2063
a61af66fc99e Initial load
duke
parents:
diff changeset
2064 // If CPU can load and store mis-aligned doubles directly then no
a61af66fc99e Initial load
duke
parents:
diff changeset
2065 // fixup is needed. Else we split the double into 2 integer pieces
a61af66fc99e Initial load
duke
parents:
diff changeset
2066 // and move it piece-by-piece. Only happens when passing doubles into
a61af66fc99e Initial load
duke
parents:
diff changeset
2067 // C code as the Java calling convention forces doubles to be aligned.
a61af66fc99e Initial load
duke
parents:
diff changeset
2068 const bool Matcher::misaligned_doubles_ok = true;
a61af66fc99e Initial load
duke
parents:
diff changeset
2069
a61af66fc99e Initial load
duke
parents:
diff changeset
2070 // No-op on amd64
a61af66fc99e Initial load
duke
parents:
diff changeset
2071 void Matcher::pd_implicit_null_fixup(MachNode *node, uint idx) {}
a61af66fc99e Initial load
duke
parents:
diff changeset
2072
a61af66fc99e Initial load
duke
parents:
diff changeset
2073 // Advertise here if the CPU requires explicit rounding operations to
a61af66fc99e Initial load
duke
parents:
diff changeset
2074 // implement the UseStrictFP mode.
a61af66fc99e Initial load
duke
parents:
diff changeset
2075 const bool Matcher::strict_fp_requires_explicit_rounding = true;
a61af66fc99e Initial load
duke
parents:
diff changeset
2076
a61af66fc99e Initial load
duke
parents:
diff changeset
2077 // Do floats take an entire double register or just half?
a61af66fc99e Initial load
duke
parents:
diff changeset
2078 const bool Matcher::float_in_double = true;
a61af66fc99e Initial load
duke
parents:
diff changeset
2079 // Do ints take an entire long register or just half?
a61af66fc99e Initial load
duke
parents:
diff changeset
2080 const bool Matcher::int_in_long = true;
a61af66fc99e Initial load
duke
parents:
diff changeset
2081
a61af66fc99e Initial load
duke
parents:
diff changeset
2082 // Return whether or not this register is ever used as an argument.
a61af66fc99e Initial load
duke
parents:
diff changeset
2083 // This function is used on startup to build the trampoline stubs in
a61af66fc99e Initial load
duke
parents:
diff changeset
2084 // generateOptoStub. Registers not mentioned will be killed by the VM
a61af66fc99e Initial load
duke
parents:
diff changeset
2085 // call in the trampoline, and arguments in those registers not be
a61af66fc99e Initial load
duke
parents:
diff changeset
2086 // available to the callee.
a61af66fc99e Initial load
duke
parents:
diff changeset
2087 bool Matcher::can_be_java_arg(int reg)
a61af66fc99e Initial load
duke
parents:
diff changeset
2088 {
a61af66fc99e Initial load
duke
parents:
diff changeset
2089 return
a61af66fc99e Initial load
duke
parents:
diff changeset
2090 reg == RDI_num || reg == RDI_H_num ||
a61af66fc99e Initial load
duke
parents:
diff changeset
2091 reg == RSI_num || reg == RSI_H_num ||
a61af66fc99e Initial load
duke
parents:
diff changeset
2092 reg == RDX_num || reg == RDX_H_num ||
a61af66fc99e Initial load
duke
parents:
diff changeset
2093 reg == RCX_num || reg == RCX_H_num ||
a61af66fc99e Initial load
duke
parents:
diff changeset
2094 reg == R8_num || reg == R8_H_num ||
a61af66fc99e Initial load
duke
parents:
diff changeset
2095 reg == R9_num || reg == R9_H_num ||
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
2096 reg == R12_num || reg == R12_H_num ||
0
a61af66fc99e Initial load
duke
parents:
diff changeset
2097 reg == XMM0_num || reg == XMM0_H_num ||
a61af66fc99e Initial load
duke
parents:
diff changeset
2098 reg == XMM1_num || reg == XMM1_H_num ||
a61af66fc99e Initial load
duke
parents:
diff changeset
2099 reg == XMM2_num || reg == XMM2_H_num ||
a61af66fc99e Initial load
duke
parents:
diff changeset
2100 reg == XMM3_num || reg == XMM3_H_num ||
a61af66fc99e Initial load
duke
parents:
diff changeset
2101 reg == XMM4_num || reg == XMM4_H_num ||
a61af66fc99e Initial load
duke
parents:
diff changeset
2102 reg == XMM5_num || reg == XMM5_H_num ||
a61af66fc99e Initial load
duke
parents:
diff changeset
2103 reg == XMM6_num || reg == XMM6_H_num ||
a61af66fc99e Initial load
duke
parents:
diff changeset
2104 reg == XMM7_num || reg == XMM7_H_num;
a61af66fc99e Initial load
duke
parents:
diff changeset
2105 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2106
a61af66fc99e Initial load
duke
parents:
diff changeset
2107 bool Matcher::is_spillable_arg(int reg)
a61af66fc99e Initial load
duke
parents:
diff changeset
2108 {
a61af66fc99e Initial load
duke
parents:
diff changeset
2109 return can_be_java_arg(reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
2110 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2111
a61af66fc99e Initial load
duke
parents:
diff changeset
2112 // Register for DIVI projection of divmodI
a61af66fc99e Initial load
duke
parents:
diff changeset
2113 RegMask Matcher::divI_proj_mask() {
a61af66fc99e Initial load
duke
parents:
diff changeset
2114 return INT_RAX_REG_mask;
a61af66fc99e Initial load
duke
parents:
diff changeset
2115 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2116
a61af66fc99e Initial load
duke
parents:
diff changeset
2117 // Register for MODI projection of divmodI
a61af66fc99e Initial load
duke
parents:
diff changeset
2118 RegMask Matcher::modI_proj_mask() {
a61af66fc99e Initial load
duke
parents:
diff changeset
2119 return INT_RDX_REG_mask;
a61af66fc99e Initial load
duke
parents:
diff changeset
2120 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2121
a61af66fc99e Initial load
duke
parents:
diff changeset
2122 // Register for DIVL projection of divmodL
a61af66fc99e Initial load
duke
parents:
diff changeset
2123 RegMask Matcher::divL_proj_mask() {
a61af66fc99e Initial load
duke
parents:
diff changeset
2124 return LONG_RAX_REG_mask;
a61af66fc99e Initial load
duke
parents:
diff changeset
2125 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2126
a61af66fc99e Initial load
duke
parents:
diff changeset
2127 // Register for MODL projection of divmodL
a61af66fc99e Initial load
duke
parents:
diff changeset
2128 RegMask Matcher::modL_proj_mask() {
a61af66fc99e Initial load
duke
parents:
diff changeset
2129 return LONG_RDX_REG_mask;
a61af66fc99e Initial load
duke
parents:
diff changeset
2130 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2131
1137
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
2132 const RegMask Matcher::method_handle_invoke_SP_save_mask() {
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
2133 return PTR_RBP_REG_mask;
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
2134 }
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
2135
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
2136 static Address build_address(int b, int i, int s, int d) {
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
2137 Register index = as_Register(i);
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
2138 Address::ScaleFactor scale = (Address::ScaleFactor)s;
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
2139 if (index == rsp) {
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
2140 index = noreg;
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
2141 scale = Address::no_scale;
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
2142 }
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
2143 Address addr(as_Register(b), index, scale, d);
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
2144 return addr;
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
2145 }
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
2146
0
a61af66fc99e Initial load
duke
parents:
diff changeset
2147 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2148
a61af66fc99e Initial load
duke
parents:
diff changeset
2149 //----------ENCODING BLOCK-----------------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
2150 // This block specifies the encoding classes used by the compiler to
a61af66fc99e Initial load
duke
parents:
diff changeset
2151 // output byte streams. Encoding classes are parameterized macros
a61af66fc99e Initial load
duke
parents:
diff changeset
2152 // used by Machine Instruction Nodes in order to generate the bit
a61af66fc99e Initial load
duke
parents:
diff changeset
2153 // encoding of the instruction. Operands specify their base encoding
a61af66fc99e Initial load
duke
parents:
diff changeset
2154 // interface with the interface keyword. There are currently
a61af66fc99e Initial load
duke
parents:
diff changeset
2155 // supported four interfaces, REG_INTER, CONST_INTER, MEMORY_INTER, &
a61af66fc99e Initial load
duke
parents:
diff changeset
2156 // COND_INTER. REG_INTER causes an operand to generate a function
a61af66fc99e Initial load
duke
parents:
diff changeset
2157 // which returns its register number when queried. CONST_INTER causes
a61af66fc99e Initial load
duke
parents:
diff changeset
2158 // an operand to generate a function which returns the value of the
a61af66fc99e Initial load
duke
parents:
diff changeset
2159 // constant when queried. MEMORY_INTER causes an operand to generate
a61af66fc99e Initial load
duke
parents:
diff changeset
2160 // four functions which return the Base Register, the Index Register,
a61af66fc99e Initial load
duke
parents:
diff changeset
2161 // the Scale Value, and the Offset Value of the operand when queried.
a61af66fc99e Initial load
duke
parents:
diff changeset
2162 // COND_INTER causes an operand to generate six functions which return
a61af66fc99e Initial load
duke
parents:
diff changeset
2163 // the encoding code (ie - encoding bits for the instruction)
a61af66fc99e Initial load
duke
parents:
diff changeset
2164 // associated with each basic boolean condition for a conditional
a61af66fc99e Initial load
duke
parents:
diff changeset
2165 // instruction.
a61af66fc99e Initial load
duke
parents:
diff changeset
2166 //
a61af66fc99e Initial load
duke
parents:
diff changeset
2167 // Instructions specify two basic values for encoding. Again, a
a61af66fc99e Initial load
duke
parents:
diff changeset
2168 // function is available to check if the constant displacement is an
a61af66fc99e Initial load
duke
parents:
diff changeset
2169 // oop. They use the ins_encode keyword to specify their encoding
a61af66fc99e Initial load
duke
parents:
diff changeset
2170 // classes (which must be a sequence of enc_class names, and their
a61af66fc99e Initial load
duke
parents:
diff changeset
2171 // parameters, specified in the encoding block), and they use the
a61af66fc99e Initial load
duke
parents:
diff changeset
2172 // opcode keyword to specify, in order, their primary, secondary, and
a61af66fc99e Initial load
duke
parents:
diff changeset
2173 // tertiary opcode. Only the opcode sections which a particular
a61af66fc99e Initial load
duke
parents:
diff changeset
2174 // instruction needs for encoding need to be specified.
a61af66fc99e Initial load
duke
parents:
diff changeset
2175 encode %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2176 // Build emit functions for each basic byte or larger field in the
a61af66fc99e Initial load
duke
parents:
diff changeset
2177 // intel encoding scheme (opcode, rm, sib, immediate), and call them
a61af66fc99e Initial load
duke
parents:
diff changeset
2178 // from C++ code in the enc_class source block. Emit functions will
a61af66fc99e Initial load
duke
parents:
diff changeset
2179 // live in the main source block for now. In future, we can
a61af66fc99e Initial load
duke
parents:
diff changeset
2180 // generalize this by adding a syntax that specifies the sizes of
a61af66fc99e Initial load
duke
parents:
diff changeset
2181 // fields in an order, so that the adlc can build the emit functions
a61af66fc99e Initial load
duke
parents:
diff changeset
2182 // automagically
a61af66fc99e Initial load
duke
parents:
diff changeset
2183
a61af66fc99e Initial load
duke
parents:
diff changeset
2184 // Emit primary opcode
a61af66fc99e Initial load
duke
parents:
diff changeset
2185 enc_class OpcP
a61af66fc99e Initial load
duke
parents:
diff changeset
2186 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2187 emit_opcode(cbuf, $primary);
a61af66fc99e Initial load
duke
parents:
diff changeset
2188 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2189
a61af66fc99e Initial load
duke
parents:
diff changeset
2190 // Emit secondary opcode
a61af66fc99e Initial load
duke
parents:
diff changeset
2191 enc_class OpcS
a61af66fc99e Initial load
duke
parents:
diff changeset
2192 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2193 emit_opcode(cbuf, $secondary);
a61af66fc99e Initial load
duke
parents:
diff changeset
2194 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2195
a61af66fc99e Initial load
duke
parents:
diff changeset
2196 // Emit tertiary opcode
a61af66fc99e Initial load
duke
parents:
diff changeset
2197 enc_class OpcT
a61af66fc99e Initial load
duke
parents:
diff changeset
2198 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2199 emit_opcode(cbuf, $tertiary);
a61af66fc99e Initial load
duke
parents:
diff changeset
2200 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2201
a61af66fc99e Initial load
duke
parents:
diff changeset
2202 // Emit opcode directly
a61af66fc99e Initial load
duke
parents:
diff changeset
2203 enc_class Opcode(immI d8)
a61af66fc99e Initial load
duke
parents:
diff changeset
2204 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2205 emit_opcode(cbuf, $d8$$constant);
a61af66fc99e Initial load
duke
parents:
diff changeset
2206 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2207
a61af66fc99e Initial load
duke
parents:
diff changeset
2208 // Emit size prefix
a61af66fc99e Initial load
duke
parents:
diff changeset
2209 enc_class SizePrefix
a61af66fc99e Initial load
duke
parents:
diff changeset
2210 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2211 emit_opcode(cbuf, 0x66);
a61af66fc99e Initial load
duke
parents:
diff changeset
2212 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2213
a61af66fc99e Initial load
duke
parents:
diff changeset
2214 enc_class reg(rRegI reg)
a61af66fc99e Initial load
duke
parents:
diff changeset
2215 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2216 emit_rm(cbuf, 0x3, 0, $reg$$reg & 7);
a61af66fc99e Initial load
duke
parents:
diff changeset
2217 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2218
a61af66fc99e Initial load
duke
parents:
diff changeset
2219 enc_class reg_reg(rRegI dst, rRegI src)
a61af66fc99e Initial load
duke
parents:
diff changeset
2220 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2221 emit_rm(cbuf, 0x3, $dst$$reg & 7, $src$$reg & 7);
a61af66fc99e Initial load
duke
parents:
diff changeset
2222 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2223
a61af66fc99e Initial load
duke
parents:
diff changeset
2224 enc_class opc_reg_reg(immI opcode, rRegI dst, rRegI src)
a61af66fc99e Initial load
duke
parents:
diff changeset
2225 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2226 emit_opcode(cbuf, $opcode$$constant);
a61af66fc99e Initial load
duke
parents:
diff changeset
2227 emit_rm(cbuf, 0x3, $dst$$reg & 7, $src$$reg & 7);
a61af66fc99e Initial load
duke
parents:
diff changeset
2228 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2229
a61af66fc99e Initial load
duke
parents:
diff changeset
2230 enc_class cmpfp_fixup()
a61af66fc99e Initial load
duke
parents:
diff changeset
2231 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2232 // jnp,s exit
a61af66fc99e Initial load
duke
parents:
diff changeset
2233 emit_opcode(cbuf, 0x7B);
a61af66fc99e Initial load
duke
parents:
diff changeset
2234 emit_d8(cbuf, 0x0A);
a61af66fc99e Initial load
duke
parents:
diff changeset
2235
a61af66fc99e Initial load
duke
parents:
diff changeset
2236 // pushfq
a61af66fc99e Initial load
duke
parents:
diff changeset
2237 emit_opcode(cbuf, 0x9C);
a61af66fc99e Initial load
duke
parents:
diff changeset
2238
a61af66fc99e Initial load
duke
parents:
diff changeset
2239 // andq $0xffffff2b, (%rsp)
a61af66fc99e Initial load
duke
parents:
diff changeset
2240 emit_opcode(cbuf, Assembler::REX_W);
a61af66fc99e Initial load
duke
parents:
diff changeset
2241 emit_opcode(cbuf, 0x81);
a61af66fc99e Initial load
duke
parents:
diff changeset
2242 emit_opcode(cbuf, 0x24);
a61af66fc99e Initial load
duke
parents:
diff changeset
2243 emit_opcode(cbuf, 0x24);
a61af66fc99e Initial load
duke
parents:
diff changeset
2244 emit_d32(cbuf, 0xffffff2b);
a61af66fc99e Initial load
duke
parents:
diff changeset
2245
a61af66fc99e Initial load
duke
parents:
diff changeset
2246 // popfq
a61af66fc99e Initial load
duke
parents:
diff changeset
2247 emit_opcode(cbuf, 0x9D);
a61af66fc99e Initial load
duke
parents:
diff changeset
2248
a61af66fc99e Initial load
duke
parents:
diff changeset
2249 // nop (target for branch to avoid branch to branch)
a61af66fc99e Initial load
duke
parents:
diff changeset
2250 emit_opcode(cbuf, 0x90);
a61af66fc99e Initial load
duke
parents:
diff changeset
2251 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2252
a61af66fc99e Initial load
duke
parents:
diff changeset
2253 enc_class cmpfp3(rRegI dst)
a61af66fc99e Initial load
duke
parents:
diff changeset
2254 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2255 int dstenc = $dst$$reg;
a61af66fc99e Initial load
duke
parents:
diff changeset
2256
a61af66fc99e Initial load
duke
parents:
diff changeset
2257 // movl $dst, -1
a61af66fc99e Initial load
duke
parents:
diff changeset
2258 if (dstenc >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2259 emit_opcode(cbuf, Assembler::REX_B);
a61af66fc99e Initial load
duke
parents:
diff changeset
2260 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2261 emit_opcode(cbuf, 0xB8 | (dstenc & 7));
a61af66fc99e Initial load
duke
parents:
diff changeset
2262 emit_d32(cbuf, -1);
a61af66fc99e Initial load
duke
parents:
diff changeset
2263
a61af66fc99e Initial load
duke
parents:
diff changeset
2264 // jp,s done
a61af66fc99e Initial load
duke
parents:
diff changeset
2265 emit_opcode(cbuf, 0x7A);
a61af66fc99e Initial load
duke
parents:
diff changeset
2266 emit_d8(cbuf, dstenc < 4 ? 0x08 : 0x0A);
a61af66fc99e Initial load
duke
parents:
diff changeset
2267
a61af66fc99e Initial load
duke
parents:
diff changeset
2268 // jb,s done
a61af66fc99e Initial load
duke
parents:
diff changeset
2269 emit_opcode(cbuf, 0x72);
a61af66fc99e Initial load
duke
parents:
diff changeset
2270 emit_d8(cbuf, dstenc < 4 ? 0x06 : 0x08);
a61af66fc99e Initial load
duke
parents:
diff changeset
2271
a61af66fc99e Initial load
duke
parents:
diff changeset
2272 // setne $dst
a61af66fc99e Initial load
duke
parents:
diff changeset
2273 if (dstenc >= 4) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2274 emit_opcode(cbuf, dstenc < 8 ? Assembler::REX : Assembler::REX_B);
a61af66fc99e Initial load
duke
parents:
diff changeset
2275 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2276 emit_opcode(cbuf, 0x0F);
a61af66fc99e Initial load
duke
parents:
diff changeset
2277 emit_opcode(cbuf, 0x95);
a61af66fc99e Initial load
duke
parents:
diff changeset
2278 emit_opcode(cbuf, 0xC0 | (dstenc & 7));
a61af66fc99e Initial load
duke
parents:
diff changeset
2279
a61af66fc99e Initial load
duke
parents:
diff changeset
2280 // movzbl $dst, $dst
a61af66fc99e Initial load
duke
parents:
diff changeset
2281 if (dstenc >= 4) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2282 emit_opcode(cbuf, dstenc < 8 ? Assembler::REX : Assembler::REX_RB);
a61af66fc99e Initial load
duke
parents:
diff changeset
2283 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2284 emit_opcode(cbuf, 0x0F);
a61af66fc99e Initial load
duke
parents:
diff changeset
2285 emit_opcode(cbuf, 0xB6);
a61af66fc99e Initial load
duke
parents:
diff changeset
2286 emit_rm(cbuf, 0x3, dstenc & 7, dstenc & 7);
a61af66fc99e Initial load
duke
parents:
diff changeset
2287 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2288
a61af66fc99e Initial load
duke
parents:
diff changeset
2289 enc_class cdql_enc(no_rax_rdx_RegI div)
a61af66fc99e Initial load
duke
parents:
diff changeset
2290 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2291 // Full implementation of Java idiv and irem; checks for
a61af66fc99e Initial load
duke
parents:
diff changeset
2292 // special case as described in JVM spec., p.243 & p.271.
a61af66fc99e Initial load
duke
parents:
diff changeset
2293 //
a61af66fc99e Initial load
duke
parents:
diff changeset
2294 // normal case special case
a61af66fc99e Initial load
duke
parents:
diff changeset
2295 //
a61af66fc99e Initial load
duke
parents:
diff changeset
2296 // input : rax: dividend min_int
a61af66fc99e Initial load
duke
parents:
diff changeset
2297 // reg: divisor -1
a61af66fc99e Initial load
duke
parents:
diff changeset
2298 //
a61af66fc99e Initial load
duke
parents:
diff changeset
2299 // output: rax: quotient (= rax idiv reg) min_int
a61af66fc99e Initial load
duke
parents:
diff changeset
2300 // rdx: remainder (= rax irem reg) 0
a61af66fc99e Initial load
duke
parents:
diff changeset
2301 //
a61af66fc99e Initial load
duke
parents:
diff changeset
2302 // Code sequnce:
a61af66fc99e Initial load
duke
parents:
diff changeset
2303 //
a61af66fc99e Initial load
duke
parents:
diff changeset
2304 // 0: 3d 00 00 00 80 cmp $0x80000000,%eax
a61af66fc99e Initial load
duke
parents:
diff changeset
2305 // 5: 75 07/08 jne e <normal>
a61af66fc99e Initial load
duke
parents:
diff changeset
2306 // 7: 33 d2 xor %edx,%edx
a61af66fc99e Initial load
duke
parents:
diff changeset
2307 // [div >= 8 -> offset + 1]
a61af66fc99e Initial load
duke
parents:
diff changeset
2308 // [REX_B]
a61af66fc99e Initial load
duke
parents:
diff changeset
2309 // 9: 83 f9 ff cmp $0xffffffffffffffff,$div
a61af66fc99e Initial load
duke
parents:
diff changeset
2310 // c: 74 03/04 je 11 <done>
a61af66fc99e Initial load
duke
parents:
diff changeset
2311 // 000000000000000e <normal>:
a61af66fc99e Initial load
duke
parents:
diff changeset
2312 // e: 99 cltd
a61af66fc99e Initial load
duke
parents:
diff changeset
2313 // [div >= 8 -> offset + 1]
a61af66fc99e Initial load
duke
parents:
diff changeset
2314 // [REX_B]
a61af66fc99e Initial load
duke
parents:
diff changeset
2315 // f: f7 f9 idiv $div
a61af66fc99e Initial load
duke
parents:
diff changeset
2316 // 0000000000000011 <done>:
a61af66fc99e Initial load
duke
parents:
diff changeset
2317
a61af66fc99e Initial load
duke
parents:
diff changeset
2318 // cmp $0x80000000,%eax
a61af66fc99e Initial load
duke
parents:
diff changeset
2319 emit_opcode(cbuf, 0x3d);
a61af66fc99e Initial load
duke
parents:
diff changeset
2320 emit_d8(cbuf, 0x00);
a61af66fc99e Initial load
duke
parents:
diff changeset
2321 emit_d8(cbuf, 0x00);
a61af66fc99e Initial load
duke
parents:
diff changeset
2322 emit_d8(cbuf, 0x00);
a61af66fc99e Initial load
duke
parents:
diff changeset
2323 emit_d8(cbuf, 0x80);
a61af66fc99e Initial load
duke
parents:
diff changeset
2324
a61af66fc99e Initial load
duke
parents:
diff changeset
2325 // jne e <normal>
a61af66fc99e Initial load
duke
parents:
diff changeset
2326 emit_opcode(cbuf, 0x75);
a61af66fc99e Initial load
duke
parents:
diff changeset
2327 emit_d8(cbuf, $div$$reg < 8 ? 0x07 : 0x08);
a61af66fc99e Initial load
duke
parents:
diff changeset
2328
a61af66fc99e Initial load
duke
parents:
diff changeset
2329 // xor %edx,%edx
a61af66fc99e Initial load
duke
parents:
diff changeset
2330 emit_opcode(cbuf, 0x33);
a61af66fc99e Initial load
duke
parents:
diff changeset
2331 emit_d8(cbuf, 0xD2);
a61af66fc99e Initial load
duke
parents:
diff changeset
2332
a61af66fc99e Initial load
duke
parents:
diff changeset
2333 // cmp $0xffffffffffffffff,%ecx
a61af66fc99e Initial load
duke
parents:
diff changeset
2334 if ($div$$reg >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2335 emit_opcode(cbuf, Assembler::REX_B);
a61af66fc99e Initial load
duke
parents:
diff changeset
2336 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2337 emit_opcode(cbuf, 0x83);
a61af66fc99e Initial load
duke
parents:
diff changeset
2338 emit_rm(cbuf, 0x3, 0x7, $div$$reg & 7);
a61af66fc99e Initial load
duke
parents:
diff changeset
2339 emit_d8(cbuf, 0xFF);
a61af66fc99e Initial load
duke
parents:
diff changeset
2340
a61af66fc99e Initial load
duke
parents:
diff changeset
2341 // je 11 <done>
a61af66fc99e Initial load
duke
parents:
diff changeset
2342 emit_opcode(cbuf, 0x74);
a61af66fc99e Initial load
duke
parents:
diff changeset
2343 emit_d8(cbuf, $div$$reg < 8 ? 0x03 : 0x04);
a61af66fc99e Initial load
duke
parents:
diff changeset
2344
a61af66fc99e Initial load
duke
parents:
diff changeset
2345 // <normal>
a61af66fc99e Initial load
duke
parents:
diff changeset
2346 // cltd
a61af66fc99e Initial load
duke
parents:
diff changeset
2347 emit_opcode(cbuf, 0x99);
a61af66fc99e Initial load
duke
parents:
diff changeset
2348
a61af66fc99e Initial load
duke
parents:
diff changeset
2349 // idivl (note: must be emitted by the user of this rule)
a61af66fc99e Initial load
duke
parents:
diff changeset
2350 // <done>
a61af66fc99e Initial load
duke
parents:
diff changeset
2351 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2352
a61af66fc99e Initial load
duke
parents:
diff changeset
2353 enc_class cdqq_enc(no_rax_rdx_RegL div)
a61af66fc99e Initial load
duke
parents:
diff changeset
2354 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2355 // Full implementation of Java ldiv and lrem; checks for
a61af66fc99e Initial load
duke
parents:
diff changeset
2356 // special case as described in JVM spec., p.243 & p.271.
a61af66fc99e Initial load
duke
parents:
diff changeset
2357 //
a61af66fc99e Initial load
duke
parents:
diff changeset
2358 // normal case special case
a61af66fc99e Initial load
duke
parents:
diff changeset
2359 //
a61af66fc99e Initial load
duke
parents:
diff changeset
2360 // input : rax: dividend min_long
a61af66fc99e Initial load
duke
parents:
diff changeset
2361 // reg: divisor -1
a61af66fc99e Initial load
duke
parents:
diff changeset
2362 //
a61af66fc99e Initial load
duke
parents:
diff changeset
2363 // output: rax: quotient (= rax idiv reg) min_long
a61af66fc99e Initial load
duke
parents:
diff changeset
2364 // rdx: remainder (= rax irem reg) 0
a61af66fc99e Initial load
duke
parents:
diff changeset
2365 //
a61af66fc99e Initial load
duke
parents:
diff changeset
2366 // Code sequnce:
a61af66fc99e Initial load
duke
parents:
diff changeset
2367 //
a61af66fc99e Initial load
duke
parents:
diff changeset
2368 // 0: 48 ba 00 00 00 00 00 mov $0x8000000000000000,%rdx
a61af66fc99e Initial load
duke
parents:
diff changeset
2369 // 7: 00 00 80
a61af66fc99e Initial load
duke
parents:
diff changeset
2370 // a: 48 39 d0 cmp %rdx,%rax
a61af66fc99e Initial load
duke
parents:
diff changeset
2371 // d: 75 08 jne 17 <normal>
a61af66fc99e Initial load
duke
parents:
diff changeset
2372 // f: 33 d2 xor %edx,%edx
a61af66fc99e Initial load
duke
parents:
diff changeset
2373 // 11: 48 83 f9 ff cmp $0xffffffffffffffff,$div
a61af66fc99e Initial load
duke
parents:
diff changeset
2374 // 15: 74 05 je 1c <done>
a61af66fc99e Initial load
duke
parents:
diff changeset
2375 // 0000000000000017 <normal>:
a61af66fc99e Initial load
duke
parents:
diff changeset
2376 // 17: 48 99 cqto
a61af66fc99e Initial load
duke
parents:
diff changeset
2377 // 19: 48 f7 f9 idiv $div
a61af66fc99e Initial load
duke
parents:
diff changeset
2378 // 000000000000001c <done>:
a61af66fc99e Initial load
duke
parents:
diff changeset
2379
a61af66fc99e Initial load
duke
parents:
diff changeset
2380 // mov $0x8000000000000000,%rdx
a61af66fc99e Initial load
duke
parents:
diff changeset
2381 emit_opcode(cbuf, Assembler::REX_W);
a61af66fc99e Initial load
duke
parents:
diff changeset
2382 emit_opcode(cbuf, 0xBA);
a61af66fc99e Initial load
duke
parents:
diff changeset
2383 emit_d8(cbuf, 0x00);
a61af66fc99e Initial load
duke
parents:
diff changeset
2384 emit_d8(cbuf, 0x00);
a61af66fc99e Initial load
duke
parents:
diff changeset
2385 emit_d8(cbuf, 0x00);
a61af66fc99e Initial load
duke
parents:
diff changeset
2386 emit_d8(cbuf, 0x00);
a61af66fc99e Initial load
duke
parents:
diff changeset
2387 emit_d8(cbuf, 0x00);
a61af66fc99e Initial load
duke
parents:
diff changeset
2388 emit_d8(cbuf, 0x00);
a61af66fc99e Initial load
duke
parents:
diff changeset
2389 emit_d8(cbuf, 0x00);
a61af66fc99e Initial load
duke
parents:
diff changeset
2390 emit_d8(cbuf, 0x80);
a61af66fc99e Initial load
duke
parents:
diff changeset
2391
a61af66fc99e Initial load
duke
parents:
diff changeset
2392 // cmp %rdx,%rax
a61af66fc99e Initial load
duke
parents:
diff changeset
2393 emit_opcode(cbuf, Assembler::REX_W);
a61af66fc99e Initial load
duke
parents:
diff changeset
2394 emit_opcode(cbuf, 0x39);
a61af66fc99e Initial load
duke
parents:
diff changeset
2395 emit_d8(cbuf, 0xD0);
a61af66fc99e Initial load
duke
parents:
diff changeset
2396
a61af66fc99e Initial load
duke
parents:
diff changeset
2397 // jne 17 <normal>
a61af66fc99e Initial load
duke
parents:
diff changeset
2398 emit_opcode(cbuf, 0x75);
a61af66fc99e Initial load
duke
parents:
diff changeset
2399 emit_d8(cbuf, 0x08);
a61af66fc99e Initial load
duke
parents:
diff changeset
2400
a61af66fc99e Initial load
duke
parents:
diff changeset
2401 // xor %edx,%edx
a61af66fc99e Initial load
duke
parents:
diff changeset
2402 emit_opcode(cbuf, 0x33);
a61af66fc99e Initial load
duke
parents:
diff changeset
2403 emit_d8(cbuf, 0xD2);
a61af66fc99e Initial load
duke
parents:
diff changeset
2404
a61af66fc99e Initial load
duke
parents:
diff changeset
2405 // cmp $0xffffffffffffffff,$div
a61af66fc99e Initial load
duke
parents:
diff changeset
2406 emit_opcode(cbuf, $div$$reg < 8 ? Assembler::REX_W : Assembler::REX_WB);
a61af66fc99e Initial load
duke
parents:
diff changeset
2407 emit_opcode(cbuf, 0x83);
a61af66fc99e Initial load
duke
parents:
diff changeset
2408 emit_rm(cbuf, 0x3, 0x7, $div$$reg & 7);
a61af66fc99e Initial load
duke
parents:
diff changeset
2409 emit_d8(cbuf, 0xFF);
a61af66fc99e Initial load
duke
parents:
diff changeset
2410
a61af66fc99e Initial load
duke
parents:
diff changeset
2411 // je 1e <done>
a61af66fc99e Initial load
duke
parents:
diff changeset
2412 emit_opcode(cbuf, 0x74);
a61af66fc99e Initial load
duke
parents:
diff changeset
2413 emit_d8(cbuf, 0x05);
a61af66fc99e Initial load
duke
parents:
diff changeset
2414
a61af66fc99e Initial load
duke
parents:
diff changeset
2415 // <normal>
a61af66fc99e Initial load
duke
parents:
diff changeset
2416 // cqto
a61af66fc99e Initial load
duke
parents:
diff changeset
2417 emit_opcode(cbuf, Assembler::REX_W);
a61af66fc99e Initial load
duke
parents:
diff changeset
2418 emit_opcode(cbuf, 0x99);
a61af66fc99e Initial load
duke
parents:
diff changeset
2419
a61af66fc99e Initial load
duke
parents:
diff changeset
2420 // idivq (note: must be emitted by the user of this rule)
a61af66fc99e Initial load
duke
parents:
diff changeset
2421 // <done>
a61af66fc99e Initial load
duke
parents:
diff changeset
2422 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2423
a61af66fc99e Initial load
duke
parents:
diff changeset
2424 // Opcde enc_class for 8/32 bit immediate instructions with sign-extension
a61af66fc99e Initial load
duke
parents:
diff changeset
2425 enc_class OpcSE(immI imm)
a61af66fc99e Initial load
duke
parents:
diff changeset
2426 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2427 // Emit primary opcode and set sign-extend bit
a61af66fc99e Initial load
duke
parents:
diff changeset
2428 // Check for 8-bit immediate, and set sign extend bit in opcode
a61af66fc99e Initial load
duke
parents:
diff changeset
2429 if (-0x80 <= $imm$$constant && $imm$$constant < 0x80) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2430 emit_opcode(cbuf, $primary | 0x02);
a61af66fc99e Initial load
duke
parents:
diff changeset
2431 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
2432 // 32-bit immediate
a61af66fc99e Initial load
duke
parents:
diff changeset
2433 emit_opcode(cbuf, $primary);
a61af66fc99e Initial load
duke
parents:
diff changeset
2434 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2435 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2436
a61af66fc99e Initial load
duke
parents:
diff changeset
2437 enc_class OpcSErm(rRegI dst, immI imm)
a61af66fc99e Initial load
duke
parents:
diff changeset
2438 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2439 // OpcSEr/m
a61af66fc99e Initial load
duke
parents:
diff changeset
2440 int dstenc = $dst$$reg;
a61af66fc99e Initial load
duke
parents:
diff changeset
2441 if (dstenc >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2442 emit_opcode(cbuf, Assembler::REX_B);
a61af66fc99e Initial load
duke
parents:
diff changeset
2443 dstenc -= 8;
a61af66fc99e Initial load
duke
parents:
diff changeset
2444 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2445 // Emit primary opcode and set sign-extend bit
a61af66fc99e Initial load
duke
parents:
diff changeset
2446 // Check for 8-bit immediate, and set sign extend bit in opcode
a61af66fc99e Initial load
duke
parents:
diff changeset
2447 if (-0x80 <= $imm$$constant && $imm$$constant < 0x80) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2448 emit_opcode(cbuf, $primary | 0x02);
a61af66fc99e Initial load
duke
parents:
diff changeset
2449 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
2450 // 32-bit immediate
a61af66fc99e Initial load
duke
parents:
diff changeset
2451 emit_opcode(cbuf, $primary);
a61af66fc99e Initial load
duke
parents:
diff changeset
2452 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2453 // Emit r/m byte with secondary opcode, after primary opcode.
a61af66fc99e Initial load
duke
parents:
diff changeset
2454 emit_rm(cbuf, 0x3, $secondary, dstenc);
a61af66fc99e Initial load
duke
parents:
diff changeset
2455 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2456
a61af66fc99e Initial load
duke
parents:
diff changeset
2457 enc_class OpcSErm_wide(rRegL dst, immI imm)
a61af66fc99e Initial load
duke
parents:
diff changeset
2458 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2459 // OpcSEr/m
a61af66fc99e Initial load
duke
parents:
diff changeset
2460 int dstenc = $dst$$reg;
a61af66fc99e Initial load
duke
parents:
diff changeset
2461 if (dstenc < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2462 emit_opcode(cbuf, Assembler::REX_W);
a61af66fc99e Initial load
duke
parents:
diff changeset
2463 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
2464 emit_opcode(cbuf, Assembler::REX_WB);
a61af66fc99e Initial load
duke
parents:
diff changeset
2465 dstenc -= 8;
a61af66fc99e Initial load
duke
parents:
diff changeset
2466 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2467 // Emit primary opcode and set sign-extend bit
a61af66fc99e Initial load
duke
parents:
diff changeset
2468 // Check for 8-bit immediate, and set sign extend bit in opcode
a61af66fc99e Initial load
duke
parents:
diff changeset
2469 if (-0x80 <= $imm$$constant && $imm$$constant < 0x80) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2470 emit_opcode(cbuf, $primary | 0x02);
a61af66fc99e Initial load
duke
parents:
diff changeset
2471 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
2472 // 32-bit immediate
a61af66fc99e Initial load
duke
parents:
diff changeset
2473 emit_opcode(cbuf, $primary);
a61af66fc99e Initial load
duke
parents:
diff changeset
2474 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2475 // Emit r/m byte with secondary opcode, after primary opcode.
a61af66fc99e Initial load
duke
parents:
diff changeset
2476 emit_rm(cbuf, 0x3, $secondary, dstenc);
a61af66fc99e Initial load
duke
parents:
diff changeset
2477 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2478
a61af66fc99e Initial load
duke
parents:
diff changeset
2479 enc_class Con8or32(immI imm)
a61af66fc99e Initial load
duke
parents:
diff changeset
2480 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2481 // Check for 8-bit immediate, and set sign extend bit in opcode
a61af66fc99e Initial load
duke
parents:
diff changeset
2482 if (-0x80 <= $imm$$constant && $imm$$constant < 0x80) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2483 $$$emit8$imm$$constant;
a61af66fc99e Initial load
duke
parents:
diff changeset
2484 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
2485 // 32-bit immediate
a61af66fc99e Initial load
duke
parents:
diff changeset
2486 $$$emit32$imm$$constant;
a61af66fc99e Initial load
duke
parents:
diff changeset
2487 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2488 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2489
a61af66fc99e Initial load
duke
parents:
diff changeset
2490 enc_class Lbl(label labl)
a61af66fc99e Initial load
duke
parents:
diff changeset
2491 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2492 // JMP, CALL
a61af66fc99e Initial load
duke
parents:
diff changeset
2493 Label* l = $labl$$label;
a61af66fc99e Initial load
duke
parents:
diff changeset
2494 emit_d32(cbuf, l ? (l->loc_pos() - (cbuf.code_size() + 4)) : 0);
a61af66fc99e Initial load
duke
parents:
diff changeset
2495 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2496
a61af66fc99e Initial load
duke
parents:
diff changeset
2497 enc_class LblShort(label labl)
a61af66fc99e Initial load
duke
parents:
diff changeset
2498 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2499 // JMP, CALL
a61af66fc99e Initial load
duke
parents:
diff changeset
2500 Label* l = $labl$$label;
a61af66fc99e Initial load
duke
parents:
diff changeset
2501 int disp = l ? (l->loc_pos() - (cbuf.code_size() + 1)) : 0;
a61af66fc99e Initial load
duke
parents:
diff changeset
2502 assert(-128 <= disp && disp <= 127, "Displacement too large for short jmp");
a61af66fc99e Initial load
duke
parents:
diff changeset
2503 emit_d8(cbuf, disp);
a61af66fc99e Initial load
duke
parents:
diff changeset
2504 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2505
a61af66fc99e Initial load
duke
parents:
diff changeset
2506 enc_class opc2_reg(rRegI dst)
a61af66fc99e Initial load
duke
parents:
diff changeset
2507 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2508 // BSWAP
a61af66fc99e Initial load
duke
parents:
diff changeset
2509 emit_cc(cbuf, $secondary, $dst$$reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
2510 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2511
a61af66fc99e Initial load
duke
parents:
diff changeset
2512 enc_class opc3_reg(rRegI dst)
a61af66fc99e Initial load
duke
parents:
diff changeset
2513 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2514 // BSWAP
a61af66fc99e Initial load
duke
parents:
diff changeset
2515 emit_cc(cbuf, $tertiary, $dst$$reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
2516 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2517
a61af66fc99e Initial load
duke
parents:
diff changeset
2518 enc_class reg_opc(rRegI div)
a61af66fc99e Initial load
duke
parents:
diff changeset
2519 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2520 // INC, DEC, IDIV, IMOD, JMP indirect, ...
a61af66fc99e Initial load
duke
parents:
diff changeset
2521 emit_rm(cbuf, 0x3, $secondary, $div$$reg & 7);
a61af66fc99e Initial load
duke
parents:
diff changeset
2522 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2523
a61af66fc99e Initial load
duke
parents:
diff changeset
2524 enc_class Jcc(cmpOp cop, label labl)
a61af66fc99e Initial load
duke
parents:
diff changeset
2525 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2526 // JCC
a61af66fc99e Initial load
duke
parents:
diff changeset
2527 Label* l = $labl$$label;
a61af66fc99e Initial load
duke
parents:
diff changeset
2528 $$$emit8$primary;
a61af66fc99e Initial load
duke
parents:
diff changeset
2529 emit_cc(cbuf, $secondary, $cop$$cmpcode);
a61af66fc99e Initial load
duke
parents:
diff changeset
2530 emit_d32(cbuf, l ? (l->loc_pos() - (cbuf.code_size() + 4)) : 0);
a61af66fc99e Initial load
duke
parents:
diff changeset
2531 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2532
a61af66fc99e Initial load
duke
parents:
diff changeset
2533 enc_class JccShort (cmpOp cop, label labl)
a61af66fc99e Initial load
duke
parents:
diff changeset
2534 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2535 // JCC
a61af66fc99e Initial load
duke
parents:
diff changeset
2536 Label *l = $labl$$label;
a61af66fc99e Initial load
duke
parents:
diff changeset
2537 emit_cc(cbuf, $primary, $cop$$cmpcode);
a61af66fc99e Initial load
duke
parents:
diff changeset
2538 int disp = l ? (l->loc_pos() - (cbuf.code_size() + 1)) : 0;
a61af66fc99e Initial load
duke
parents:
diff changeset
2539 assert(-128 <= disp && disp <= 127, "Displacement too large for short jmp");
a61af66fc99e Initial load
duke
parents:
diff changeset
2540 emit_d8(cbuf, disp);
a61af66fc99e Initial load
duke
parents:
diff changeset
2541 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2542
a61af66fc99e Initial load
duke
parents:
diff changeset
2543 enc_class enc_cmov(cmpOp cop)
a61af66fc99e Initial load
duke
parents:
diff changeset
2544 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2545 // CMOV
a61af66fc99e Initial load
duke
parents:
diff changeset
2546 $$$emit8$primary;
a61af66fc99e Initial load
duke
parents:
diff changeset
2547 emit_cc(cbuf, $secondary, $cop$$cmpcode);
a61af66fc99e Initial load
duke
parents:
diff changeset
2548 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2549
a61af66fc99e Initial load
duke
parents:
diff changeset
2550 enc_class enc_cmovf_branch(cmpOp cop, regF dst, regF src)
a61af66fc99e Initial load
duke
parents:
diff changeset
2551 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2552 // Invert sense of branch from sense of cmov
a61af66fc99e Initial load
duke
parents:
diff changeset
2553 emit_cc(cbuf, 0x70, $cop$$cmpcode ^ 1);
a61af66fc99e Initial load
duke
parents:
diff changeset
2554 emit_d8(cbuf, ($dst$$reg < 8 && $src$$reg < 8)
a61af66fc99e Initial load
duke
parents:
diff changeset
2555 ? (UseXmmRegToRegMoveAll ? 3 : 4)
a61af66fc99e Initial load
duke
parents:
diff changeset
2556 : (UseXmmRegToRegMoveAll ? 4 : 5) ); // REX
a61af66fc99e Initial load
duke
parents:
diff changeset
2557 // UseXmmRegToRegMoveAll ? movaps(dst, src) : movss(dst, src)
a61af66fc99e Initial load
duke
parents:
diff changeset
2558 if (!UseXmmRegToRegMoveAll) emit_opcode(cbuf, 0xF3);
a61af66fc99e Initial load
duke
parents:
diff changeset
2559 if ($dst$$reg < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2560 if ($src$$reg >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2561 emit_opcode(cbuf, Assembler::REX_B);
a61af66fc99e Initial load
duke
parents:
diff changeset
2562 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2563 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
2564 if ($src$$reg < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2565 emit_opcode(cbuf, Assembler::REX_R);
a61af66fc99e Initial load
duke
parents:
diff changeset
2566 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
2567 emit_opcode(cbuf, Assembler::REX_RB);
a61af66fc99e Initial load
duke
parents:
diff changeset
2568 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2569 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2570 emit_opcode(cbuf, 0x0F);
a61af66fc99e Initial load
duke
parents:
diff changeset
2571 emit_opcode(cbuf, UseXmmRegToRegMoveAll ? 0x28 : 0x10);
a61af66fc99e Initial load
duke
parents:
diff changeset
2572 emit_rm(cbuf, 0x3, $dst$$reg & 7, $src$$reg & 7);
a61af66fc99e Initial load
duke
parents:
diff changeset
2573 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2574
a61af66fc99e Initial load
duke
parents:
diff changeset
2575 enc_class enc_cmovd_branch(cmpOp cop, regD dst, regD src)
a61af66fc99e Initial load
duke
parents:
diff changeset
2576 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2577 // Invert sense of branch from sense of cmov
a61af66fc99e Initial load
duke
parents:
diff changeset
2578 emit_cc(cbuf, 0x70, $cop$$cmpcode ^ 1);
a61af66fc99e Initial load
duke
parents:
diff changeset
2579 emit_d8(cbuf, $dst$$reg < 8 && $src$$reg < 8 ? 4 : 5); // REX
a61af66fc99e Initial load
duke
parents:
diff changeset
2580
a61af66fc99e Initial load
duke
parents:
diff changeset
2581 // UseXmmRegToRegMoveAll ? movapd(dst, src) : movsd(dst, src)
a61af66fc99e Initial load
duke
parents:
diff changeset
2582 emit_opcode(cbuf, UseXmmRegToRegMoveAll ? 0x66 : 0xF2);
a61af66fc99e Initial load
duke
parents:
diff changeset
2583 if ($dst$$reg < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2584 if ($src$$reg >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2585 emit_opcode(cbuf, Assembler::REX_B);
a61af66fc99e Initial load
duke
parents:
diff changeset
2586 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2587 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
2588 if ($src$$reg < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2589 emit_opcode(cbuf, Assembler::REX_R);
a61af66fc99e Initial load
duke
parents:
diff changeset
2590 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
2591 emit_opcode(cbuf, Assembler::REX_RB);
a61af66fc99e Initial load
duke
parents:
diff changeset
2592 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2593 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2594 emit_opcode(cbuf, 0x0F);
a61af66fc99e Initial load
duke
parents:
diff changeset
2595 emit_opcode(cbuf, UseXmmRegToRegMoveAll ? 0x28 : 0x10);
a61af66fc99e Initial load
duke
parents:
diff changeset
2596 emit_rm(cbuf, 0x3, $dst$$reg & 7, $src$$reg & 7);
a61af66fc99e Initial load
duke
parents:
diff changeset
2597 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2598
a61af66fc99e Initial load
duke
parents:
diff changeset
2599 enc_class enc_PartialSubtypeCheck()
a61af66fc99e Initial load
duke
parents:
diff changeset
2600 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2601 Register Rrdi = as_Register(RDI_enc); // result register
a61af66fc99e Initial load
duke
parents:
diff changeset
2602 Register Rrax = as_Register(RAX_enc); // super class
a61af66fc99e Initial load
duke
parents:
diff changeset
2603 Register Rrcx = as_Register(RCX_enc); // killed
a61af66fc99e Initial load
duke
parents:
diff changeset
2604 Register Rrsi = as_Register(RSI_enc); // sub class
644
c517646eef23 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 643
diff changeset
2605 Label miss;
c517646eef23 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 643
diff changeset
2606 const bool set_cond_codes = true;
0
a61af66fc99e Initial load
duke
parents:
diff changeset
2607
a61af66fc99e Initial load
duke
parents:
diff changeset
2608 MacroAssembler _masm(&cbuf);
644
c517646eef23 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 643
diff changeset
2609 __ check_klass_subtype_slow_path(Rrsi, Rrax, Rrcx, Rrdi,
c517646eef23 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 643
diff changeset
2610 NULL, &miss,
c517646eef23 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 643
diff changeset
2611 /*set_cond_codes:*/ true);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
2612 if ($primary) {
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
2613 __ xorptr(Rrdi, Rrdi);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
2614 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2615 __ bind(miss);
a61af66fc99e Initial load
duke
parents:
diff changeset
2616 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2617
a61af66fc99e Initial load
duke
parents:
diff changeset
2618 enc_class Java_To_Interpreter(method meth)
a61af66fc99e Initial load
duke
parents:
diff changeset
2619 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2620 // CALL Java_To_Interpreter
a61af66fc99e Initial load
duke
parents:
diff changeset
2621 // This is the instruction starting address for relocation info.
a61af66fc99e Initial load
duke
parents:
diff changeset
2622 cbuf.set_inst_mark();
a61af66fc99e Initial load
duke
parents:
diff changeset
2623 $$$emit8$primary;
a61af66fc99e Initial load
duke
parents:
diff changeset
2624 // CALL directly to the runtime
a61af66fc99e Initial load
duke
parents:
diff changeset
2625 emit_d32_reloc(cbuf,
a61af66fc99e Initial load
duke
parents:
diff changeset
2626 (int) ($meth$$method - ((intptr_t) cbuf.code_end()) - 4),
a61af66fc99e Initial load
duke
parents:
diff changeset
2627 runtime_call_Relocation::spec(),
a61af66fc99e Initial load
duke
parents:
diff changeset
2628 RELOC_DISP32);
a61af66fc99e Initial load
duke
parents:
diff changeset
2629 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2630
1137
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
2631 enc_class preserve_SP %{
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
2632 debug_only(int off0 = cbuf.code_size());
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
2633 MacroAssembler _masm(&cbuf);
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
2634 // RBP is preserved across all calls, even compiled calls.
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
2635 // Use it to preserve RSP in places where the callee might change the SP.
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
2636 __ movptr(rbp, rsp);
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
2637 debug_only(int off1 = cbuf.code_size());
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
2638 assert(off1 - off0 == preserve_SP_size(), "correct size prediction");
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
2639 %}
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
2640
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
2641 enc_class restore_SP %{
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
2642 MacroAssembler _masm(&cbuf);
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
2643 __ movptr(rsp, rbp);
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
2644 %}
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
2645
0
a61af66fc99e Initial load
duke
parents:
diff changeset
2646 enc_class Java_Static_Call(method meth)
a61af66fc99e Initial load
duke
parents:
diff changeset
2647 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2648 // JAVA STATIC CALL
a61af66fc99e Initial load
duke
parents:
diff changeset
2649 // CALL to fixup routine. Fixup routine uses ScopeDesc info to
a61af66fc99e Initial load
duke
parents:
diff changeset
2650 // determine who we intended to call.
a61af66fc99e Initial load
duke
parents:
diff changeset
2651 cbuf.set_inst_mark();
a61af66fc99e Initial load
duke
parents:
diff changeset
2652 $$$emit8$primary;
a61af66fc99e Initial load
duke
parents:
diff changeset
2653
a61af66fc99e Initial load
duke
parents:
diff changeset
2654 if (!_method) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2655 emit_d32_reloc(cbuf,
a61af66fc99e Initial load
duke
parents:
diff changeset
2656 (int) ($meth$$method - ((intptr_t) cbuf.code_end()) - 4),
a61af66fc99e Initial load
duke
parents:
diff changeset
2657 runtime_call_Relocation::spec(),
a61af66fc99e Initial load
duke
parents:
diff changeset
2658 RELOC_DISP32);
a61af66fc99e Initial load
duke
parents:
diff changeset
2659 } else if (_optimized_virtual) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2660 emit_d32_reloc(cbuf,
a61af66fc99e Initial load
duke
parents:
diff changeset
2661 (int) ($meth$$method - ((intptr_t) cbuf.code_end()) - 4),
a61af66fc99e Initial load
duke
parents:
diff changeset
2662 opt_virtual_call_Relocation::spec(),
a61af66fc99e Initial load
duke
parents:
diff changeset
2663 RELOC_DISP32);
a61af66fc99e Initial load
duke
parents:
diff changeset
2664 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
2665 emit_d32_reloc(cbuf,
a61af66fc99e Initial load
duke
parents:
diff changeset
2666 (int) ($meth$$method - ((intptr_t) cbuf.code_end()) - 4),
a61af66fc99e Initial load
duke
parents:
diff changeset
2667 static_call_Relocation::spec(),
a61af66fc99e Initial load
duke
parents:
diff changeset
2668 RELOC_DISP32);
a61af66fc99e Initial load
duke
parents:
diff changeset
2669 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2670 if (_method) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2671 // Emit stub for static call
a61af66fc99e Initial load
duke
parents:
diff changeset
2672 emit_java_to_interp(cbuf);
a61af66fc99e Initial load
duke
parents:
diff changeset
2673 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2674 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2675
a61af66fc99e Initial load
duke
parents:
diff changeset
2676 enc_class Java_Dynamic_Call(method meth)
a61af66fc99e Initial load
duke
parents:
diff changeset
2677 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2678 // JAVA DYNAMIC CALL
a61af66fc99e Initial load
duke
parents:
diff changeset
2679 // !!!!!
a61af66fc99e Initial load
duke
parents:
diff changeset
2680 // Generate "movq rax, -1", placeholder instruction to load oop-info
a61af66fc99e Initial load
duke
parents:
diff changeset
2681 // emit_call_dynamic_prologue( cbuf );
a61af66fc99e Initial load
duke
parents:
diff changeset
2682 cbuf.set_inst_mark();
a61af66fc99e Initial load
duke
parents:
diff changeset
2683
a61af66fc99e Initial load
duke
parents:
diff changeset
2684 // movq rax, -1
a61af66fc99e Initial load
duke
parents:
diff changeset
2685 emit_opcode(cbuf, Assembler::REX_W);
a61af66fc99e Initial load
duke
parents:
diff changeset
2686 emit_opcode(cbuf, 0xB8 | RAX_enc);
a61af66fc99e Initial load
duke
parents:
diff changeset
2687 emit_d64_reloc(cbuf,
a61af66fc99e Initial load
duke
parents:
diff changeset
2688 (int64_t) Universe::non_oop_word(),
a61af66fc99e Initial load
duke
parents:
diff changeset
2689 oop_Relocation::spec_for_immediate(), RELOC_IMM64);
a61af66fc99e Initial load
duke
parents:
diff changeset
2690 address virtual_call_oop_addr = cbuf.inst_mark();
a61af66fc99e Initial load
duke
parents:
diff changeset
2691 // CALL to fixup routine. Fixup routine uses ScopeDesc info to determine
a61af66fc99e Initial load
duke
parents:
diff changeset
2692 // who we intended to call.
a61af66fc99e Initial load
duke
parents:
diff changeset
2693 cbuf.set_inst_mark();
a61af66fc99e Initial load
duke
parents:
diff changeset
2694 $$$emit8$primary;
a61af66fc99e Initial load
duke
parents:
diff changeset
2695 emit_d32_reloc(cbuf,
a61af66fc99e Initial load
duke
parents:
diff changeset
2696 (int) ($meth$$method - ((intptr_t) cbuf.code_end()) - 4),
a61af66fc99e Initial load
duke
parents:
diff changeset
2697 virtual_call_Relocation::spec(virtual_call_oop_addr),
a61af66fc99e Initial load
duke
parents:
diff changeset
2698 RELOC_DISP32);
a61af66fc99e Initial load
duke
parents:
diff changeset
2699 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2700
a61af66fc99e Initial load
duke
parents:
diff changeset
2701 enc_class Java_Compiled_Call(method meth)
a61af66fc99e Initial load
duke
parents:
diff changeset
2702 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2703 // JAVA COMPILED CALL
a61af66fc99e Initial load
duke
parents:
diff changeset
2704 int disp = in_bytes(methodOopDesc:: from_compiled_offset());
a61af66fc99e Initial load
duke
parents:
diff changeset
2705
a61af66fc99e Initial load
duke
parents:
diff changeset
2706 // XXX XXX offset is 128 is 1.5 NON-PRODUCT !!!
a61af66fc99e Initial load
duke
parents:
diff changeset
2707 // assert(-0x80 <= disp && disp < 0x80, "compiled_code_offset isn't small");
a61af66fc99e Initial load
duke
parents:
diff changeset
2708
a61af66fc99e Initial load
duke
parents:
diff changeset
2709 // callq *disp(%rax)
a61af66fc99e Initial load
duke
parents:
diff changeset
2710 cbuf.set_inst_mark();
a61af66fc99e Initial load
duke
parents:
diff changeset
2711 $$$emit8$primary;
a61af66fc99e Initial load
duke
parents:
diff changeset
2712 if (disp < 0x80) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2713 emit_rm(cbuf, 0x01, $secondary, RAX_enc); // R/M byte
a61af66fc99e Initial load
duke
parents:
diff changeset
2714 emit_d8(cbuf, disp); // Displacement
a61af66fc99e Initial load
duke
parents:
diff changeset
2715 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
2716 emit_rm(cbuf, 0x02, $secondary, RAX_enc); // R/M byte
a61af66fc99e Initial load
duke
parents:
diff changeset
2717 emit_d32(cbuf, disp); // Displacement
a61af66fc99e Initial load
duke
parents:
diff changeset
2718 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2719 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2720
a61af66fc99e Initial load
duke
parents:
diff changeset
2721 enc_class reg_opc_imm(rRegI dst, immI8 shift)
a61af66fc99e Initial load
duke
parents:
diff changeset
2722 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2723 // SAL, SAR, SHR
a61af66fc99e Initial load
duke
parents:
diff changeset
2724 int dstenc = $dst$$reg;
a61af66fc99e Initial load
duke
parents:
diff changeset
2725 if (dstenc >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2726 emit_opcode(cbuf, Assembler::REX_B);
a61af66fc99e Initial load
duke
parents:
diff changeset
2727 dstenc -= 8;
a61af66fc99e Initial load
duke
parents:
diff changeset
2728 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2729 $$$emit8$primary;
a61af66fc99e Initial load
duke
parents:
diff changeset
2730 emit_rm(cbuf, 0x3, $secondary, dstenc);
a61af66fc99e Initial load
duke
parents:
diff changeset
2731 $$$emit8$shift$$constant;
a61af66fc99e Initial load
duke
parents:
diff changeset
2732 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2733
a61af66fc99e Initial load
duke
parents:
diff changeset
2734 enc_class reg_opc_imm_wide(rRegL dst, immI8 shift)
a61af66fc99e Initial load
duke
parents:
diff changeset
2735 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2736 // SAL, SAR, SHR
a61af66fc99e Initial load
duke
parents:
diff changeset
2737 int dstenc = $dst$$reg;
a61af66fc99e Initial load
duke
parents:
diff changeset
2738 if (dstenc < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2739 emit_opcode(cbuf, Assembler::REX_W);
a61af66fc99e Initial load
duke
parents:
diff changeset
2740 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
2741 emit_opcode(cbuf, Assembler::REX_WB);
a61af66fc99e Initial load
duke
parents:
diff changeset
2742 dstenc -= 8;
a61af66fc99e Initial load
duke
parents:
diff changeset
2743 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2744 $$$emit8$primary;
a61af66fc99e Initial load
duke
parents:
diff changeset
2745 emit_rm(cbuf, 0x3, $secondary, dstenc);
a61af66fc99e Initial load
duke
parents:
diff changeset
2746 $$$emit8$shift$$constant;
a61af66fc99e Initial load
duke
parents:
diff changeset
2747 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2748
a61af66fc99e Initial load
duke
parents:
diff changeset
2749 enc_class load_immI(rRegI dst, immI src)
a61af66fc99e Initial load
duke
parents:
diff changeset
2750 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2751 int dstenc = $dst$$reg;
a61af66fc99e Initial load
duke
parents:
diff changeset
2752 if (dstenc >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2753 emit_opcode(cbuf, Assembler::REX_B);
a61af66fc99e Initial load
duke
parents:
diff changeset
2754 dstenc -= 8;
a61af66fc99e Initial load
duke
parents:
diff changeset
2755 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2756 emit_opcode(cbuf, 0xB8 | dstenc);
a61af66fc99e Initial load
duke
parents:
diff changeset
2757 $$$emit32$src$$constant;
a61af66fc99e Initial load
duke
parents:
diff changeset
2758 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2759
a61af66fc99e Initial load
duke
parents:
diff changeset
2760 enc_class load_immL(rRegL dst, immL src)
a61af66fc99e Initial load
duke
parents:
diff changeset
2761 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2762 int dstenc = $dst$$reg;
a61af66fc99e Initial load
duke
parents:
diff changeset
2763 if (dstenc < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2764 emit_opcode(cbuf, Assembler::REX_W);
a61af66fc99e Initial load
duke
parents:
diff changeset
2765 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
2766 emit_opcode(cbuf, Assembler::REX_WB);
a61af66fc99e Initial load
duke
parents:
diff changeset
2767 dstenc -= 8;
a61af66fc99e Initial load
duke
parents:
diff changeset
2768 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2769 emit_opcode(cbuf, 0xB8 | dstenc);
a61af66fc99e Initial load
duke
parents:
diff changeset
2770 emit_d64(cbuf, $src$$constant);
a61af66fc99e Initial load
duke
parents:
diff changeset
2771 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2772
a61af66fc99e Initial load
duke
parents:
diff changeset
2773 enc_class load_immUL32(rRegL dst, immUL32 src)
a61af66fc99e Initial load
duke
parents:
diff changeset
2774 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2775 // same as load_immI, but this time we care about zeroes in the high word
a61af66fc99e Initial load
duke
parents:
diff changeset
2776 int dstenc = $dst$$reg;
a61af66fc99e Initial load
duke
parents:
diff changeset
2777 if (dstenc >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2778 emit_opcode(cbuf, Assembler::REX_B);
a61af66fc99e Initial load
duke
parents:
diff changeset
2779 dstenc -= 8;
a61af66fc99e Initial load
duke
parents:
diff changeset
2780 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2781 emit_opcode(cbuf, 0xB8 | dstenc);
a61af66fc99e Initial load
duke
parents:
diff changeset
2782 $$$emit32$src$$constant;
a61af66fc99e Initial load
duke
parents:
diff changeset
2783 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2784
a61af66fc99e Initial load
duke
parents:
diff changeset
2785 enc_class load_immL32(rRegL dst, immL32 src)
a61af66fc99e Initial load
duke
parents:
diff changeset
2786 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2787 int dstenc = $dst$$reg;
a61af66fc99e Initial load
duke
parents:
diff changeset
2788 if (dstenc < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2789 emit_opcode(cbuf, Assembler::REX_W);
a61af66fc99e Initial load
duke
parents:
diff changeset
2790 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
2791 emit_opcode(cbuf, Assembler::REX_WB);
a61af66fc99e Initial load
duke
parents:
diff changeset
2792 dstenc -= 8;
a61af66fc99e Initial load
duke
parents:
diff changeset
2793 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2794 emit_opcode(cbuf, 0xC7);
a61af66fc99e Initial load
duke
parents:
diff changeset
2795 emit_rm(cbuf, 0x03, 0x00, dstenc);
a61af66fc99e Initial load
duke
parents:
diff changeset
2796 $$$emit32$src$$constant;
a61af66fc99e Initial load
duke
parents:
diff changeset
2797 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2798
a61af66fc99e Initial load
duke
parents:
diff changeset
2799 enc_class load_immP31(rRegP dst, immP32 src)
a61af66fc99e Initial load
duke
parents:
diff changeset
2800 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2801 // same as load_immI, but this time we care about zeroes in the high word
a61af66fc99e Initial load
duke
parents:
diff changeset
2802 int dstenc = $dst$$reg;
a61af66fc99e Initial load
duke
parents:
diff changeset
2803 if (dstenc >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2804 emit_opcode(cbuf, Assembler::REX_B);
a61af66fc99e Initial load
duke
parents:
diff changeset
2805 dstenc -= 8;
a61af66fc99e Initial load
duke
parents:
diff changeset
2806 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2807 emit_opcode(cbuf, 0xB8 | dstenc);
a61af66fc99e Initial load
duke
parents:
diff changeset
2808 $$$emit32$src$$constant;
a61af66fc99e Initial load
duke
parents:
diff changeset
2809 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2810
a61af66fc99e Initial load
duke
parents:
diff changeset
2811 enc_class load_immP(rRegP dst, immP src)
a61af66fc99e Initial load
duke
parents:
diff changeset
2812 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2813 int dstenc = $dst$$reg;
a61af66fc99e Initial load
duke
parents:
diff changeset
2814 if (dstenc < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2815 emit_opcode(cbuf, Assembler::REX_W);
a61af66fc99e Initial load
duke
parents:
diff changeset
2816 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
2817 emit_opcode(cbuf, Assembler::REX_WB);
a61af66fc99e Initial load
duke
parents:
diff changeset
2818 dstenc -= 8;
a61af66fc99e Initial load
duke
parents:
diff changeset
2819 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2820 emit_opcode(cbuf, 0xB8 | dstenc);
a61af66fc99e Initial load
duke
parents:
diff changeset
2821 // This next line should be generated from ADLC
a61af66fc99e Initial load
duke
parents:
diff changeset
2822 if ($src->constant_is_oop()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2823 emit_d64_reloc(cbuf, $src$$constant, relocInfo::oop_type, RELOC_IMM64);
a61af66fc99e Initial load
duke
parents:
diff changeset
2824 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
2825 emit_d64(cbuf, $src$$constant);
a61af66fc99e Initial load
duke
parents:
diff changeset
2826 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2827 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2828
a61af66fc99e Initial load
duke
parents:
diff changeset
2829 enc_class load_immF(regF dst, immF con)
a61af66fc99e Initial load
duke
parents:
diff changeset
2830 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2831 // XXX reg_mem doesn't support RIP-relative addressing yet
a61af66fc99e Initial load
duke
parents:
diff changeset
2832 emit_rm(cbuf, 0x0, $dst$$reg & 7, 0x5); // 00 reg 101
a61af66fc99e Initial load
duke
parents:
diff changeset
2833 emit_float_constant(cbuf, $con$$constant);
a61af66fc99e Initial load
duke
parents:
diff changeset
2834 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2835
a61af66fc99e Initial load
duke
parents:
diff changeset
2836 enc_class load_immD(regD dst, immD con)
a61af66fc99e Initial load
duke
parents:
diff changeset
2837 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2838 // XXX reg_mem doesn't support RIP-relative addressing yet
a61af66fc99e Initial load
duke
parents:
diff changeset
2839 emit_rm(cbuf, 0x0, $dst$$reg & 7, 0x5); // 00 reg 101
a61af66fc99e Initial load
duke
parents:
diff changeset
2840 emit_double_constant(cbuf, $con$$constant);
a61af66fc99e Initial load
duke
parents:
diff changeset
2841 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2842
a61af66fc99e Initial load
duke
parents:
diff changeset
2843 enc_class load_conF (regF dst, immF con) %{ // Load float constant
a61af66fc99e Initial load
duke
parents:
diff changeset
2844 emit_opcode(cbuf, 0xF3);
a61af66fc99e Initial load
duke
parents:
diff changeset
2845 if ($dst$$reg >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2846 emit_opcode(cbuf, Assembler::REX_R);
a61af66fc99e Initial load
duke
parents:
diff changeset
2847 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2848 emit_opcode(cbuf, 0x0F);
a61af66fc99e Initial load
duke
parents:
diff changeset
2849 emit_opcode(cbuf, 0x10);
a61af66fc99e Initial load
duke
parents:
diff changeset
2850 emit_rm(cbuf, 0x0, $dst$$reg & 7, 0x5); // 00 reg 101
a61af66fc99e Initial load
duke
parents:
diff changeset
2851 emit_float_constant(cbuf, $con$$constant);
a61af66fc99e Initial load
duke
parents:
diff changeset
2852 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2853
a61af66fc99e Initial load
duke
parents:
diff changeset
2854 enc_class load_conD (regD dst, immD con) %{ // Load double constant
a61af66fc99e Initial load
duke
parents:
diff changeset
2855 // UseXmmLoadAndClearUpper ? movsd(dst, con) : movlpd(dst, con)
a61af66fc99e Initial load
duke
parents:
diff changeset
2856 emit_opcode(cbuf, UseXmmLoadAndClearUpper ? 0xF2 : 0x66);
a61af66fc99e Initial load
duke
parents:
diff changeset
2857 if ($dst$$reg >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2858 emit_opcode(cbuf, Assembler::REX_R);
a61af66fc99e Initial load
duke
parents:
diff changeset
2859 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2860 emit_opcode(cbuf, 0x0F);
a61af66fc99e Initial load
duke
parents:
diff changeset
2861 emit_opcode(cbuf, UseXmmLoadAndClearUpper ? 0x10 : 0x12);
a61af66fc99e Initial load
duke
parents:
diff changeset
2862 emit_rm(cbuf, 0x0, $dst$$reg & 7, 0x5); // 00 reg 101
a61af66fc99e Initial load
duke
parents:
diff changeset
2863 emit_double_constant(cbuf, $con$$constant);
a61af66fc99e Initial load
duke
parents:
diff changeset
2864 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2865
a61af66fc99e Initial load
duke
parents:
diff changeset
2866 // Encode a reg-reg copy. If it is useless, then empty encoding.
a61af66fc99e Initial load
duke
parents:
diff changeset
2867 enc_class enc_copy(rRegI dst, rRegI src)
a61af66fc99e Initial load
duke
parents:
diff changeset
2868 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2869 encode_copy(cbuf, $dst$$reg, $src$$reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
2870 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2871
a61af66fc99e Initial load
duke
parents:
diff changeset
2872 // Encode xmm reg-reg copy. If it is useless, then empty encoding.
a61af66fc99e Initial load
duke
parents:
diff changeset
2873 enc_class enc_CopyXD( RegD dst, RegD src ) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2874 encode_CopyXD( cbuf, $dst$$reg, $src$$reg );
a61af66fc99e Initial load
duke
parents:
diff changeset
2875 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2876
a61af66fc99e Initial load
duke
parents:
diff changeset
2877 enc_class enc_copy_always(rRegI dst, rRegI src)
a61af66fc99e Initial load
duke
parents:
diff changeset
2878 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2879 int srcenc = $src$$reg;
a61af66fc99e Initial load
duke
parents:
diff changeset
2880 int dstenc = $dst$$reg;
a61af66fc99e Initial load
duke
parents:
diff changeset
2881
a61af66fc99e Initial load
duke
parents:
diff changeset
2882 if (dstenc < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2883 if (srcenc >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2884 emit_opcode(cbuf, Assembler::REX_B);
a61af66fc99e Initial load
duke
parents:
diff changeset
2885 srcenc -= 8;
a61af66fc99e Initial load
duke
parents:
diff changeset
2886 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2887 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
2888 if (srcenc < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2889 emit_opcode(cbuf, Assembler::REX_R);
a61af66fc99e Initial load
duke
parents:
diff changeset
2890 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
2891 emit_opcode(cbuf, Assembler::REX_RB);
a61af66fc99e Initial load
duke
parents:
diff changeset
2892 srcenc -= 8;
a61af66fc99e Initial load
duke
parents:
diff changeset
2893 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2894 dstenc -= 8;
a61af66fc99e Initial load
duke
parents:
diff changeset
2895 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2896
a61af66fc99e Initial load
duke
parents:
diff changeset
2897 emit_opcode(cbuf, 0x8B);
a61af66fc99e Initial load
duke
parents:
diff changeset
2898 emit_rm(cbuf, 0x3, dstenc, srcenc);
a61af66fc99e Initial load
duke
parents:
diff changeset
2899 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2900
a61af66fc99e Initial load
duke
parents:
diff changeset
2901 enc_class enc_copy_wide(rRegL dst, rRegL src)
a61af66fc99e Initial load
duke
parents:
diff changeset
2902 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2903 int srcenc = $src$$reg;
a61af66fc99e Initial load
duke
parents:
diff changeset
2904 int dstenc = $dst$$reg;
a61af66fc99e Initial load
duke
parents:
diff changeset
2905
a61af66fc99e Initial load
duke
parents:
diff changeset
2906 if (dstenc != srcenc) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2907 if (dstenc < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2908 if (srcenc < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2909 emit_opcode(cbuf, Assembler::REX_W);
a61af66fc99e Initial load
duke
parents:
diff changeset
2910 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
2911 emit_opcode(cbuf, Assembler::REX_WB);
a61af66fc99e Initial load
duke
parents:
diff changeset
2912 srcenc -= 8;
a61af66fc99e Initial load
duke
parents:
diff changeset
2913 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2914 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
2915 if (srcenc < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
2916 emit_opcode(cbuf, Assembler::REX_WR);
a61af66fc99e Initial load
duke
parents:
diff changeset
2917 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
2918 emit_opcode(cbuf, Assembler::REX_WRB);
a61af66fc99e Initial load
duke
parents:
diff changeset
2919 srcenc -= 8;
a61af66fc99e Initial load
duke
parents:
diff changeset
2920 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2921 dstenc -= 8;
a61af66fc99e Initial load
duke
parents:
diff changeset
2922 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2923 emit_opcode(cbuf, 0x8B);
a61af66fc99e Initial load
duke
parents:
diff changeset
2924 emit_rm(cbuf, 0x3, dstenc, srcenc);
a61af66fc99e Initial load
duke
parents:
diff changeset
2925 }
a61af66fc99e Initial load
duke
parents:
diff changeset
2926 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2927
a61af66fc99e Initial load
duke
parents:
diff changeset
2928 enc_class Con32(immI src)
a61af66fc99e Initial load
duke
parents:
diff changeset
2929 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2930 // Output immediate
a61af66fc99e Initial load
duke
parents:
diff changeset
2931 $$$emit32$src$$constant;
a61af66fc99e Initial load
duke
parents:
diff changeset
2932 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2933
a61af66fc99e Initial load
duke
parents:
diff changeset
2934 enc_class Con64(immL src)
a61af66fc99e Initial load
duke
parents:
diff changeset
2935 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2936 // Output immediate
a61af66fc99e Initial load
duke
parents:
diff changeset
2937 emit_d64($src$$constant);
a61af66fc99e Initial load
duke
parents:
diff changeset
2938 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2939
a61af66fc99e Initial load
duke
parents:
diff changeset
2940 enc_class Con32F_as_bits(immF src)
a61af66fc99e Initial load
duke
parents:
diff changeset
2941 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2942 // Output Float immediate bits
a61af66fc99e Initial load
duke
parents:
diff changeset
2943 jfloat jf = $src$$constant;
a61af66fc99e Initial load
duke
parents:
diff changeset
2944 jint jf_as_bits = jint_cast(jf);
a61af66fc99e Initial load
duke
parents:
diff changeset
2945 emit_d32(cbuf, jf_as_bits);
a61af66fc99e Initial load
duke
parents:
diff changeset
2946 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2947
a61af66fc99e Initial load
duke
parents:
diff changeset
2948 enc_class Con16(immI src)
a61af66fc99e Initial load
duke
parents:
diff changeset
2949 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2950 // Output immediate
a61af66fc99e Initial load
duke
parents:
diff changeset
2951 $$$emit16$src$$constant;
a61af66fc99e Initial load
duke
parents:
diff changeset
2952 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2953
a61af66fc99e Initial load
duke
parents:
diff changeset
2954 // How is this different from Con32??? XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
2955 enc_class Con_d32(immI src)
a61af66fc99e Initial load
duke
parents:
diff changeset
2956 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2957 emit_d32(cbuf,$src$$constant);
a61af66fc99e Initial load
duke
parents:
diff changeset
2958 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2959
a61af66fc99e Initial load
duke
parents:
diff changeset
2960 enc_class conmemref (rRegP t1) %{ // Con32(storeImmI)
a61af66fc99e Initial load
duke
parents:
diff changeset
2961 // Output immediate memory reference
a61af66fc99e Initial load
duke
parents:
diff changeset
2962 emit_rm(cbuf, 0x00, $t1$$reg, 0x05 );
a61af66fc99e Initial load
duke
parents:
diff changeset
2963 emit_d32(cbuf, 0x00);
a61af66fc99e Initial load
duke
parents:
diff changeset
2964 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2965
a61af66fc99e Initial load
duke
parents:
diff changeset
2966 enc_class jump_enc(rRegL switch_val, rRegI dest) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2967 MacroAssembler masm(&cbuf);
a61af66fc99e Initial load
duke
parents:
diff changeset
2968
a61af66fc99e Initial load
duke
parents:
diff changeset
2969 Register switch_reg = as_Register($switch_val$$reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
2970 Register dest_reg = as_Register($dest$$reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
2971 address table_base = masm.address_table_constant(_index2label);
a61af66fc99e Initial load
duke
parents:
diff changeset
2972
a61af66fc99e Initial load
duke
parents:
diff changeset
2973 // We could use jump(ArrayAddress) except that the macro assembler needs to use r10
a61af66fc99e Initial load
duke
parents:
diff changeset
2974 // to do that and the compiler is using that register as one it can allocate.
a61af66fc99e Initial load
duke
parents:
diff changeset
2975 // So we build it all by hand.
a61af66fc99e Initial load
duke
parents:
diff changeset
2976 // Address index(noreg, switch_reg, Address::times_1);
a61af66fc99e Initial load
duke
parents:
diff changeset
2977 // ArrayAddress dispatch(table, index);
a61af66fc99e Initial load
duke
parents:
diff changeset
2978
a61af66fc99e Initial load
duke
parents:
diff changeset
2979 Address dispatch(dest_reg, switch_reg, Address::times_1);
a61af66fc99e Initial load
duke
parents:
diff changeset
2980
a61af66fc99e Initial load
duke
parents:
diff changeset
2981 masm.lea(dest_reg, InternalAddress(table_base));
a61af66fc99e Initial load
duke
parents:
diff changeset
2982 masm.jmp(dispatch);
a61af66fc99e Initial load
duke
parents:
diff changeset
2983 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
2984
a61af66fc99e Initial load
duke
parents:
diff changeset
2985 enc_class jump_enc_addr(rRegL switch_val, immI2 shift, immL32 offset, rRegI dest) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
2986 MacroAssembler masm(&cbuf);
a61af66fc99e Initial load
duke
parents:
diff changeset
2987
a61af66fc99e Initial load
duke
parents:
diff changeset
2988 Register switch_reg = as_Register($switch_val$$reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
2989 Register dest_reg = as_Register($dest$$reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
2990 address table_base = masm.address_table_constant(_index2label);
a61af66fc99e Initial load
duke
parents:
diff changeset
2991
a61af66fc99e Initial load
duke
parents:
diff changeset
2992 // We could use jump(ArrayAddress) except that the macro assembler needs to use r10
a61af66fc99e Initial load
duke
parents:
diff changeset
2993 // to do that and the compiler is using that register as one it can allocate.
a61af66fc99e Initial load
duke
parents:
diff changeset
2994 // So we build it all by hand.
a61af66fc99e Initial load
duke
parents:
diff changeset
2995 // Address index(noreg, switch_reg, (Address::ScaleFactor)$shift$$constant, (int)$offset$$constant);
a61af66fc99e Initial load
duke
parents:
diff changeset
2996 // ArrayAddress dispatch(table, index);
a61af66fc99e Initial load
duke
parents:
diff changeset
2997
a61af66fc99e Initial load
duke
parents:
diff changeset
2998 Address dispatch(dest_reg, switch_reg, (Address::ScaleFactor)$shift$$constant, (int)$offset$$constant);
a61af66fc99e Initial load
duke
parents:
diff changeset
2999
a61af66fc99e Initial load
duke
parents:
diff changeset
3000 masm.lea(dest_reg, InternalAddress(table_base));
a61af66fc99e Initial load
duke
parents:
diff changeset
3001 masm.jmp(dispatch);
a61af66fc99e Initial load
duke
parents:
diff changeset
3002 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
3003
a61af66fc99e Initial load
duke
parents:
diff changeset
3004 enc_class jump_enc_offset(rRegL switch_val, immI2 shift, rRegI dest) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
3005 MacroAssembler masm(&cbuf);
a61af66fc99e Initial load
duke
parents:
diff changeset
3006
a61af66fc99e Initial load
duke
parents:
diff changeset
3007 Register switch_reg = as_Register($switch_val$$reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
3008 Register dest_reg = as_Register($dest$$reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
3009 address table_base = masm.address_table_constant(_index2label);
a61af66fc99e Initial load
duke
parents:
diff changeset
3010
a61af66fc99e Initial load
duke
parents:
diff changeset
3011 // We could use jump(ArrayAddress) except that the macro assembler needs to use r10
a61af66fc99e Initial load
duke
parents:
diff changeset
3012 // to do that and the compiler is using that register as one it can allocate.
a61af66fc99e Initial load
duke
parents:
diff changeset
3013 // So we build it all by hand.
a61af66fc99e Initial load
duke
parents:
diff changeset
3014 // Address index(noreg, switch_reg, (Address::ScaleFactor)$shift$$constant);
a61af66fc99e Initial load
duke
parents:
diff changeset
3015 // ArrayAddress dispatch(table, index);
a61af66fc99e Initial load
duke
parents:
diff changeset
3016
a61af66fc99e Initial load
duke
parents:
diff changeset
3017 Address dispatch(dest_reg, switch_reg, (Address::ScaleFactor)$shift$$constant);
a61af66fc99e Initial load
duke
parents:
diff changeset
3018 masm.lea(dest_reg, InternalAddress(table_base));
a61af66fc99e Initial load
duke
parents:
diff changeset
3019 masm.jmp(dispatch);
a61af66fc99e Initial load
duke
parents:
diff changeset
3020
a61af66fc99e Initial load
duke
parents:
diff changeset
3021 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
3022
a61af66fc99e Initial load
duke
parents:
diff changeset
3023 enc_class lock_prefix()
a61af66fc99e Initial load
duke
parents:
diff changeset
3024 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
3025 if (os::is_MP()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3026 emit_opcode(cbuf, 0xF0); // lock
a61af66fc99e Initial load
duke
parents:
diff changeset
3027 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3028 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
3029
a61af66fc99e Initial load
duke
parents:
diff changeset
3030 enc_class REX_mem(memory mem)
a61af66fc99e Initial load
duke
parents:
diff changeset
3031 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
3032 if ($mem$$base >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3033 if ($mem$$index < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3034 emit_opcode(cbuf, Assembler::REX_B);
a61af66fc99e Initial load
duke
parents:
diff changeset
3035 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
3036 emit_opcode(cbuf, Assembler::REX_XB);
a61af66fc99e Initial load
duke
parents:
diff changeset
3037 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3038 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
3039 if ($mem$$index >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3040 emit_opcode(cbuf, Assembler::REX_X);
a61af66fc99e Initial load
duke
parents:
diff changeset
3041 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3042 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3043 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
3044
a61af66fc99e Initial load
duke
parents:
diff changeset
3045 enc_class REX_mem_wide(memory mem)
a61af66fc99e Initial load
duke
parents:
diff changeset
3046 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
3047 if ($mem$$base >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3048 if ($mem$$index < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3049 emit_opcode(cbuf, Assembler::REX_WB);
a61af66fc99e Initial load
duke
parents:
diff changeset
3050 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
3051 emit_opcode(cbuf, Assembler::REX_WXB);
a61af66fc99e Initial load
duke
parents:
diff changeset
3052 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3053 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
3054 if ($mem$$index < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3055 emit_opcode(cbuf, Assembler::REX_W);
a61af66fc99e Initial load
duke
parents:
diff changeset
3056 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
3057 emit_opcode(cbuf, Assembler::REX_WX);
a61af66fc99e Initial load
duke
parents:
diff changeset
3058 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3059 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3060 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
3061
a61af66fc99e Initial load
duke
parents:
diff changeset
3062 // for byte regs
a61af66fc99e Initial load
duke
parents:
diff changeset
3063 enc_class REX_breg(rRegI reg)
a61af66fc99e Initial load
duke
parents:
diff changeset
3064 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
3065 if ($reg$$reg >= 4) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3066 emit_opcode(cbuf, $reg$$reg < 8 ? Assembler::REX : Assembler::REX_B);
a61af66fc99e Initial load
duke
parents:
diff changeset
3067 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3068 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
3069
a61af66fc99e Initial load
duke
parents:
diff changeset
3070 // for byte regs
a61af66fc99e Initial load
duke
parents:
diff changeset
3071 enc_class REX_reg_breg(rRegI dst, rRegI src)
a61af66fc99e Initial load
duke
parents:
diff changeset
3072 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
3073 if ($dst$$reg < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3074 if ($src$$reg >= 4) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3075 emit_opcode(cbuf, $src$$reg < 8 ? Assembler::REX : Assembler::REX_B);
a61af66fc99e Initial load
duke
parents:
diff changeset
3076 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3077 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
3078 if ($src$$reg < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3079 emit_opcode(cbuf, Assembler::REX_R);
a61af66fc99e Initial load
duke
parents:
diff changeset
3080 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
3081 emit_opcode(cbuf, Assembler::REX_RB);
a61af66fc99e Initial load
duke
parents:
diff changeset
3082 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3083 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3084 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
3085
a61af66fc99e Initial load
duke
parents:
diff changeset
3086 // for byte regs
a61af66fc99e Initial load
duke
parents:
diff changeset
3087 enc_class REX_breg_mem(rRegI reg, memory mem)
a61af66fc99e Initial load
duke
parents:
diff changeset
3088 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
3089 if ($reg$$reg < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3090 if ($mem$$base < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3091 if ($mem$$index >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3092 emit_opcode(cbuf, Assembler::REX_X);
a61af66fc99e Initial load
duke
parents:
diff changeset
3093 } else if ($reg$$reg >= 4) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3094 emit_opcode(cbuf, Assembler::REX);
a61af66fc99e Initial load
duke
parents:
diff changeset
3095 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3096 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
3097 if ($mem$$index < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3098 emit_opcode(cbuf, Assembler::REX_B);
a61af66fc99e Initial load
duke
parents:
diff changeset
3099 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
3100 emit_opcode(cbuf, Assembler::REX_XB);
a61af66fc99e Initial load
duke
parents:
diff changeset
3101 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3102 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3103 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
3104 if ($mem$$base < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3105 if ($mem$$index < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3106 emit_opcode(cbuf, Assembler::REX_R);
a61af66fc99e Initial load
duke
parents:
diff changeset
3107 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
3108 emit_opcode(cbuf, Assembler::REX_RX);
a61af66fc99e Initial load
duke
parents:
diff changeset
3109 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3110 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
3111 if ($mem$$index < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3112 emit_opcode(cbuf, Assembler::REX_RB);
a61af66fc99e Initial load
duke
parents:
diff changeset
3113 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
3114 emit_opcode(cbuf, Assembler::REX_RXB);
a61af66fc99e Initial load
duke
parents:
diff changeset
3115 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3116 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3117 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3118 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
3119
a61af66fc99e Initial load
duke
parents:
diff changeset
3120 enc_class REX_reg(rRegI reg)
a61af66fc99e Initial load
duke
parents:
diff changeset
3121 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
3122 if ($reg$$reg >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3123 emit_opcode(cbuf, Assembler::REX_B);
a61af66fc99e Initial load
duke
parents:
diff changeset
3124 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3125 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
3126
a61af66fc99e Initial load
duke
parents:
diff changeset
3127 enc_class REX_reg_wide(rRegI reg)
a61af66fc99e Initial load
duke
parents:
diff changeset
3128 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
3129 if ($reg$$reg < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3130 emit_opcode(cbuf, Assembler::REX_W);
a61af66fc99e Initial load
duke
parents:
diff changeset
3131 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
3132 emit_opcode(cbuf, Assembler::REX_WB);
a61af66fc99e Initial load
duke
parents:
diff changeset
3133 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3134 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
3135
a61af66fc99e Initial load
duke
parents:
diff changeset
3136 enc_class REX_reg_reg(rRegI dst, rRegI src)
a61af66fc99e Initial load
duke
parents:
diff changeset
3137 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
3138 if ($dst$$reg < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3139 if ($src$$reg >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3140 emit_opcode(cbuf, Assembler::REX_B);
a61af66fc99e Initial load
duke
parents:
diff changeset
3141 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3142 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
3143 if ($src$$reg < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3144 emit_opcode(cbuf, Assembler::REX_R);
a61af66fc99e Initial load
duke
parents:
diff changeset
3145 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
3146 emit_opcode(cbuf, Assembler::REX_RB);
a61af66fc99e Initial load
duke
parents:
diff changeset
3147 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3148 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3149 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
3150
a61af66fc99e Initial load
duke
parents:
diff changeset
3151 enc_class REX_reg_reg_wide(rRegI dst, rRegI src)
a61af66fc99e Initial load
duke
parents:
diff changeset
3152 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
3153 if ($dst$$reg < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3154 if ($src$$reg < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3155 emit_opcode(cbuf, Assembler::REX_W);
a61af66fc99e Initial load
duke
parents:
diff changeset
3156 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
3157 emit_opcode(cbuf, Assembler::REX_WB);
a61af66fc99e Initial load
duke
parents:
diff changeset
3158 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3159 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
3160 if ($src$$reg < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3161 emit_opcode(cbuf, Assembler::REX_WR);
a61af66fc99e Initial load
duke
parents:
diff changeset
3162 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
3163 emit_opcode(cbuf, Assembler::REX_WRB);
a61af66fc99e Initial load
duke
parents:
diff changeset
3164 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3165 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3166 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
3167
a61af66fc99e Initial load
duke
parents:
diff changeset
3168 enc_class REX_reg_mem(rRegI reg, memory mem)
a61af66fc99e Initial load
duke
parents:
diff changeset
3169 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
3170 if ($reg$$reg < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3171 if ($mem$$base < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3172 if ($mem$$index >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3173 emit_opcode(cbuf, Assembler::REX_X);
a61af66fc99e Initial load
duke
parents:
diff changeset
3174 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3175 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
3176 if ($mem$$index < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3177 emit_opcode(cbuf, Assembler::REX_B);
a61af66fc99e Initial load
duke
parents:
diff changeset
3178 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
3179 emit_opcode(cbuf, Assembler::REX_XB);
a61af66fc99e Initial load
duke
parents:
diff changeset
3180 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3181 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3182 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
3183 if ($mem$$base < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3184 if ($mem$$index < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3185 emit_opcode(cbuf, Assembler::REX_R);
a61af66fc99e Initial load
duke
parents:
diff changeset
3186 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
3187 emit_opcode(cbuf, Assembler::REX_RX);
a61af66fc99e Initial load
duke
parents:
diff changeset
3188 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3189 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
3190 if ($mem$$index < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3191 emit_opcode(cbuf, Assembler::REX_RB);
a61af66fc99e Initial load
duke
parents:
diff changeset
3192 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
3193 emit_opcode(cbuf, Assembler::REX_RXB);
a61af66fc99e Initial load
duke
parents:
diff changeset
3194 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3195 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3196 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3197 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
3198
a61af66fc99e Initial load
duke
parents:
diff changeset
3199 enc_class REX_reg_mem_wide(rRegL reg, memory mem)
a61af66fc99e Initial load
duke
parents:
diff changeset
3200 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
3201 if ($reg$$reg < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3202 if ($mem$$base < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3203 if ($mem$$index < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3204 emit_opcode(cbuf, Assembler::REX_W);
a61af66fc99e Initial load
duke
parents:
diff changeset
3205 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
3206 emit_opcode(cbuf, Assembler::REX_WX);
a61af66fc99e Initial load
duke
parents:
diff changeset
3207 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3208 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
3209 if ($mem$$index < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3210 emit_opcode(cbuf, Assembler::REX_WB);
a61af66fc99e Initial load
duke
parents:
diff changeset
3211 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
3212 emit_opcode(cbuf, Assembler::REX_WXB);
a61af66fc99e Initial load
duke
parents:
diff changeset
3213 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3214 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3215 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
3216 if ($mem$$base < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3217 if ($mem$$index < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3218 emit_opcode(cbuf, Assembler::REX_WR);
a61af66fc99e Initial load
duke
parents:
diff changeset
3219 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
3220 emit_opcode(cbuf, Assembler::REX_WRX);
a61af66fc99e Initial load
duke
parents:
diff changeset
3221 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3222 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
3223 if ($mem$$index < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3224 emit_opcode(cbuf, Assembler::REX_WRB);
a61af66fc99e Initial load
duke
parents:
diff changeset
3225 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
3226 emit_opcode(cbuf, Assembler::REX_WRXB);
a61af66fc99e Initial load
duke
parents:
diff changeset
3227 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3228 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3229 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3230 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
3231
a61af66fc99e Initial load
duke
parents:
diff changeset
3232 enc_class reg_mem(rRegI ereg, memory mem)
a61af66fc99e Initial load
duke
parents:
diff changeset
3233 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
3234 // High registers handle in encode_RegMem
a61af66fc99e Initial load
duke
parents:
diff changeset
3235 int reg = $ereg$$reg;
a61af66fc99e Initial load
duke
parents:
diff changeset
3236 int base = $mem$$base;
a61af66fc99e Initial load
duke
parents:
diff changeset
3237 int index = $mem$$index;
a61af66fc99e Initial load
duke
parents:
diff changeset
3238 int scale = $mem$$scale;
a61af66fc99e Initial load
duke
parents:
diff changeset
3239 int disp = $mem$$disp;
a61af66fc99e Initial load
duke
parents:
diff changeset
3240 bool disp_is_oop = $mem->disp_is_oop();
a61af66fc99e Initial load
duke
parents:
diff changeset
3241
a61af66fc99e Initial load
duke
parents:
diff changeset
3242 encode_RegMem(cbuf, reg, base, index, scale, disp, disp_is_oop);
a61af66fc99e Initial load
duke
parents:
diff changeset
3243 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
3244
a61af66fc99e Initial load
duke
parents:
diff changeset
3245 enc_class RM_opc_mem(immI rm_opcode, memory mem)
a61af66fc99e Initial load
duke
parents:
diff changeset
3246 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
3247 int rm_byte_opcode = $rm_opcode$$constant;
a61af66fc99e Initial load
duke
parents:
diff changeset
3248
a61af66fc99e Initial load
duke
parents:
diff changeset
3249 // High registers handle in encode_RegMem
a61af66fc99e Initial load
duke
parents:
diff changeset
3250 int base = $mem$$base;
a61af66fc99e Initial load
duke
parents:
diff changeset
3251 int index = $mem$$index;
a61af66fc99e Initial load
duke
parents:
diff changeset
3252 int scale = $mem$$scale;
a61af66fc99e Initial load
duke
parents:
diff changeset
3253 int displace = $mem$$disp;
a61af66fc99e Initial load
duke
parents:
diff changeset
3254
a61af66fc99e Initial load
duke
parents:
diff changeset
3255 bool disp_is_oop = $mem->disp_is_oop(); // disp-as-oop when
a61af66fc99e Initial load
duke
parents:
diff changeset
3256 // working with static
a61af66fc99e Initial load
duke
parents:
diff changeset
3257 // globals
a61af66fc99e Initial load
duke
parents:
diff changeset
3258 encode_RegMem(cbuf, rm_byte_opcode, base, index, scale, displace,
a61af66fc99e Initial load
duke
parents:
diff changeset
3259 disp_is_oop);
a61af66fc99e Initial load
duke
parents:
diff changeset
3260 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
3261
a61af66fc99e Initial load
duke
parents:
diff changeset
3262 enc_class reg_lea(rRegI dst, rRegI src0, immI src1)
a61af66fc99e Initial load
duke
parents:
diff changeset
3263 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
3264 int reg_encoding = $dst$$reg;
a61af66fc99e Initial load
duke
parents:
diff changeset
3265 int base = $src0$$reg; // 0xFFFFFFFF indicates no base
a61af66fc99e Initial load
duke
parents:
diff changeset
3266 int index = 0x04; // 0x04 indicates no index
a61af66fc99e Initial load
duke
parents:
diff changeset
3267 int scale = 0x00; // 0x00 indicates no scale
a61af66fc99e Initial load
duke
parents:
diff changeset
3268 int displace = $src1$$constant; // 0x00 indicates no displacement
a61af66fc99e Initial load
duke
parents:
diff changeset
3269 bool disp_is_oop = false;
a61af66fc99e Initial load
duke
parents:
diff changeset
3270 encode_RegMem(cbuf, reg_encoding, base, index, scale, displace,
a61af66fc99e Initial load
duke
parents:
diff changeset
3271 disp_is_oop);
a61af66fc99e Initial load
duke
parents:
diff changeset
3272 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
3273
a61af66fc99e Initial load
duke
parents:
diff changeset
3274 enc_class neg_reg(rRegI dst)
a61af66fc99e Initial load
duke
parents:
diff changeset
3275 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
3276 int dstenc = $dst$$reg;
a61af66fc99e Initial load
duke
parents:
diff changeset
3277 if (dstenc >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3278 emit_opcode(cbuf, Assembler::REX_B);
a61af66fc99e Initial load
duke
parents:
diff changeset
3279 dstenc -= 8;
a61af66fc99e Initial load
duke
parents:
diff changeset
3280 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3281 // NEG $dst
a61af66fc99e Initial load
duke
parents:
diff changeset
3282 emit_opcode(cbuf, 0xF7);
a61af66fc99e Initial load
duke
parents:
diff changeset
3283 emit_rm(cbuf, 0x3, 0x03, dstenc);
a61af66fc99e Initial load
duke
parents:
diff changeset
3284 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
3285
a61af66fc99e Initial load
duke
parents:
diff changeset
3286 enc_class neg_reg_wide(rRegI dst)
a61af66fc99e Initial load
duke
parents:
diff changeset
3287 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
3288 int dstenc = $dst$$reg;
a61af66fc99e Initial load
duke
parents:
diff changeset
3289 if (dstenc < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3290 emit_opcode(cbuf, Assembler::REX_W);
a61af66fc99e Initial load
duke
parents:
diff changeset
3291 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
3292 emit_opcode(cbuf, Assembler::REX_WB);
a61af66fc99e Initial load
duke
parents:
diff changeset
3293 dstenc -= 8;
a61af66fc99e Initial load
duke
parents:
diff changeset
3294 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3295 // NEG $dst
a61af66fc99e Initial load
duke
parents:
diff changeset
3296 emit_opcode(cbuf, 0xF7);
a61af66fc99e Initial load
duke
parents:
diff changeset
3297 emit_rm(cbuf, 0x3, 0x03, dstenc);
a61af66fc99e Initial load
duke
parents:
diff changeset
3298 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
3299
a61af66fc99e Initial load
duke
parents:
diff changeset
3300 enc_class setLT_reg(rRegI dst)
a61af66fc99e Initial load
duke
parents:
diff changeset
3301 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
3302 int dstenc = $dst$$reg;
a61af66fc99e Initial load
duke
parents:
diff changeset
3303 if (dstenc >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3304 emit_opcode(cbuf, Assembler::REX_B);
a61af66fc99e Initial load
duke
parents:
diff changeset
3305 dstenc -= 8;
a61af66fc99e Initial load
duke
parents:
diff changeset
3306 } else if (dstenc >= 4) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3307 emit_opcode(cbuf, Assembler::REX);
a61af66fc99e Initial load
duke
parents:
diff changeset
3308 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3309 // SETLT $dst
a61af66fc99e Initial load
duke
parents:
diff changeset
3310 emit_opcode(cbuf, 0x0F);
a61af66fc99e Initial load
duke
parents:
diff changeset
3311 emit_opcode(cbuf, 0x9C);
a61af66fc99e Initial load
duke
parents:
diff changeset
3312 emit_rm(cbuf, 0x3, 0x0, dstenc);
a61af66fc99e Initial load
duke
parents:
diff changeset
3313 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
3314
a61af66fc99e Initial load
duke
parents:
diff changeset
3315 enc_class setNZ_reg(rRegI dst)
a61af66fc99e Initial load
duke
parents:
diff changeset
3316 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
3317 int dstenc = $dst$$reg;
a61af66fc99e Initial load
duke
parents:
diff changeset
3318 if (dstenc >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3319 emit_opcode(cbuf, Assembler::REX_B);
a61af66fc99e Initial load
duke
parents:
diff changeset
3320 dstenc -= 8;
a61af66fc99e Initial load
duke
parents:
diff changeset
3321 } else if (dstenc >= 4) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3322 emit_opcode(cbuf, Assembler::REX);
a61af66fc99e Initial load
duke
parents:
diff changeset
3323 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3324 // SETNZ $dst
a61af66fc99e Initial load
duke
parents:
diff changeset
3325 emit_opcode(cbuf, 0x0F);
a61af66fc99e Initial load
duke
parents:
diff changeset
3326 emit_opcode(cbuf, 0x95);
a61af66fc99e Initial load
duke
parents:
diff changeset
3327 emit_rm(cbuf, 0x3, 0x0, dstenc);
a61af66fc99e Initial load
duke
parents:
diff changeset
3328 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
3329
a61af66fc99e Initial load
duke
parents:
diff changeset
3330 enc_class enc_cmpLTP(no_rcx_RegI p, no_rcx_RegI q, no_rcx_RegI y,
a61af66fc99e Initial load
duke
parents:
diff changeset
3331 rcx_RegI tmp)
a61af66fc99e Initial load
duke
parents:
diff changeset
3332 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
3333 // cadd_cmpLT
a61af66fc99e Initial load
duke
parents:
diff changeset
3334
a61af66fc99e Initial load
duke
parents:
diff changeset
3335 int tmpReg = $tmp$$reg;
a61af66fc99e Initial load
duke
parents:
diff changeset
3336
a61af66fc99e Initial load
duke
parents:
diff changeset
3337 int penc = $p$$reg;
a61af66fc99e Initial load
duke
parents:
diff changeset
3338 int qenc = $q$$reg;
a61af66fc99e Initial load
duke
parents:
diff changeset
3339 int yenc = $y$$reg;
a61af66fc99e Initial load
duke
parents:
diff changeset
3340
a61af66fc99e Initial load
duke
parents:
diff changeset
3341 // subl $p,$q
a61af66fc99e Initial load
duke
parents:
diff changeset
3342 if (penc < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3343 if (qenc >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3344 emit_opcode(cbuf, Assembler::REX_B);
a61af66fc99e Initial load
duke
parents:
diff changeset
3345 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3346 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
3347 if (qenc < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3348 emit_opcode(cbuf, Assembler::REX_R);
a61af66fc99e Initial load
duke
parents:
diff changeset
3349 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
3350 emit_opcode(cbuf, Assembler::REX_RB);
a61af66fc99e Initial load
duke
parents:
diff changeset
3351 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3352 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3353 emit_opcode(cbuf, 0x2B);
a61af66fc99e Initial load
duke
parents:
diff changeset
3354 emit_rm(cbuf, 0x3, penc & 7, qenc & 7);
a61af66fc99e Initial load
duke
parents:
diff changeset
3355
a61af66fc99e Initial load
duke
parents:
diff changeset
3356 // sbbl $tmp, $tmp
a61af66fc99e Initial load
duke
parents:
diff changeset
3357 emit_opcode(cbuf, 0x1B);
a61af66fc99e Initial load
duke
parents:
diff changeset
3358 emit_rm(cbuf, 0x3, tmpReg, tmpReg);
a61af66fc99e Initial load
duke
parents:
diff changeset
3359
a61af66fc99e Initial load
duke
parents:
diff changeset
3360 // andl $tmp, $y
a61af66fc99e Initial load
duke
parents:
diff changeset
3361 if (yenc >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3362 emit_opcode(cbuf, Assembler::REX_B);
a61af66fc99e Initial load
duke
parents:
diff changeset
3363 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3364 emit_opcode(cbuf, 0x23);
a61af66fc99e Initial load
duke
parents:
diff changeset
3365 emit_rm(cbuf, 0x3, tmpReg, yenc & 7);
a61af66fc99e Initial load
duke
parents:
diff changeset
3366
a61af66fc99e Initial load
duke
parents:
diff changeset
3367 // addl $p,$tmp
a61af66fc99e Initial load
duke
parents:
diff changeset
3368 if (penc >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3369 emit_opcode(cbuf, Assembler::REX_R);
a61af66fc99e Initial load
duke
parents:
diff changeset
3370 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3371 emit_opcode(cbuf, 0x03);
a61af66fc99e Initial load
duke
parents:
diff changeset
3372 emit_rm(cbuf, 0x3, penc & 7, tmpReg);
a61af66fc99e Initial load
duke
parents:
diff changeset
3373 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
3374
a61af66fc99e Initial load
duke
parents:
diff changeset
3375 // Compare the lonogs and set -1, 0, or 1 into dst
a61af66fc99e Initial load
duke
parents:
diff changeset
3376 enc_class cmpl3_flag(rRegL src1, rRegL src2, rRegI dst)
a61af66fc99e Initial load
duke
parents:
diff changeset
3377 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
3378 int src1enc = $src1$$reg;
a61af66fc99e Initial load
duke
parents:
diff changeset
3379 int src2enc = $src2$$reg;
a61af66fc99e Initial load
duke
parents:
diff changeset
3380 int dstenc = $dst$$reg;
a61af66fc99e Initial load
duke
parents:
diff changeset
3381
a61af66fc99e Initial load
duke
parents:
diff changeset
3382 // cmpq $src1, $src2
a61af66fc99e Initial load
duke
parents:
diff changeset
3383 if (src1enc < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3384 if (src2enc < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3385 emit_opcode(cbuf, Assembler::REX_W);
a61af66fc99e Initial load
duke
parents:
diff changeset
3386 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
3387 emit_opcode(cbuf, Assembler::REX_WB);
a61af66fc99e Initial load
duke
parents:
diff changeset
3388 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3389 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
3390 if (src2enc < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3391 emit_opcode(cbuf, Assembler::REX_WR);
a61af66fc99e Initial load
duke
parents:
diff changeset
3392 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
3393 emit_opcode(cbuf, Assembler::REX_WRB);
a61af66fc99e Initial load
duke
parents:
diff changeset
3394 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3395 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3396 emit_opcode(cbuf, 0x3B);
a61af66fc99e Initial load
duke
parents:
diff changeset
3397 emit_rm(cbuf, 0x3, src1enc & 7, src2enc & 7);
a61af66fc99e Initial load
duke
parents:
diff changeset
3398
a61af66fc99e Initial load
duke
parents:
diff changeset
3399 // movl $dst, -1
a61af66fc99e Initial load
duke
parents:
diff changeset
3400 if (dstenc >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3401 emit_opcode(cbuf, Assembler::REX_B);
a61af66fc99e Initial load
duke
parents:
diff changeset
3402 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3403 emit_opcode(cbuf, 0xB8 | (dstenc & 7));
a61af66fc99e Initial load
duke
parents:
diff changeset
3404 emit_d32(cbuf, -1);
a61af66fc99e Initial load
duke
parents:
diff changeset
3405
a61af66fc99e Initial load
duke
parents:
diff changeset
3406 // jl,s done
a61af66fc99e Initial load
duke
parents:
diff changeset
3407 emit_opcode(cbuf, 0x7C);
a61af66fc99e Initial load
duke
parents:
diff changeset
3408 emit_d8(cbuf, dstenc < 4 ? 0x06 : 0x08);
a61af66fc99e Initial load
duke
parents:
diff changeset
3409
a61af66fc99e Initial load
duke
parents:
diff changeset
3410 // setne $dst
a61af66fc99e Initial load
duke
parents:
diff changeset
3411 if (dstenc >= 4) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3412 emit_opcode(cbuf, dstenc < 8 ? Assembler::REX : Assembler::REX_B);
a61af66fc99e Initial load
duke
parents:
diff changeset
3413 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3414 emit_opcode(cbuf, 0x0F);
a61af66fc99e Initial load
duke
parents:
diff changeset
3415 emit_opcode(cbuf, 0x95);
a61af66fc99e Initial load
duke
parents:
diff changeset
3416 emit_opcode(cbuf, 0xC0 | (dstenc & 7));
a61af66fc99e Initial load
duke
parents:
diff changeset
3417
a61af66fc99e Initial load
duke
parents:
diff changeset
3418 // movzbl $dst, $dst
a61af66fc99e Initial load
duke
parents:
diff changeset
3419 if (dstenc >= 4) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3420 emit_opcode(cbuf, dstenc < 8 ? Assembler::REX : Assembler::REX_RB);
a61af66fc99e Initial load
duke
parents:
diff changeset
3421 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3422 emit_opcode(cbuf, 0x0F);
a61af66fc99e Initial load
duke
parents:
diff changeset
3423 emit_opcode(cbuf, 0xB6);
a61af66fc99e Initial load
duke
parents:
diff changeset
3424 emit_rm(cbuf, 0x3, dstenc & 7, dstenc & 7);
a61af66fc99e Initial load
duke
parents:
diff changeset
3425 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
3426
a61af66fc99e Initial load
duke
parents:
diff changeset
3427 enc_class Push_ResultXD(regD dst) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
3428 int dstenc = $dst$$reg;
a61af66fc99e Initial load
duke
parents:
diff changeset
3429
a61af66fc99e Initial load
duke
parents:
diff changeset
3430 store_to_stackslot( cbuf, 0xDD, 0x03, 0 ); //FSTP [RSP]
a61af66fc99e Initial load
duke
parents:
diff changeset
3431
a61af66fc99e Initial load
duke
parents:
diff changeset
3432 // UseXmmLoadAndClearUpper ? movsd dst,[rsp] : movlpd dst,[rsp]
a61af66fc99e Initial load
duke
parents:
diff changeset
3433 emit_opcode (cbuf, UseXmmLoadAndClearUpper ? 0xF2 : 0x66);
a61af66fc99e Initial load
duke
parents:
diff changeset
3434 if (dstenc >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3435 emit_opcode(cbuf, Assembler::REX_R);
a61af66fc99e Initial load
duke
parents:
diff changeset
3436 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3437 emit_opcode (cbuf, 0x0F );
a61af66fc99e Initial load
duke
parents:
diff changeset
3438 emit_opcode (cbuf, UseXmmLoadAndClearUpper ? 0x10 : 0x12 );
a61af66fc99e Initial load
duke
parents:
diff changeset
3439 encode_RegMem(cbuf, dstenc, RSP_enc, 0x4, 0, 0, false);
a61af66fc99e Initial load
duke
parents:
diff changeset
3440
a61af66fc99e Initial load
duke
parents:
diff changeset
3441 // add rsp,8
a61af66fc99e Initial load
duke
parents:
diff changeset
3442 emit_opcode(cbuf, Assembler::REX_W);
a61af66fc99e Initial load
duke
parents:
diff changeset
3443 emit_opcode(cbuf,0x83);
a61af66fc99e Initial load
duke
parents:
diff changeset
3444 emit_rm(cbuf,0x3, 0x0, RSP_enc);
a61af66fc99e Initial load
duke
parents:
diff changeset
3445 emit_d8(cbuf,0x08);
a61af66fc99e Initial load
duke
parents:
diff changeset
3446 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
3447
a61af66fc99e Initial load
duke
parents:
diff changeset
3448 enc_class Push_SrcXD(regD src) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
3449 int srcenc = $src$$reg;
a61af66fc99e Initial load
duke
parents:
diff changeset
3450
a61af66fc99e Initial load
duke
parents:
diff changeset
3451 // subq rsp,#8
a61af66fc99e Initial load
duke
parents:
diff changeset
3452 emit_opcode(cbuf, Assembler::REX_W);
a61af66fc99e Initial load
duke
parents:
diff changeset
3453 emit_opcode(cbuf, 0x83);
a61af66fc99e Initial load
duke
parents:
diff changeset
3454 emit_rm(cbuf, 0x3, 0x5, RSP_enc);
a61af66fc99e Initial load
duke
parents:
diff changeset
3455 emit_d8(cbuf, 0x8);
a61af66fc99e Initial load
duke
parents:
diff changeset
3456
a61af66fc99e Initial load
duke
parents:
diff changeset
3457 // movsd [rsp],src
a61af66fc99e Initial load
duke
parents:
diff changeset
3458 emit_opcode(cbuf, 0xF2);
a61af66fc99e Initial load
duke
parents:
diff changeset
3459 if (srcenc >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3460 emit_opcode(cbuf, Assembler::REX_R);
a61af66fc99e Initial load
duke
parents:
diff changeset
3461 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3462 emit_opcode(cbuf, 0x0F);
a61af66fc99e Initial load
duke
parents:
diff changeset
3463 emit_opcode(cbuf, 0x11);
a61af66fc99e Initial load
duke
parents:
diff changeset
3464 encode_RegMem(cbuf, srcenc, RSP_enc, 0x4, 0, 0, false);
a61af66fc99e Initial load
duke
parents:
diff changeset
3465
a61af66fc99e Initial load
duke
parents:
diff changeset
3466 // fldd [rsp]
a61af66fc99e Initial load
duke
parents:
diff changeset
3467 emit_opcode(cbuf, 0x66);
a61af66fc99e Initial load
duke
parents:
diff changeset
3468 emit_opcode(cbuf, 0xDD);
a61af66fc99e Initial load
duke
parents:
diff changeset
3469 encode_RegMem(cbuf, 0x0, RSP_enc, 0x4, 0, 0, false);
a61af66fc99e Initial load
duke
parents:
diff changeset
3470 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
3471
a61af66fc99e Initial load
duke
parents:
diff changeset
3472
a61af66fc99e Initial load
duke
parents:
diff changeset
3473 enc_class movq_ld(regD dst, memory mem) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
3474 MacroAssembler _masm(&cbuf);
624
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
3475 __ movq($dst$$XMMRegister, $mem$$Address);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3476 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
3477
a61af66fc99e Initial load
duke
parents:
diff changeset
3478 enc_class movq_st(memory mem, regD src) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
3479 MacroAssembler _masm(&cbuf);
624
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
3480 __ movq($mem$$Address, $src$$XMMRegister);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3481 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
3482
a61af66fc99e Initial load
duke
parents:
diff changeset
3483 enc_class pshufd_8x8(regF dst, regF src) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
3484 MacroAssembler _masm(&cbuf);
a61af66fc99e Initial load
duke
parents:
diff changeset
3485
a61af66fc99e Initial load
duke
parents:
diff changeset
3486 encode_CopyXD(cbuf, $dst$$reg, $src$$reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
3487 __ punpcklbw(as_XMMRegister($dst$$reg), as_XMMRegister($dst$$reg));
a61af66fc99e Initial load
duke
parents:
diff changeset
3488 __ pshuflw(as_XMMRegister($dst$$reg), as_XMMRegister($dst$$reg), 0x00);
a61af66fc99e Initial load
duke
parents:
diff changeset
3489 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
3490
a61af66fc99e Initial load
duke
parents:
diff changeset
3491 enc_class pshufd_4x16(regF dst, regF src) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
3492 MacroAssembler _masm(&cbuf);
a61af66fc99e Initial load
duke
parents:
diff changeset
3493
a61af66fc99e Initial load
duke
parents:
diff changeset
3494 __ pshuflw(as_XMMRegister($dst$$reg), as_XMMRegister($src$$reg), 0x00);
a61af66fc99e Initial load
duke
parents:
diff changeset
3495 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
3496
a61af66fc99e Initial load
duke
parents:
diff changeset
3497 enc_class pshufd(regD dst, regD src, int mode) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
3498 MacroAssembler _masm(&cbuf);
a61af66fc99e Initial load
duke
parents:
diff changeset
3499
a61af66fc99e Initial load
duke
parents:
diff changeset
3500 __ pshufd(as_XMMRegister($dst$$reg), as_XMMRegister($src$$reg), $mode);
a61af66fc99e Initial load
duke
parents:
diff changeset
3501 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
3502
a61af66fc99e Initial load
duke
parents:
diff changeset
3503 enc_class pxor(regD dst, regD src) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
3504 MacroAssembler _masm(&cbuf);
a61af66fc99e Initial load
duke
parents:
diff changeset
3505
a61af66fc99e Initial load
duke
parents:
diff changeset
3506 __ pxor(as_XMMRegister($dst$$reg), as_XMMRegister($src$$reg));
a61af66fc99e Initial load
duke
parents:
diff changeset
3507 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
3508
a61af66fc99e Initial load
duke
parents:
diff changeset
3509 enc_class mov_i2x(regD dst, rRegI src) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
3510 MacroAssembler _masm(&cbuf);
a61af66fc99e Initial load
duke
parents:
diff changeset
3511
a61af66fc99e Initial load
duke
parents:
diff changeset
3512 __ movdl(as_XMMRegister($dst$$reg), as_Register($src$$reg));
a61af66fc99e Initial load
duke
parents:
diff changeset
3513 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
3514
a61af66fc99e Initial load
duke
parents:
diff changeset
3515 // obj: object to lock
a61af66fc99e Initial load
duke
parents:
diff changeset
3516 // box: box address (header location) -- killed
a61af66fc99e Initial load
duke
parents:
diff changeset
3517 // tmp: rax -- killed
a61af66fc99e Initial load
duke
parents:
diff changeset
3518 // scr: rbx -- killed
a61af66fc99e Initial load
duke
parents:
diff changeset
3519 //
a61af66fc99e Initial load
duke
parents:
diff changeset
3520 // What follows is a direct transliteration of fast_lock() and fast_unlock()
a61af66fc99e Initial load
duke
parents:
diff changeset
3521 // from i486.ad. See that file for comments.
a61af66fc99e Initial load
duke
parents:
diff changeset
3522 // TODO: where possible switch from movq (r, 0) to movl(r,0) and
a61af66fc99e Initial load
duke
parents:
diff changeset
3523 // use the shorter encoding. (Movl clears the high-order 32-bits).
a61af66fc99e Initial load
duke
parents:
diff changeset
3524
a61af66fc99e Initial load
duke
parents:
diff changeset
3525
a61af66fc99e Initial load
duke
parents:
diff changeset
3526 enc_class Fast_Lock(rRegP obj, rRegP box, rax_RegI tmp, rRegP scr)
a61af66fc99e Initial load
duke
parents:
diff changeset
3527 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
3528 Register objReg = as_Register((int)$obj$$reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
3529 Register boxReg = as_Register((int)$box$$reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
3530 Register tmpReg = as_Register($tmp$$reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
3531 Register scrReg = as_Register($scr$$reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
3532 MacroAssembler masm(&cbuf);
a61af66fc99e Initial load
duke
parents:
diff changeset
3533
a61af66fc99e Initial load
duke
parents:
diff changeset
3534 // Verify uniqueness of register assignments -- necessary but not sufficient
a61af66fc99e Initial load
duke
parents:
diff changeset
3535 assert (objReg != boxReg && objReg != tmpReg &&
a61af66fc99e Initial load
duke
parents:
diff changeset
3536 objReg != scrReg && tmpReg != scrReg, "invariant") ;
a61af66fc99e Initial load
duke
parents:
diff changeset
3537
a61af66fc99e Initial load
duke
parents:
diff changeset
3538 if (_counters != NULL) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3539 masm.atomic_incl(ExternalAddress((address) _counters->total_entry_count_addr()));
a61af66fc99e Initial load
duke
parents:
diff changeset
3540 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3541 if (EmitSync & 1) {
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3542 // Without cast to int32_t a movptr will destroy r10 which is typically obj
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3543 masm.movptr (Address(boxReg, 0), (int32_t)intptr_t(markOopDesc::unused_mark())) ;
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3544 masm.cmpptr(rsp, (int32_t)NULL_WORD) ;
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3545 } else
a61af66fc99e Initial load
duke
parents:
diff changeset
3546 if (EmitSync & 2) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3547 Label DONE_LABEL;
a61af66fc99e Initial load
duke
parents:
diff changeset
3548 if (UseBiasedLocking) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3549 // Note: tmpReg maps to the swap_reg argument and scrReg to the tmp_reg argument.
a61af66fc99e Initial load
duke
parents:
diff changeset
3550 masm.biased_locking_enter(boxReg, objReg, tmpReg, scrReg, false, DONE_LABEL, NULL, _counters);
a61af66fc99e Initial load
duke
parents:
diff changeset
3551 }
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3552 // QQQ was movl...
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3553 masm.movptr(tmpReg, 0x1);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3554 masm.orptr(tmpReg, Address(objReg, 0));
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3555 masm.movptr(Address(boxReg, 0), tmpReg);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3556 if (os::is_MP()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3557 masm.lock();
a61af66fc99e Initial load
duke
parents:
diff changeset
3558 }
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3559 masm.cmpxchgptr(boxReg, Address(objReg, 0)); // Updates tmpReg
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3560 masm.jcc(Assembler::equal, DONE_LABEL);
a61af66fc99e Initial load
duke
parents:
diff changeset
3561
a61af66fc99e Initial load
duke
parents:
diff changeset
3562 // Recursive locking
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3563 masm.subptr(tmpReg, rsp);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3564 masm.andptr(tmpReg, 7 - os::vm_page_size());
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3565 masm.movptr(Address(boxReg, 0), tmpReg);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3566
a61af66fc99e Initial load
duke
parents:
diff changeset
3567 masm.bind(DONE_LABEL);
a61af66fc99e Initial load
duke
parents:
diff changeset
3568 masm.nop(); // avoid branch to branch
a61af66fc99e Initial load
duke
parents:
diff changeset
3569 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
3570 Label DONE_LABEL, IsInflated, Egress;
a61af66fc99e Initial load
duke
parents:
diff changeset
3571
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3572 masm.movptr(tmpReg, Address(objReg, 0)) ;
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3573 masm.testl (tmpReg, 0x02) ; // inflated vs stack-locked|neutral|biased
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3574 masm.jcc (Assembler::notZero, IsInflated) ;
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3575
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3576 // it's stack-locked, biased or neutral
a61af66fc99e Initial load
duke
parents:
diff changeset
3577 // TODO: optimize markword triage order to reduce the number of
a61af66fc99e Initial load
duke
parents:
diff changeset
3578 // conditional branches in the most common cases.
a61af66fc99e Initial load
duke
parents:
diff changeset
3579 // Beware -- there's a subtle invariant that fetch of the markword
a61af66fc99e Initial load
duke
parents:
diff changeset
3580 // at [FETCH], below, will never observe a biased encoding (*101b).
a61af66fc99e Initial load
duke
parents:
diff changeset
3581 // If this invariant is not held we'll suffer exclusion (safety) failure.
a61af66fc99e Initial load
duke
parents:
diff changeset
3582
420
a1980da045cc 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 415
diff changeset
3583 if (UseBiasedLocking && !UseOptoBiasInlining) {
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3584 masm.biased_locking_enter(boxReg, objReg, tmpReg, scrReg, true, DONE_LABEL, NULL, _counters);
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3585 masm.movptr(tmpReg, Address(objReg, 0)) ; // [FETCH]
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3586 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3587
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3588 // was q will it destroy high?
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3589 masm.orl (tmpReg, 1) ;
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3590 masm.movptr(Address(boxReg, 0), tmpReg) ;
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3591 if (os::is_MP()) { masm.lock(); }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3592 masm.cmpxchgptr(boxReg, Address(objReg, 0)); // Updates tmpReg
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3593 if (_counters != NULL) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3594 masm.cond_inc32(Assembler::equal,
a61af66fc99e Initial load
duke
parents:
diff changeset
3595 ExternalAddress((address) _counters->fast_path_entry_count_addr()));
a61af66fc99e Initial load
duke
parents:
diff changeset
3596 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3597 masm.jcc (Assembler::equal, DONE_LABEL);
a61af66fc99e Initial load
duke
parents:
diff changeset
3598
a61af66fc99e Initial load
duke
parents:
diff changeset
3599 // Recursive locking
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3600 masm.subptr(tmpReg, rsp);
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3601 masm.andptr(tmpReg, 7 - os::vm_page_size());
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3602 masm.movptr(Address(boxReg, 0), tmpReg);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3603 if (_counters != NULL) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3604 masm.cond_inc32(Assembler::equal,
a61af66fc99e Initial load
duke
parents:
diff changeset
3605 ExternalAddress((address) _counters->fast_path_entry_count_addr()));
a61af66fc99e Initial load
duke
parents:
diff changeset
3606 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3607 masm.jmp (DONE_LABEL) ;
a61af66fc99e Initial load
duke
parents:
diff changeset
3608
a61af66fc99e Initial load
duke
parents:
diff changeset
3609 masm.bind (IsInflated) ;
a61af66fc99e Initial load
duke
parents:
diff changeset
3610 // It's inflated
a61af66fc99e Initial load
duke
parents:
diff changeset
3611
a61af66fc99e Initial load
duke
parents:
diff changeset
3612 // TODO: someday avoid the ST-before-CAS penalty by
a61af66fc99e Initial load
duke
parents:
diff changeset
3613 // relocating (deferring) the following ST.
a61af66fc99e Initial load
duke
parents:
diff changeset
3614 // We should also think about trying a CAS without having
a61af66fc99e Initial load
duke
parents:
diff changeset
3615 // fetched _owner. If the CAS is successful we may
a61af66fc99e Initial load
duke
parents:
diff changeset
3616 // avoid an RTO->RTS upgrade on the $line.
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3617 // Without cast to int32_t a movptr will destroy r10 which is typically obj
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3618 masm.movptr(Address(boxReg, 0), (int32_t)intptr_t(markOopDesc::unused_mark())) ;
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3619
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3620 masm.mov (boxReg, tmpReg) ;
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3621 masm.movptr (tmpReg, Address(tmpReg, ObjectMonitor::owner_offset_in_bytes()-2)) ;
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3622 masm.testptr(tmpReg, tmpReg) ;
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3623 masm.jcc (Assembler::notZero, DONE_LABEL) ;
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3624
a61af66fc99e Initial load
duke
parents:
diff changeset
3625 // It's inflated and appears unlocked
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3626 if (os::is_MP()) { masm.lock(); }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3627 masm.cmpxchgptr(r15_thread, Address(boxReg, ObjectMonitor::owner_offset_in_bytes()-2)) ;
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3628 // Intentional fall-through into DONE_LABEL ...
a61af66fc99e Initial load
duke
parents:
diff changeset
3629
a61af66fc99e Initial load
duke
parents:
diff changeset
3630 masm.bind (DONE_LABEL) ;
a61af66fc99e Initial load
duke
parents:
diff changeset
3631 masm.nop () ; // avoid jmp to jmp
a61af66fc99e Initial load
duke
parents:
diff changeset
3632 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3633 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
3634
a61af66fc99e Initial load
duke
parents:
diff changeset
3635 // obj: object to unlock
a61af66fc99e Initial load
duke
parents:
diff changeset
3636 // box: box address (displaced header location), killed
a61af66fc99e Initial load
duke
parents:
diff changeset
3637 // RBX: killed tmp; cannot be obj nor box
a61af66fc99e Initial load
duke
parents:
diff changeset
3638 enc_class Fast_Unlock(rRegP obj, rax_RegP box, rRegP tmp)
a61af66fc99e Initial load
duke
parents:
diff changeset
3639 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
3640
a61af66fc99e Initial load
duke
parents:
diff changeset
3641 Register objReg = as_Register($obj$$reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
3642 Register boxReg = as_Register($box$$reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
3643 Register tmpReg = as_Register($tmp$$reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
3644 MacroAssembler masm(&cbuf);
a61af66fc99e Initial load
duke
parents:
diff changeset
3645
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3646 if (EmitSync & 4) {
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3647 masm.cmpptr(rsp, 0) ;
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3648 } else
a61af66fc99e Initial load
duke
parents:
diff changeset
3649 if (EmitSync & 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3650 Label DONE_LABEL;
a61af66fc99e Initial load
duke
parents:
diff changeset
3651 if (UseBiasedLocking) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3652 masm.biased_locking_exit(objReg, tmpReg, DONE_LABEL);
a61af66fc99e Initial load
duke
parents:
diff changeset
3653 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3654
a61af66fc99e Initial load
duke
parents:
diff changeset
3655 // Check whether the displaced header is 0
a61af66fc99e Initial load
duke
parents:
diff changeset
3656 //(=> recursive unlock)
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3657 masm.movptr(tmpReg, Address(boxReg, 0));
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3658 masm.testptr(tmpReg, tmpReg);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3659 masm.jcc(Assembler::zero, DONE_LABEL);
a61af66fc99e Initial load
duke
parents:
diff changeset
3660
a61af66fc99e Initial load
duke
parents:
diff changeset
3661 // If not recursive lock, reset the header to displaced header
a61af66fc99e Initial load
duke
parents:
diff changeset
3662 if (os::is_MP()) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3663 masm.lock();
a61af66fc99e Initial load
duke
parents:
diff changeset
3664 }
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3665 masm.cmpxchgptr(tmpReg, Address(objReg, 0)); // Uses RAX which is box
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3666 masm.bind(DONE_LABEL);
a61af66fc99e Initial load
duke
parents:
diff changeset
3667 masm.nop(); // avoid branch to branch
a61af66fc99e Initial load
duke
parents:
diff changeset
3668 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
3669 Label DONE_LABEL, Stacked, CheckSucc ;
a61af66fc99e Initial load
duke
parents:
diff changeset
3670
420
a1980da045cc 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 415
diff changeset
3671 if (UseBiasedLocking && !UseOptoBiasInlining) {
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3672 masm.biased_locking_exit(objReg, tmpReg, DONE_LABEL);
a61af66fc99e Initial load
duke
parents:
diff changeset
3673 }
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3674
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3675 masm.movptr(tmpReg, Address(objReg, 0)) ;
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3676 masm.cmpptr(Address(boxReg, 0), (int32_t)NULL_WORD) ;
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3677 masm.jcc (Assembler::zero, DONE_LABEL) ;
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3678 masm.testl (tmpReg, 0x02) ;
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3679 masm.jcc (Assembler::zero, Stacked) ;
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3680
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3681 // It's inflated
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3682 masm.movptr(boxReg, Address (tmpReg, ObjectMonitor::owner_offset_in_bytes()-2)) ;
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3683 masm.xorptr(boxReg, r15_thread) ;
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3684 masm.orptr (boxReg, Address (tmpReg, ObjectMonitor::recursions_offset_in_bytes()-2)) ;
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3685 masm.jcc (Assembler::notZero, DONE_LABEL) ;
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3686 masm.movptr(boxReg, Address (tmpReg, ObjectMonitor::cxq_offset_in_bytes()-2)) ;
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3687 masm.orptr (boxReg, Address (tmpReg, ObjectMonitor::EntryList_offset_in_bytes()-2)) ;
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3688 masm.jcc (Assembler::notZero, CheckSucc) ;
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3689 masm.movptr(Address (tmpReg, ObjectMonitor::owner_offset_in_bytes()-2), (int32_t)NULL_WORD) ;
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3690 masm.jmp (DONE_LABEL) ;
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3691
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3692 if ((EmitSync & 65536) == 0) {
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3693 Label LSuccess, LGoSlowPath ;
a61af66fc99e Initial load
duke
parents:
diff changeset
3694 masm.bind (CheckSucc) ;
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3695 masm.cmpptr(Address (tmpReg, ObjectMonitor::succ_offset_in_bytes()-2), (int32_t)NULL_WORD) ;
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3696 masm.jcc (Assembler::zero, LGoSlowPath) ;
a61af66fc99e Initial load
duke
parents:
diff changeset
3697
a61af66fc99e Initial load
duke
parents:
diff changeset
3698 // I'd much rather use lock:andl m->_owner, 0 as it's faster than the
a61af66fc99e Initial load
duke
parents:
diff changeset
3699 // the explicit ST;MEMBAR combination, but masm doesn't currently support
a61af66fc99e Initial load
duke
parents:
diff changeset
3700 // "ANDQ M,IMM". Don't use MFENCE here. lock:add to TOS, xchg, etc
a61af66fc99e Initial load
duke
parents:
diff changeset
3701 // are all faster when the write buffer is populated.
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3702 masm.movptr (Address (tmpReg, ObjectMonitor::owner_offset_in_bytes()-2), (int32_t)NULL_WORD) ;
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3703 if (os::is_MP()) {
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3704 masm.lock () ; masm.addl (Address(rsp, 0), 0) ;
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3705 }
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3706 masm.cmpptr(Address (tmpReg, ObjectMonitor::succ_offset_in_bytes()-2), (int32_t)NULL_WORD) ;
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3707 masm.jcc (Assembler::notZero, LSuccess) ;
a61af66fc99e Initial load
duke
parents:
diff changeset
3708
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3709 masm.movptr (boxReg, (int32_t)NULL_WORD) ; // box is really EAX
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3710 if (os::is_MP()) { masm.lock(); }
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3711 masm.cmpxchgptr(r15_thread, Address(tmpReg, ObjectMonitor::owner_offset_in_bytes()-2));
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3712 masm.jcc (Assembler::notEqual, LSuccess) ;
a61af66fc99e Initial load
duke
parents:
diff changeset
3713 // Intentional fall-through into slow-path
a61af66fc99e Initial load
duke
parents:
diff changeset
3714
a61af66fc99e Initial load
duke
parents:
diff changeset
3715 masm.bind (LGoSlowPath) ;
a61af66fc99e Initial load
duke
parents:
diff changeset
3716 masm.orl (boxReg, 1) ; // set ICC.ZF=0 to indicate failure
a61af66fc99e Initial load
duke
parents:
diff changeset
3717 masm.jmp (DONE_LABEL) ;
a61af66fc99e Initial load
duke
parents:
diff changeset
3718
a61af66fc99e Initial load
duke
parents:
diff changeset
3719 masm.bind (LSuccess) ;
a61af66fc99e Initial load
duke
parents:
diff changeset
3720 masm.testl (boxReg, 0) ; // set ICC.ZF=1 to indicate success
a61af66fc99e Initial load
duke
parents:
diff changeset
3721 masm.jmp (DONE_LABEL) ;
a61af66fc99e Initial load
duke
parents:
diff changeset
3722 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3723
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3724 masm.bind (Stacked) ;
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3725 masm.movptr(tmpReg, Address (boxReg, 0)) ; // re-fetch
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3726 if (os::is_MP()) { masm.lock(); }
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3727 masm.cmpxchgptr(tmpReg, Address(objReg, 0)); // Uses RAX which is box
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3728
a61af66fc99e Initial load
duke
parents:
diff changeset
3729 if (EmitSync & 65536) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3730 masm.bind (CheckSucc) ;
a61af66fc99e Initial load
duke
parents:
diff changeset
3731 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3732 masm.bind(DONE_LABEL);
a61af66fc99e Initial load
duke
parents:
diff changeset
3733 if (EmitSync & 32768) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3734 masm.nop(); // avoid branch to branch
a61af66fc99e Initial load
duke
parents:
diff changeset
3735 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3736 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3737 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
3738
169
9148c65abefc 6695049: (coll) Create an x86 intrinsic for Arrays.equals
rasbold
parents: 168
diff changeset
3739
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3740 enc_class enc_rethrow()
a61af66fc99e Initial load
duke
parents:
diff changeset
3741 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
3742 cbuf.set_inst_mark();
a61af66fc99e Initial load
duke
parents:
diff changeset
3743 emit_opcode(cbuf, 0xE9); // jmp entry
a61af66fc99e Initial load
duke
parents:
diff changeset
3744 emit_d32_reloc(cbuf,
a61af66fc99e Initial load
duke
parents:
diff changeset
3745 (int) (OptoRuntime::rethrow_stub() - cbuf.code_end() - 4),
a61af66fc99e Initial load
duke
parents:
diff changeset
3746 runtime_call_Relocation::spec(),
a61af66fc99e Initial load
duke
parents:
diff changeset
3747 RELOC_DISP32);
a61af66fc99e Initial load
duke
parents:
diff changeset
3748 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
3749
a61af66fc99e Initial load
duke
parents:
diff changeset
3750 enc_class absF_encoding(regF dst)
a61af66fc99e Initial load
duke
parents:
diff changeset
3751 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
3752 int dstenc = $dst$$reg;
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3753 address signmask_address = (address) StubRoutines::x86::float_sign_mask();
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3754
a61af66fc99e Initial load
duke
parents:
diff changeset
3755 cbuf.set_inst_mark();
a61af66fc99e Initial load
duke
parents:
diff changeset
3756 if (dstenc >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3757 emit_opcode(cbuf, Assembler::REX_R);
a61af66fc99e Initial load
duke
parents:
diff changeset
3758 dstenc -= 8;
a61af66fc99e Initial load
duke
parents:
diff changeset
3759 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3760 // XXX reg_mem doesn't support RIP-relative addressing yet
a61af66fc99e Initial load
duke
parents:
diff changeset
3761 emit_opcode(cbuf, 0x0F);
a61af66fc99e Initial load
duke
parents:
diff changeset
3762 emit_opcode(cbuf, 0x54);
a61af66fc99e Initial load
duke
parents:
diff changeset
3763 emit_rm(cbuf, 0x0, dstenc, 0x5); // 00 reg 101
a61af66fc99e Initial load
duke
parents:
diff changeset
3764 emit_d32_reloc(cbuf, signmask_address);
a61af66fc99e Initial load
duke
parents:
diff changeset
3765 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
3766
a61af66fc99e Initial load
duke
parents:
diff changeset
3767 enc_class absD_encoding(regD dst)
a61af66fc99e Initial load
duke
parents:
diff changeset
3768 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
3769 int dstenc = $dst$$reg;
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3770 address signmask_address = (address) StubRoutines::x86::double_sign_mask();
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3771
a61af66fc99e Initial load
duke
parents:
diff changeset
3772 cbuf.set_inst_mark();
a61af66fc99e Initial load
duke
parents:
diff changeset
3773 emit_opcode(cbuf, 0x66);
a61af66fc99e Initial load
duke
parents:
diff changeset
3774 if (dstenc >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3775 emit_opcode(cbuf, Assembler::REX_R);
a61af66fc99e Initial load
duke
parents:
diff changeset
3776 dstenc -= 8;
a61af66fc99e Initial load
duke
parents:
diff changeset
3777 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3778 // XXX reg_mem doesn't support RIP-relative addressing yet
a61af66fc99e Initial load
duke
parents:
diff changeset
3779 emit_opcode(cbuf, 0x0F);
a61af66fc99e Initial load
duke
parents:
diff changeset
3780 emit_opcode(cbuf, 0x54);
a61af66fc99e Initial load
duke
parents:
diff changeset
3781 emit_rm(cbuf, 0x0, dstenc, 0x5); // 00 reg 101
a61af66fc99e Initial load
duke
parents:
diff changeset
3782 emit_d32_reloc(cbuf, signmask_address);
a61af66fc99e Initial load
duke
parents:
diff changeset
3783 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
3784
a61af66fc99e Initial load
duke
parents:
diff changeset
3785 enc_class negF_encoding(regF dst)
a61af66fc99e Initial load
duke
parents:
diff changeset
3786 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
3787 int dstenc = $dst$$reg;
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3788 address signflip_address = (address) StubRoutines::x86::float_sign_flip();
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3789
a61af66fc99e Initial load
duke
parents:
diff changeset
3790 cbuf.set_inst_mark();
a61af66fc99e Initial load
duke
parents:
diff changeset
3791 if (dstenc >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3792 emit_opcode(cbuf, Assembler::REX_R);
a61af66fc99e Initial load
duke
parents:
diff changeset
3793 dstenc -= 8;
a61af66fc99e Initial load
duke
parents:
diff changeset
3794 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3795 // XXX reg_mem doesn't support RIP-relative addressing yet
a61af66fc99e Initial load
duke
parents:
diff changeset
3796 emit_opcode(cbuf, 0x0F);
a61af66fc99e Initial load
duke
parents:
diff changeset
3797 emit_opcode(cbuf, 0x57);
a61af66fc99e Initial load
duke
parents:
diff changeset
3798 emit_rm(cbuf, 0x0, dstenc, 0x5); // 00 reg 101
a61af66fc99e Initial load
duke
parents:
diff changeset
3799 emit_d32_reloc(cbuf, signflip_address);
a61af66fc99e Initial load
duke
parents:
diff changeset
3800 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
3801
a61af66fc99e Initial load
duke
parents:
diff changeset
3802 enc_class negD_encoding(regD dst)
a61af66fc99e Initial load
duke
parents:
diff changeset
3803 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
3804 int dstenc = $dst$$reg;
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3805 address signflip_address = (address) StubRoutines::x86::double_sign_flip();
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3806
a61af66fc99e Initial load
duke
parents:
diff changeset
3807 cbuf.set_inst_mark();
a61af66fc99e Initial load
duke
parents:
diff changeset
3808 emit_opcode(cbuf, 0x66);
a61af66fc99e Initial load
duke
parents:
diff changeset
3809 if (dstenc >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3810 emit_opcode(cbuf, Assembler::REX_R);
a61af66fc99e Initial load
duke
parents:
diff changeset
3811 dstenc -= 8;
a61af66fc99e Initial load
duke
parents:
diff changeset
3812 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3813 // XXX reg_mem doesn't support RIP-relative addressing yet
a61af66fc99e Initial load
duke
parents:
diff changeset
3814 emit_opcode(cbuf, 0x0F);
a61af66fc99e Initial load
duke
parents:
diff changeset
3815 emit_opcode(cbuf, 0x57);
a61af66fc99e Initial load
duke
parents:
diff changeset
3816 emit_rm(cbuf, 0x0, dstenc, 0x5); // 00 reg 101
a61af66fc99e Initial load
duke
parents:
diff changeset
3817 emit_d32_reloc(cbuf, signflip_address);
a61af66fc99e Initial load
duke
parents:
diff changeset
3818 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
3819
a61af66fc99e Initial load
duke
parents:
diff changeset
3820 enc_class f2i_fixup(rRegI dst, regF src)
a61af66fc99e Initial load
duke
parents:
diff changeset
3821 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
3822 int dstenc = $dst$$reg;
a61af66fc99e Initial load
duke
parents:
diff changeset
3823 int srcenc = $src$$reg;
a61af66fc99e Initial load
duke
parents:
diff changeset
3824
a61af66fc99e Initial load
duke
parents:
diff changeset
3825 // cmpl $dst, #0x80000000
a61af66fc99e Initial load
duke
parents:
diff changeset
3826 if (dstenc >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3827 emit_opcode(cbuf, Assembler::REX_B);
a61af66fc99e Initial load
duke
parents:
diff changeset
3828 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3829 emit_opcode(cbuf, 0x81);
a61af66fc99e Initial load
duke
parents:
diff changeset
3830 emit_rm(cbuf, 0x3, 0x7, dstenc & 7);
a61af66fc99e Initial load
duke
parents:
diff changeset
3831 emit_d32(cbuf, 0x80000000);
a61af66fc99e Initial load
duke
parents:
diff changeset
3832
a61af66fc99e Initial load
duke
parents:
diff changeset
3833 // jne,s done
a61af66fc99e Initial load
duke
parents:
diff changeset
3834 emit_opcode(cbuf, 0x75);
a61af66fc99e Initial load
duke
parents:
diff changeset
3835 if (srcenc < 8 && dstenc < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3836 emit_d8(cbuf, 0xF);
a61af66fc99e Initial load
duke
parents:
diff changeset
3837 } else if (srcenc >= 8 && dstenc >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3838 emit_d8(cbuf, 0x11);
a61af66fc99e Initial load
duke
parents:
diff changeset
3839 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
3840 emit_d8(cbuf, 0x10);
a61af66fc99e Initial load
duke
parents:
diff changeset
3841 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3842
a61af66fc99e Initial load
duke
parents:
diff changeset
3843 // subq rsp, #8
a61af66fc99e Initial load
duke
parents:
diff changeset
3844 emit_opcode(cbuf, Assembler::REX_W);
a61af66fc99e Initial load
duke
parents:
diff changeset
3845 emit_opcode(cbuf, 0x83);
a61af66fc99e Initial load
duke
parents:
diff changeset
3846 emit_rm(cbuf, 0x3, 0x5, RSP_enc);
a61af66fc99e Initial load
duke
parents:
diff changeset
3847 emit_d8(cbuf, 8);
a61af66fc99e Initial load
duke
parents:
diff changeset
3848
a61af66fc99e Initial load
duke
parents:
diff changeset
3849 // movss [rsp], $src
a61af66fc99e Initial load
duke
parents:
diff changeset
3850 emit_opcode(cbuf, 0xF3);
a61af66fc99e Initial load
duke
parents:
diff changeset
3851 if (srcenc >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3852 emit_opcode(cbuf, Assembler::REX_R);
a61af66fc99e Initial load
duke
parents:
diff changeset
3853 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3854 emit_opcode(cbuf, 0x0F);
a61af66fc99e Initial load
duke
parents:
diff changeset
3855 emit_opcode(cbuf, 0x11);
a61af66fc99e Initial load
duke
parents:
diff changeset
3856 encode_RegMem(cbuf, srcenc, RSP_enc, 0x4, 0, 0, false); // 2 bytes
a61af66fc99e Initial load
duke
parents:
diff changeset
3857
a61af66fc99e Initial load
duke
parents:
diff changeset
3858 // call f2i_fixup
a61af66fc99e Initial load
duke
parents:
diff changeset
3859 cbuf.set_inst_mark();
a61af66fc99e Initial load
duke
parents:
diff changeset
3860 emit_opcode(cbuf, 0xE8);
a61af66fc99e Initial load
duke
parents:
diff changeset
3861 emit_d32_reloc(cbuf,
a61af66fc99e Initial load
duke
parents:
diff changeset
3862 (int)
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3863 (StubRoutines::x86::f2i_fixup() - cbuf.code_end() - 4),
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3864 runtime_call_Relocation::spec(),
a61af66fc99e Initial load
duke
parents:
diff changeset
3865 RELOC_DISP32);
a61af66fc99e Initial load
duke
parents:
diff changeset
3866
a61af66fc99e Initial load
duke
parents:
diff changeset
3867 // popq $dst
a61af66fc99e Initial load
duke
parents:
diff changeset
3868 if (dstenc >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3869 emit_opcode(cbuf, Assembler::REX_B);
a61af66fc99e Initial load
duke
parents:
diff changeset
3870 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3871 emit_opcode(cbuf, 0x58 | (dstenc & 7));
a61af66fc99e Initial load
duke
parents:
diff changeset
3872
a61af66fc99e Initial load
duke
parents:
diff changeset
3873 // done:
a61af66fc99e Initial load
duke
parents:
diff changeset
3874 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
3875
a61af66fc99e Initial load
duke
parents:
diff changeset
3876 enc_class f2l_fixup(rRegL dst, regF src)
a61af66fc99e Initial load
duke
parents:
diff changeset
3877 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
3878 int dstenc = $dst$$reg;
a61af66fc99e Initial load
duke
parents:
diff changeset
3879 int srcenc = $src$$reg;
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3880 address const_address = (address) StubRoutines::x86::double_sign_flip();
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3881
a61af66fc99e Initial load
duke
parents:
diff changeset
3882 // cmpq $dst, [0x8000000000000000]
a61af66fc99e Initial load
duke
parents:
diff changeset
3883 cbuf.set_inst_mark();
a61af66fc99e Initial load
duke
parents:
diff changeset
3884 emit_opcode(cbuf, dstenc < 8 ? Assembler::REX_W : Assembler::REX_WR);
a61af66fc99e Initial load
duke
parents:
diff changeset
3885 emit_opcode(cbuf, 0x39);
a61af66fc99e Initial load
duke
parents:
diff changeset
3886 // XXX reg_mem doesn't support RIP-relative addressing yet
a61af66fc99e Initial load
duke
parents:
diff changeset
3887 emit_rm(cbuf, 0x0, dstenc & 7, 0x5); // 00 reg 101
a61af66fc99e Initial load
duke
parents:
diff changeset
3888 emit_d32_reloc(cbuf, const_address);
a61af66fc99e Initial load
duke
parents:
diff changeset
3889
a61af66fc99e Initial load
duke
parents:
diff changeset
3890
a61af66fc99e Initial load
duke
parents:
diff changeset
3891 // jne,s done
a61af66fc99e Initial load
duke
parents:
diff changeset
3892 emit_opcode(cbuf, 0x75);
a61af66fc99e Initial load
duke
parents:
diff changeset
3893 if (srcenc < 8 && dstenc < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3894 emit_d8(cbuf, 0xF);
a61af66fc99e Initial load
duke
parents:
diff changeset
3895 } else if (srcenc >= 8 && dstenc >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3896 emit_d8(cbuf, 0x11);
a61af66fc99e Initial load
duke
parents:
diff changeset
3897 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
3898 emit_d8(cbuf, 0x10);
a61af66fc99e Initial load
duke
parents:
diff changeset
3899 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3900
a61af66fc99e Initial load
duke
parents:
diff changeset
3901 // subq rsp, #8
a61af66fc99e Initial load
duke
parents:
diff changeset
3902 emit_opcode(cbuf, Assembler::REX_W);
a61af66fc99e Initial load
duke
parents:
diff changeset
3903 emit_opcode(cbuf, 0x83);
a61af66fc99e Initial load
duke
parents:
diff changeset
3904 emit_rm(cbuf, 0x3, 0x5, RSP_enc);
a61af66fc99e Initial load
duke
parents:
diff changeset
3905 emit_d8(cbuf, 8);
a61af66fc99e Initial load
duke
parents:
diff changeset
3906
a61af66fc99e Initial load
duke
parents:
diff changeset
3907 // movss [rsp], $src
a61af66fc99e Initial load
duke
parents:
diff changeset
3908 emit_opcode(cbuf, 0xF3);
a61af66fc99e Initial load
duke
parents:
diff changeset
3909 if (srcenc >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3910 emit_opcode(cbuf, Assembler::REX_R);
a61af66fc99e Initial load
duke
parents:
diff changeset
3911 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3912 emit_opcode(cbuf, 0x0F);
a61af66fc99e Initial load
duke
parents:
diff changeset
3913 emit_opcode(cbuf, 0x11);
a61af66fc99e Initial load
duke
parents:
diff changeset
3914 encode_RegMem(cbuf, srcenc, RSP_enc, 0x4, 0, 0, false); // 2 bytes
a61af66fc99e Initial load
duke
parents:
diff changeset
3915
a61af66fc99e Initial load
duke
parents:
diff changeset
3916 // call f2l_fixup
a61af66fc99e Initial load
duke
parents:
diff changeset
3917 cbuf.set_inst_mark();
a61af66fc99e Initial load
duke
parents:
diff changeset
3918 emit_opcode(cbuf, 0xE8);
a61af66fc99e Initial load
duke
parents:
diff changeset
3919 emit_d32_reloc(cbuf,
a61af66fc99e Initial load
duke
parents:
diff changeset
3920 (int)
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3921 (StubRoutines::x86::f2l_fixup() - cbuf.code_end() - 4),
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3922 runtime_call_Relocation::spec(),
a61af66fc99e Initial load
duke
parents:
diff changeset
3923 RELOC_DISP32);
a61af66fc99e Initial load
duke
parents:
diff changeset
3924
a61af66fc99e Initial load
duke
parents:
diff changeset
3925 // popq $dst
a61af66fc99e Initial load
duke
parents:
diff changeset
3926 if (dstenc >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3927 emit_opcode(cbuf, Assembler::REX_B);
a61af66fc99e Initial load
duke
parents:
diff changeset
3928 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3929 emit_opcode(cbuf, 0x58 | (dstenc & 7));
a61af66fc99e Initial load
duke
parents:
diff changeset
3930
a61af66fc99e Initial load
duke
parents:
diff changeset
3931 // done:
a61af66fc99e Initial load
duke
parents:
diff changeset
3932 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
3933
a61af66fc99e Initial load
duke
parents:
diff changeset
3934 enc_class d2i_fixup(rRegI dst, regD src)
a61af66fc99e Initial load
duke
parents:
diff changeset
3935 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
3936 int dstenc = $dst$$reg;
a61af66fc99e Initial load
duke
parents:
diff changeset
3937 int srcenc = $src$$reg;
a61af66fc99e Initial load
duke
parents:
diff changeset
3938
a61af66fc99e Initial load
duke
parents:
diff changeset
3939 // cmpl $dst, #0x80000000
a61af66fc99e Initial load
duke
parents:
diff changeset
3940 if (dstenc >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3941 emit_opcode(cbuf, Assembler::REX_B);
a61af66fc99e Initial load
duke
parents:
diff changeset
3942 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3943 emit_opcode(cbuf, 0x81);
a61af66fc99e Initial load
duke
parents:
diff changeset
3944 emit_rm(cbuf, 0x3, 0x7, dstenc & 7);
a61af66fc99e Initial load
duke
parents:
diff changeset
3945 emit_d32(cbuf, 0x80000000);
a61af66fc99e Initial load
duke
parents:
diff changeset
3946
a61af66fc99e Initial load
duke
parents:
diff changeset
3947 // jne,s done
a61af66fc99e Initial load
duke
parents:
diff changeset
3948 emit_opcode(cbuf, 0x75);
a61af66fc99e Initial load
duke
parents:
diff changeset
3949 if (srcenc < 8 && dstenc < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3950 emit_d8(cbuf, 0xF);
a61af66fc99e Initial load
duke
parents:
diff changeset
3951 } else if (srcenc >= 8 && dstenc >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3952 emit_d8(cbuf, 0x11);
a61af66fc99e Initial load
duke
parents:
diff changeset
3953 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
3954 emit_d8(cbuf, 0x10);
a61af66fc99e Initial load
duke
parents:
diff changeset
3955 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3956
a61af66fc99e Initial load
duke
parents:
diff changeset
3957 // subq rsp, #8
a61af66fc99e Initial load
duke
parents:
diff changeset
3958 emit_opcode(cbuf, Assembler::REX_W);
a61af66fc99e Initial load
duke
parents:
diff changeset
3959 emit_opcode(cbuf, 0x83);
a61af66fc99e Initial load
duke
parents:
diff changeset
3960 emit_rm(cbuf, 0x3, 0x5, RSP_enc);
a61af66fc99e Initial load
duke
parents:
diff changeset
3961 emit_d8(cbuf, 8);
a61af66fc99e Initial load
duke
parents:
diff changeset
3962
a61af66fc99e Initial load
duke
parents:
diff changeset
3963 // movsd [rsp], $src
a61af66fc99e Initial load
duke
parents:
diff changeset
3964 emit_opcode(cbuf, 0xF2);
a61af66fc99e Initial load
duke
parents:
diff changeset
3965 if (srcenc >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3966 emit_opcode(cbuf, Assembler::REX_R);
a61af66fc99e Initial load
duke
parents:
diff changeset
3967 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3968 emit_opcode(cbuf, 0x0F);
a61af66fc99e Initial load
duke
parents:
diff changeset
3969 emit_opcode(cbuf, 0x11);
a61af66fc99e Initial load
duke
parents:
diff changeset
3970 encode_RegMem(cbuf, srcenc, RSP_enc, 0x4, 0, 0, false); // 2 bytes
a61af66fc99e Initial load
duke
parents:
diff changeset
3971
a61af66fc99e Initial load
duke
parents:
diff changeset
3972 // call d2i_fixup
a61af66fc99e Initial load
duke
parents:
diff changeset
3973 cbuf.set_inst_mark();
a61af66fc99e Initial load
duke
parents:
diff changeset
3974 emit_opcode(cbuf, 0xE8);
a61af66fc99e Initial load
duke
parents:
diff changeset
3975 emit_d32_reloc(cbuf,
a61af66fc99e Initial load
duke
parents:
diff changeset
3976 (int)
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3977 (StubRoutines::x86::d2i_fixup() - cbuf.code_end() - 4),
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3978 runtime_call_Relocation::spec(),
a61af66fc99e Initial load
duke
parents:
diff changeset
3979 RELOC_DISP32);
a61af66fc99e Initial load
duke
parents:
diff changeset
3980
a61af66fc99e Initial load
duke
parents:
diff changeset
3981 // popq $dst
a61af66fc99e Initial load
duke
parents:
diff changeset
3982 if (dstenc >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
3983 emit_opcode(cbuf, Assembler::REX_B);
a61af66fc99e Initial load
duke
parents:
diff changeset
3984 }
a61af66fc99e Initial load
duke
parents:
diff changeset
3985 emit_opcode(cbuf, 0x58 | (dstenc & 7));
a61af66fc99e Initial load
duke
parents:
diff changeset
3986
a61af66fc99e Initial load
duke
parents:
diff changeset
3987 // done:
a61af66fc99e Initial load
duke
parents:
diff changeset
3988 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
3989
a61af66fc99e Initial load
duke
parents:
diff changeset
3990 enc_class d2l_fixup(rRegL dst, regD src)
a61af66fc99e Initial load
duke
parents:
diff changeset
3991 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
3992 int dstenc = $dst$$reg;
a61af66fc99e Initial load
duke
parents:
diff changeset
3993 int srcenc = $src$$reg;
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
3994 address const_address = (address) StubRoutines::x86::double_sign_flip();
0
a61af66fc99e Initial load
duke
parents:
diff changeset
3995
a61af66fc99e Initial load
duke
parents:
diff changeset
3996 // cmpq $dst, [0x8000000000000000]
a61af66fc99e Initial load
duke
parents:
diff changeset
3997 cbuf.set_inst_mark();
a61af66fc99e Initial load
duke
parents:
diff changeset
3998 emit_opcode(cbuf, dstenc < 8 ? Assembler::REX_W : Assembler::REX_WR);
a61af66fc99e Initial load
duke
parents:
diff changeset
3999 emit_opcode(cbuf, 0x39);
a61af66fc99e Initial load
duke
parents:
diff changeset
4000 // XXX reg_mem doesn't support RIP-relative addressing yet
a61af66fc99e Initial load
duke
parents:
diff changeset
4001 emit_rm(cbuf, 0x0, dstenc & 7, 0x5); // 00 reg 101
a61af66fc99e Initial load
duke
parents:
diff changeset
4002 emit_d32_reloc(cbuf, const_address);
a61af66fc99e Initial load
duke
parents:
diff changeset
4003
a61af66fc99e Initial load
duke
parents:
diff changeset
4004
a61af66fc99e Initial load
duke
parents:
diff changeset
4005 // jne,s done
a61af66fc99e Initial load
duke
parents:
diff changeset
4006 emit_opcode(cbuf, 0x75);
a61af66fc99e Initial load
duke
parents:
diff changeset
4007 if (srcenc < 8 && dstenc < 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
4008 emit_d8(cbuf, 0xF);
a61af66fc99e Initial load
duke
parents:
diff changeset
4009 } else if (srcenc >= 8 && dstenc >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
4010 emit_d8(cbuf, 0x11);
a61af66fc99e Initial load
duke
parents:
diff changeset
4011 } else {
a61af66fc99e Initial load
duke
parents:
diff changeset
4012 emit_d8(cbuf, 0x10);
a61af66fc99e Initial load
duke
parents:
diff changeset
4013 }
a61af66fc99e Initial load
duke
parents:
diff changeset
4014
a61af66fc99e Initial load
duke
parents:
diff changeset
4015 // subq rsp, #8
a61af66fc99e Initial load
duke
parents:
diff changeset
4016 emit_opcode(cbuf, Assembler::REX_W);
a61af66fc99e Initial load
duke
parents:
diff changeset
4017 emit_opcode(cbuf, 0x83);
a61af66fc99e Initial load
duke
parents:
diff changeset
4018 emit_rm(cbuf, 0x3, 0x5, RSP_enc);
a61af66fc99e Initial load
duke
parents:
diff changeset
4019 emit_d8(cbuf, 8);
a61af66fc99e Initial load
duke
parents:
diff changeset
4020
a61af66fc99e Initial load
duke
parents:
diff changeset
4021 // movsd [rsp], $src
a61af66fc99e Initial load
duke
parents:
diff changeset
4022 emit_opcode(cbuf, 0xF2);
a61af66fc99e Initial load
duke
parents:
diff changeset
4023 if (srcenc >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
4024 emit_opcode(cbuf, Assembler::REX_R);
a61af66fc99e Initial load
duke
parents:
diff changeset
4025 }
a61af66fc99e Initial load
duke
parents:
diff changeset
4026 emit_opcode(cbuf, 0x0F);
a61af66fc99e Initial load
duke
parents:
diff changeset
4027 emit_opcode(cbuf, 0x11);
a61af66fc99e Initial load
duke
parents:
diff changeset
4028 encode_RegMem(cbuf, srcenc, RSP_enc, 0x4, 0, 0, false); // 2 bytes
a61af66fc99e Initial load
duke
parents:
diff changeset
4029
a61af66fc99e Initial load
duke
parents:
diff changeset
4030 // call d2l_fixup
a61af66fc99e Initial load
duke
parents:
diff changeset
4031 cbuf.set_inst_mark();
a61af66fc99e Initial load
duke
parents:
diff changeset
4032 emit_opcode(cbuf, 0xE8);
a61af66fc99e Initial load
duke
parents:
diff changeset
4033 emit_d32_reloc(cbuf,
a61af66fc99e Initial load
duke
parents:
diff changeset
4034 (int)
304
dc7f315e41f7 5108146: Merge i486 and amd64 cpu directories
never
parents: 235
diff changeset
4035 (StubRoutines::x86::d2l_fixup() - cbuf.code_end() - 4),
0
a61af66fc99e Initial load
duke
parents:
diff changeset
4036 runtime_call_Relocation::spec(),
a61af66fc99e Initial load
duke
parents:
diff changeset
4037 RELOC_DISP32);
a61af66fc99e Initial load
duke
parents:
diff changeset
4038
a61af66fc99e Initial load
duke
parents:
diff changeset
4039 // popq $dst
a61af66fc99e Initial load
duke
parents:
diff changeset
4040 if (dstenc >= 8) {
a61af66fc99e Initial load
duke
parents:
diff changeset
4041 emit_opcode(cbuf, Assembler::REX_B);
a61af66fc99e Initial load
duke
parents:
diff changeset
4042 }
a61af66fc99e Initial load
duke
parents:
diff changeset
4043 emit_opcode(cbuf, 0x58 | (dstenc & 7));
a61af66fc99e Initial load
duke
parents:
diff changeset
4044
a61af66fc99e Initial load
duke
parents:
diff changeset
4045 // done:
a61af66fc99e Initial load
duke
parents:
diff changeset
4046 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4047
a61af66fc99e Initial load
duke
parents:
diff changeset
4048 // Safepoint Poll. This polls the safepoint page, and causes an
a61af66fc99e Initial load
duke
parents:
diff changeset
4049 // exception if it is not readable. Unfortunately, it kills
a61af66fc99e Initial load
duke
parents:
diff changeset
4050 // RFLAGS in the process.
a61af66fc99e Initial load
duke
parents:
diff changeset
4051 enc_class enc_safepoint_poll
a61af66fc99e Initial load
duke
parents:
diff changeset
4052 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4053 // testl %rax, off(%rip) // Opcode + ModRM + Disp32 == 6 bytes
a61af66fc99e Initial load
duke
parents:
diff changeset
4054 // XXX reg_mem doesn't support RIP-relative addressing yet
a61af66fc99e Initial load
duke
parents:
diff changeset
4055 cbuf.set_inst_mark();
a61af66fc99e Initial load
duke
parents:
diff changeset
4056 cbuf.relocate(cbuf.inst_mark(), relocInfo::poll_type, 0); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
4057 emit_opcode(cbuf, 0x85); // testl
a61af66fc99e Initial load
duke
parents:
diff changeset
4058 emit_rm(cbuf, 0x0, RAX_enc, 0x5); // 00 rax 101 == 0x5
a61af66fc99e Initial load
duke
parents:
diff changeset
4059 // cbuf.inst_mark() is beginning of instruction
a61af66fc99e Initial load
duke
parents:
diff changeset
4060 emit_d32_reloc(cbuf, os::get_polling_page());
a61af66fc99e Initial load
duke
parents:
diff changeset
4061 // relocInfo::poll_type,
a61af66fc99e Initial load
duke
parents:
diff changeset
4062 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4063 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4064
a61af66fc99e Initial load
duke
parents:
diff changeset
4065
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
4066
0
a61af66fc99e Initial load
duke
parents:
diff changeset
4067 //----------FRAME--------------------------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
4068 // Definition of frame structure and management information.
a61af66fc99e Initial load
duke
parents:
diff changeset
4069 //
a61af66fc99e Initial load
duke
parents:
diff changeset
4070 // S T A C K L A Y O U T Allocators stack-slot number
a61af66fc99e Initial load
duke
parents:
diff changeset
4071 // | (to get allocators register number
a61af66fc99e Initial load
duke
parents:
diff changeset
4072 // G Owned by | | v add OptoReg::stack0())
a61af66fc99e Initial load
duke
parents:
diff changeset
4073 // r CALLER | |
a61af66fc99e Initial load
duke
parents:
diff changeset
4074 // o | +--------+ pad to even-align allocators stack-slot
a61af66fc99e Initial load
duke
parents:
diff changeset
4075 // w V | pad0 | numbers; owned by CALLER
a61af66fc99e Initial load
duke
parents:
diff changeset
4076 // t -----------+--------+----> Matcher::_in_arg_limit, unaligned
a61af66fc99e Initial load
duke
parents:
diff changeset
4077 // h ^ | in | 5
a61af66fc99e Initial load
duke
parents:
diff changeset
4078 // | | args | 4 Holes in incoming args owned by SELF
a61af66fc99e Initial load
duke
parents:
diff changeset
4079 // | | | | 3
a61af66fc99e Initial load
duke
parents:
diff changeset
4080 // | | +--------+
a61af66fc99e Initial load
duke
parents:
diff changeset
4081 // V | | old out| Empty on Intel, window on Sparc
a61af66fc99e Initial load
duke
parents:
diff changeset
4082 // | old |preserve| Must be even aligned.
a61af66fc99e Initial load
duke
parents:
diff changeset
4083 // | SP-+--------+----> Matcher::_old_SP, even aligned
a61af66fc99e Initial load
duke
parents:
diff changeset
4084 // | | in | 3 area for Intel ret address
a61af66fc99e Initial load
duke
parents:
diff changeset
4085 // Owned by |preserve| Empty on Sparc.
a61af66fc99e Initial load
duke
parents:
diff changeset
4086 // SELF +--------+
a61af66fc99e Initial load
duke
parents:
diff changeset
4087 // | | pad2 | 2 pad to align old SP
a61af66fc99e Initial load
duke
parents:
diff changeset
4088 // | +--------+ 1
a61af66fc99e Initial load
duke
parents:
diff changeset
4089 // | | locks | 0
a61af66fc99e Initial load
duke
parents:
diff changeset
4090 // | +--------+----> OptoReg::stack0(), even aligned
a61af66fc99e Initial load
duke
parents:
diff changeset
4091 // | | pad1 | 11 pad to align new SP
a61af66fc99e Initial load
duke
parents:
diff changeset
4092 // | +--------+
a61af66fc99e Initial load
duke
parents:
diff changeset
4093 // | | | 10
a61af66fc99e Initial load
duke
parents:
diff changeset
4094 // | | spills | 9 spills
a61af66fc99e Initial load
duke
parents:
diff changeset
4095 // V | | 8 (pad0 slot for callee)
a61af66fc99e Initial load
duke
parents:
diff changeset
4096 // -----------+--------+----> Matcher::_out_arg_limit, unaligned
a61af66fc99e Initial load
duke
parents:
diff changeset
4097 // ^ | out | 7
a61af66fc99e Initial load
duke
parents:
diff changeset
4098 // | | args | 6 Holes in outgoing args owned by CALLEE
a61af66fc99e Initial load
duke
parents:
diff changeset
4099 // Owned by +--------+
a61af66fc99e Initial load
duke
parents:
diff changeset
4100 // CALLEE | new out| 6 Empty on Intel, window on Sparc
a61af66fc99e Initial load
duke
parents:
diff changeset
4101 // | new |preserve| Must be even-aligned.
a61af66fc99e Initial load
duke
parents:
diff changeset
4102 // | SP-+--------+----> Matcher::_new_SP, even aligned
a61af66fc99e Initial load
duke
parents:
diff changeset
4103 // | | |
a61af66fc99e Initial load
duke
parents:
diff changeset
4104 //
a61af66fc99e Initial load
duke
parents:
diff changeset
4105 // Note 1: Only region 8-11 is determined by the allocator. Region 0-5 is
a61af66fc99e Initial load
duke
parents:
diff changeset
4106 // known from SELF's arguments and the Java calling convention.
a61af66fc99e Initial load
duke
parents:
diff changeset
4107 // Region 6-7 is determined per call site.
a61af66fc99e Initial load
duke
parents:
diff changeset
4108 // Note 2: If the calling convention leaves holes in the incoming argument
a61af66fc99e Initial load
duke
parents:
diff changeset
4109 // area, those holes are owned by SELF. Holes in the outgoing area
a61af66fc99e Initial load
duke
parents:
diff changeset
4110 // are owned by the CALLEE. Holes should not be nessecary in the
a61af66fc99e Initial load
duke
parents:
diff changeset
4111 // incoming area, as the Java calling convention is completely under
a61af66fc99e Initial load
duke
parents:
diff changeset
4112 // the control of the AD file. Doubles can be sorted and packed to
a61af66fc99e Initial load
duke
parents:
diff changeset
4113 // avoid holes. Holes in the outgoing arguments may be nessecary for
a61af66fc99e Initial load
duke
parents:
diff changeset
4114 // varargs C calling conventions.
a61af66fc99e Initial load
duke
parents:
diff changeset
4115 // Note 3: Region 0-3 is even aligned, with pad2 as needed. Region 3-5 is
a61af66fc99e Initial load
duke
parents:
diff changeset
4116 // even aligned with pad0 as needed.
a61af66fc99e Initial load
duke
parents:
diff changeset
4117 // Region 6 is even aligned. Region 6-7 is NOT even aligned;
a61af66fc99e Initial load
duke
parents:
diff changeset
4118 // region 6-11 is even aligned; it may be padded out more so that
a61af66fc99e Initial load
duke
parents:
diff changeset
4119 // the region from SP to FP meets the minimum stack alignment.
a61af66fc99e Initial load
duke
parents:
diff changeset
4120 // Note 4: For I2C adapters, the incoming FP may not meet the minimum stack
a61af66fc99e Initial load
duke
parents:
diff changeset
4121 // alignment. Region 11, pad1, may be dynamically extended so that
a61af66fc99e Initial load
duke
parents:
diff changeset
4122 // SP meets the minimum alignment.
a61af66fc99e Initial load
duke
parents:
diff changeset
4123
a61af66fc99e Initial load
duke
parents:
diff changeset
4124 frame
a61af66fc99e Initial load
duke
parents:
diff changeset
4125 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4126 // What direction does stack grow in (assumed to be same for C & Java)
a61af66fc99e Initial load
duke
parents:
diff changeset
4127 stack_direction(TOWARDS_LOW);
a61af66fc99e Initial load
duke
parents:
diff changeset
4128
a61af66fc99e Initial load
duke
parents:
diff changeset
4129 // These three registers define part of the calling convention
a61af66fc99e Initial load
duke
parents:
diff changeset
4130 // between compiled code and the interpreter.
a61af66fc99e Initial load
duke
parents:
diff changeset
4131 inline_cache_reg(RAX); // Inline Cache Register
a61af66fc99e Initial load
duke
parents:
diff changeset
4132 interpreter_method_oop_reg(RBX); // Method Oop Register when
a61af66fc99e Initial load
duke
parents:
diff changeset
4133 // calling interpreter
a61af66fc99e Initial load
duke
parents:
diff changeset
4134
a61af66fc99e Initial load
duke
parents:
diff changeset
4135 // Optional: name the operand used by cisc-spilling to access
a61af66fc99e Initial load
duke
parents:
diff changeset
4136 // [stack_pointer + offset]
a61af66fc99e Initial load
duke
parents:
diff changeset
4137 cisc_spilling_operand_name(indOffset32);
a61af66fc99e Initial load
duke
parents:
diff changeset
4138
a61af66fc99e Initial load
duke
parents:
diff changeset
4139 // Number of stack slots consumed by locking an object
a61af66fc99e Initial load
duke
parents:
diff changeset
4140 sync_stack_slots(2);
a61af66fc99e Initial load
duke
parents:
diff changeset
4141
a61af66fc99e Initial load
duke
parents:
diff changeset
4142 // Compiled code's Frame Pointer
a61af66fc99e Initial load
duke
parents:
diff changeset
4143 frame_pointer(RSP);
a61af66fc99e Initial load
duke
parents:
diff changeset
4144
a61af66fc99e Initial load
duke
parents:
diff changeset
4145 // Interpreter stores its frame pointer in a register which is
a61af66fc99e Initial load
duke
parents:
diff changeset
4146 // stored to the stack by I2CAdaptors.
a61af66fc99e Initial load
duke
parents:
diff changeset
4147 // I2CAdaptors convert from interpreted java to compiled java.
a61af66fc99e Initial load
duke
parents:
diff changeset
4148 interpreter_frame_pointer(RBP);
a61af66fc99e Initial load
duke
parents:
diff changeset
4149
a61af66fc99e Initial load
duke
parents:
diff changeset
4150 // Stack alignment requirement
a61af66fc99e Initial load
duke
parents:
diff changeset
4151 stack_alignment(StackAlignmentInBytes); // Alignment size in bytes (128-bit -> 16 bytes)
a61af66fc99e Initial load
duke
parents:
diff changeset
4152
a61af66fc99e Initial load
duke
parents:
diff changeset
4153 // Number of stack slots between incoming argument block and the start of
a61af66fc99e Initial load
duke
parents:
diff changeset
4154 // a new frame. The PROLOG must add this many slots to the stack. The
a61af66fc99e Initial load
duke
parents:
diff changeset
4155 // EPILOG must remove this many slots. amd64 needs two slots for
a61af66fc99e Initial load
duke
parents:
diff changeset
4156 // return address.
a61af66fc99e Initial load
duke
parents:
diff changeset
4157 in_preserve_stack_slots(4 + 2 * VerifyStackAtCalls);
a61af66fc99e Initial load
duke
parents:
diff changeset
4158
a61af66fc99e Initial load
duke
parents:
diff changeset
4159 // Number of outgoing stack slots killed above the out_preserve_stack_slots
a61af66fc99e Initial load
duke
parents:
diff changeset
4160 // for calls to C. Supports the var-args backing area for register parms.
a61af66fc99e Initial load
duke
parents:
diff changeset
4161 varargs_C_out_slots_killed(frame::arg_reg_save_area_bytes/BytesPerInt);
a61af66fc99e Initial load
duke
parents:
diff changeset
4162
a61af66fc99e Initial load
duke
parents:
diff changeset
4163 // The after-PROLOG location of the return address. Location of
a61af66fc99e Initial load
duke
parents:
diff changeset
4164 // return address specifies a type (REG or STACK) and a number
a61af66fc99e Initial load
duke
parents:
diff changeset
4165 // representing the register number (i.e. - use a register name) or
a61af66fc99e Initial load
duke
parents:
diff changeset
4166 // stack slot.
a61af66fc99e Initial load
duke
parents:
diff changeset
4167 // Ret Addr is on stack in slot 0 if no locks or verification or alignment.
a61af66fc99e Initial load
duke
parents:
diff changeset
4168 // Otherwise, it is above the locks and verification slot and alignment word
a61af66fc99e Initial load
duke
parents:
diff changeset
4169 return_addr(STACK - 2 +
a61af66fc99e Initial load
duke
parents:
diff changeset
4170 round_to(2 + 2 * VerifyStackAtCalls +
a61af66fc99e Initial load
duke
parents:
diff changeset
4171 Compile::current()->fixed_slots(),
a61af66fc99e Initial load
duke
parents:
diff changeset
4172 WordsPerLong * 2));
a61af66fc99e Initial load
duke
parents:
diff changeset
4173
a61af66fc99e Initial load
duke
parents:
diff changeset
4174 // Body of function which returns an integer array locating
a61af66fc99e Initial load
duke
parents:
diff changeset
4175 // arguments either in registers or in stack slots. Passed an array
a61af66fc99e Initial load
duke
parents:
diff changeset
4176 // of ideal registers called "sig" and a "length" count. Stack-slot
a61af66fc99e Initial load
duke
parents:
diff changeset
4177 // offsets are based on outgoing arguments, i.e. a CALLER setting up
a61af66fc99e Initial load
duke
parents:
diff changeset
4178 // arguments for a CALLEE. Incoming stack arguments are
a61af66fc99e Initial load
duke
parents:
diff changeset
4179 // automatically biased by the preserve_stack_slots field above.
a61af66fc99e Initial load
duke
parents:
diff changeset
4180
a61af66fc99e Initial load
duke
parents:
diff changeset
4181 calling_convention
a61af66fc99e Initial load
duke
parents:
diff changeset
4182 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4183 // No difference between ingoing/outgoing just pass false
a61af66fc99e Initial load
duke
parents:
diff changeset
4184 SharedRuntime::java_calling_convention(sig_bt, regs, length, false);
a61af66fc99e Initial load
duke
parents:
diff changeset
4185 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4186
a61af66fc99e Initial load
duke
parents:
diff changeset
4187 c_calling_convention
a61af66fc99e Initial load
duke
parents:
diff changeset
4188 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4189 // This is obviously always outgoing
a61af66fc99e Initial load
duke
parents:
diff changeset
4190 (void) SharedRuntime::c_calling_convention(sig_bt, regs, length);
a61af66fc99e Initial load
duke
parents:
diff changeset
4191 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4192
a61af66fc99e Initial load
duke
parents:
diff changeset
4193 // Location of compiled Java return values. Same as C for now.
a61af66fc99e Initial load
duke
parents:
diff changeset
4194 return_value
a61af66fc99e Initial load
duke
parents:
diff changeset
4195 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4196 assert(ideal_reg >= Op_RegI && ideal_reg <= Op_RegL,
a61af66fc99e Initial load
duke
parents:
diff changeset
4197 "only return normal values");
a61af66fc99e Initial load
duke
parents:
diff changeset
4198
a61af66fc99e Initial load
duke
parents:
diff changeset
4199 static const int lo[Op_RegL + 1] = {
a61af66fc99e Initial load
duke
parents:
diff changeset
4200 0,
a61af66fc99e Initial load
duke
parents:
diff changeset
4201 0,
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
4202 RAX_num, // Op_RegN
0
a61af66fc99e Initial load
duke
parents:
diff changeset
4203 RAX_num, // Op_RegI
a61af66fc99e Initial load
duke
parents:
diff changeset
4204 RAX_num, // Op_RegP
a61af66fc99e Initial load
duke
parents:
diff changeset
4205 XMM0_num, // Op_RegF
a61af66fc99e Initial load
duke
parents:
diff changeset
4206 XMM0_num, // Op_RegD
a61af66fc99e Initial load
duke
parents:
diff changeset
4207 RAX_num // Op_RegL
a61af66fc99e Initial load
duke
parents:
diff changeset
4208 };
a61af66fc99e Initial load
duke
parents:
diff changeset
4209 static const int hi[Op_RegL + 1] = {
a61af66fc99e Initial load
duke
parents:
diff changeset
4210 0,
a61af66fc99e Initial load
duke
parents:
diff changeset
4211 0,
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
4212 OptoReg::Bad, // Op_RegN
0
a61af66fc99e Initial load
duke
parents:
diff changeset
4213 OptoReg::Bad, // Op_RegI
a61af66fc99e Initial load
duke
parents:
diff changeset
4214 RAX_H_num, // Op_RegP
a61af66fc99e Initial load
duke
parents:
diff changeset
4215 OptoReg::Bad, // Op_RegF
a61af66fc99e Initial load
duke
parents:
diff changeset
4216 XMM0_H_num, // Op_RegD
a61af66fc99e Initial load
duke
parents:
diff changeset
4217 RAX_H_num // Op_RegL
a61af66fc99e Initial load
duke
parents:
diff changeset
4218 };
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
4219 assert(ARRAY_SIZE(hi) == _last_machine_leaf - 1, "missing type");
0
a61af66fc99e Initial load
duke
parents:
diff changeset
4220 return OptoRegPair(hi[ideal_reg], lo[ideal_reg]);
a61af66fc99e Initial load
duke
parents:
diff changeset
4221 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4222 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4223
a61af66fc99e Initial load
duke
parents:
diff changeset
4224 //----------ATTRIBUTES---------------------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
4225 //----------Operand Attributes-------------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
4226 op_attrib op_cost(0); // Required cost attribute
a61af66fc99e Initial load
duke
parents:
diff changeset
4227
a61af66fc99e Initial load
duke
parents:
diff changeset
4228 //----------Instruction Attributes---------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
4229 ins_attrib ins_cost(100); // Required cost attribute
a61af66fc99e Initial load
duke
parents:
diff changeset
4230 ins_attrib ins_size(8); // Required size attribute (in bits)
a61af66fc99e Initial load
duke
parents:
diff changeset
4231 ins_attrib ins_pc_relative(0); // Required PC Relative flag
a61af66fc99e Initial load
duke
parents:
diff changeset
4232 ins_attrib ins_short_branch(0); // Required flag: is this instruction
a61af66fc99e Initial load
duke
parents:
diff changeset
4233 // a non-matching short branch variant
a61af66fc99e Initial load
duke
parents:
diff changeset
4234 // of some long branch?
a61af66fc99e Initial load
duke
parents:
diff changeset
4235 ins_attrib ins_alignment(1); // Required alignment attribute (must
a61af66fc99e Initial load
duke
parents:
diff changeset
4236 // be a power of 2) specifies the
a61af66fc99e Initial load
duke
parents:
diff changeset
4237 // alignment that some part of the
a61af66fc99e Initial load
duke
parents:
diff changeset
4238 // instruction (not necessarily the
a61af66fc99e Initial load
duke
parents:
diff changeset
4239 // start) requires. If > 1, a
a61af66fc99e Initial load
duke
parents:
diff changeset
4240 // compute_padding() function must be
a61af66fc99e Initial load
duke
parents:
diff changeset
4241 // provided for the instruction
a61af66fc99e Initial load
duke
parents:
diff changeset
4242
a61af66fc99e Initial load
duke
parents:
diff changeset
4243 //----------OPERANDS-----------------------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
4244 // Operand definitions must precede instruction definitions for correct parsing
a61af66fc99e Initial load
duke
parents:
diff changeset
4245 // in the ADLC because operands constitute user defined types which are used in
a61af66fc99e Initial load
duke
parents:
diff changeset
4246 // instruction definitions.
a61af66fc99e Initial load
duke
parents:
diff changeset
4247
a61af66fc99e Initial load
duke
parents:
diff changeset
4248 //----------Simple Operands----------------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
4249 // Immediate Operands
a61af66fc99e Initial load
duke
parents:
diff changeset
4250 // Integer Immediate
a61af66fc99e Initial load
duke
parents:
diff changeset
4251 operand immI()
a61af66fc99e Initial load
duke
parents:
diff changeset
4252 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4253 match(ConI);
a61af66fc99e Initial load
duke
parents:
diff changeset
4254
a61af66fc99e Initial load
duke
parents:
diff changeset
4255 op_cost(10);
a61af66fc99e Initial load
duke
parents:
diff changeset
4256 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4257 interface(CONST_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4258 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4259
a61af66fc99e Initial load
duke
parents:
diff changeset
4260 // Constant for test vs zero
a61af66fc99e Initial load
duke
parents:
diff changeset
4261 operand immI0()
a61af66fc99e Initial load
duke
parents:
diff changeset
4262 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4263 predicate(n->get_int() == 0);
a61af66fc99e Initial load
duke
parents:
diff changeset
4264 match(ConI);
a61af66fc99e Initial load
duke
parents:
diff changeset
4265
a61af66fc99e Initial load
duke
parents:
diff changeset
4266 op_cost(0);
a61af66fc99e Initial load
duke
parents:
diff changeset
4267 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4268 interface(CONST_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4269 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4270
a61af66fc99e Initial load
duke
parents:
diff changeset
4271 // Constant for increment
a61af66fc99e Initial load
duke
parents:
diff changeset
4272 operand immI1()
a61af66fc99e Initial load
duke
parents:
diff changeset
4273 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4274 predicate(n->get_int() == 1);
a61af66fc99e Initial load
duke
parents:
diff changeset
4275 match(ConI);
a61af66fc99e Initial load
duke
parents:
diff changeset
4276
a61af66fc99e Initial load
duke
parents:
diff changeset
4277 op_cost(0);
a61af66fc99e Initial load
duke
parents:
diff changeset
4278 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4279 interface(CONST_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4280 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4281
a61af66fc99e Initial load
duke
parents:
diff changeset
4282 // Constant for decrement
a61af66fc99e Initial load
duke
parents:
diff changeset
4283 operand immI_M1()
a61af66fc99e Initial load
duke
parents:
diff changeset
4284 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4285 predicate(n->get_int() == -1);
a61af66fc99e Initial load
duke
parents:
diff changeset
4286 match(ConI);
a61af66fc99e Initial load
duke
parents:
diff changeset
4287
a61af66fc99e Initial load
duke
parents:
diff changeset
4288 op_cost(0);
a61af66fc99e Initial load
duke
parents:
diff changeset
4289 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4290 interface(CONST_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4291 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4292
a61af66fc99e Initial load
duke
parents:
diff changeset
4293 // Valid scale values for addressing modes
a61af66fc99e Initial load
duke
parents:
diff changeset
4294 operand immI2()
a61af66fc99e Initial load
duke
parents:
diff changeset
4295 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4296 predicate(0 <= n->get_int() && (n->get_int() <= 3));
a61af66fc99e Initial load
duke
parents:
diff changeset
4297 match(ConI);
a61af66fc99e Initial load
duke
parents:
diff changeset
4298
a61af66fc99e Initial load
duke
parents:
diff changeset
4299 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4300 interface(CONST_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4301 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4302
a61af66fc99e Initial load
duke
parents:
diff changeset
4303 operand immI8()
a61af66fc99e Initial load
duke
parents:
diff changeset
4304 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4305 predicate((-0x80 <= n->get_int()) && (n->get_int() < 0x80));
a61af66fc99e Initial load
duke
parents:
diff changeset
4306 match(ConI);
a61af66fc99e Initial load
duke
parents:
diff changeset
4307
a61af66fc99e Initial load
duke
parents:
diff changeset
4308 op_cost(5);
a61af66fc99e Initial load
duke
parents:
diff changeset
4309 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4310 interface(CONST_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4311 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4312
a61af66fc99e Initial load
duke
parents:
diff changeset
4313 operand immI16()
a61af66fc99e Initial load
duke
parents:
diff changeset
4314 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4315 predicate((-32768 <= n->get_int()) && (n->get_int() <= 32767));
a61af66fc99e Initial load
duke
parents:
diff changeset
4316 match(ConI);
a61af66fc99e Initial load
duke
parents:
diff changeset
4317
a61af66fc99e Initial load
duke
parents:
diff changeset
4318 op_cost(10);
a61af66fc99e Initial load
duke
parents:
diff changeset
4319 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4320 interface(CONST_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4321 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4322
a61af66fc99e Initial load
duke
parents:
diff changeset
4323 // Constant for long shifts
a61af66fc99e Initial load
duke
parents:
diff changeset
4324 operand immI_32()
a61af66fc99e Initial load
duke
parents:
diff changeset
4325 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4326 predicate( n->get_int() == 32 );
a61af66fc99e Initial load
duke
parents:
diff changeset
4327 match(ConI);
a61af66fc99e Initial load
duke
parents:
diff changeset
4328
a61af66fc99e Initial load
duke
parents:
diff changeset
4329 op_cost(0);
a61af66fc99e Initial load
duke
parents:
diff changeset
4330 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4331 interface(CONST_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4332 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4333
a61af66fc99e Initial load
duke
parents:
diff changeset
4334 // Constant for long shifts
a61af66fc99e Initial load
duke
parents:
diff changeset
4335 operand immI_64()
a61af66fc99e Initial load
duke
parents:
diff changeset
4336 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4337 predicate( n->get_int() == 64 );
a61af66fc99e Initial load
duke
parents:
diff changeset
4338 match(ConI);
a61af66fc99e Initial load
duke
parents:
diff changeset
4339
a61af66fc99e Initial load
duke
parents:
diff changeset
4340 op_cost(0);
a61af66fc99e Initial load
duke
parents:
diff changeset
4341 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4342 interface(CONST_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4343 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4344
a61af66fc99e Initial load
duke
parents:
diff changeset
4345 // Pointer Immediate
a61af66fc99e Initial load
duke
parents:
diff changeset
4346 operand immP()
a61af66fc99e Initial load
duke
parents:
diff changeset
4347 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4348 match(ConP);
a61af66fc99e Initial load
duke
parents:
diff changeset
4349
a61af66fc99e Initial load
duke
parents:
diff changeset
4350 op_cost(10);
a61af66fc99e Initial load
duke
parents:
diff changeset
4351 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4352 interface(CONST_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4353 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4354
a61af66fc99e Initial load
duke
parents:
diff changeset
4355 // NULL Pointer Immediate
a61af66fc99e Initial load
duke
parents:
diff changeset
4356 operand immP0()
a61af66fc99e Initial load
duke
parents:
diff changeset
4357 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4358 predicate(n->get_ptr() == 0);
a61af66fc99e Initial load
duke
parents:
diff changeset
4359 match(ConP);
a61af66fc99e Initial load
duke
parents:
diff changeset
4360
a61af66fc99e Initial load
duke
parents:
diff changeset
4361 op_cost(5);
a61af66fc99e Initial load
duke
parents:
diff changeset
4362 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4363 interface(CONST_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4364 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4365
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
4366 // Pointer Immediate
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
4367 operand immN() %{
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
4368 match(ConN);
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
4369
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
4370 op_cost(10);
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
4371 format %{ %}
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
4372 interface(CONST_INTER);
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
4373 %}
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
4374
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
4375 // NULL Pointer Immediate
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
4376 operand immN0() %{
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
4377 predicate(n->get_narrowcon() == 0);
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
4378 match(ConN);
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
4379
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
4380 op_cost(5);
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
4381 format %{ %}
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
4382 interface(CONST_INTER);
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
4383 %}
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
4384
0
a61af66fc99e Initial load
duke
parents:
diff changeset
4385 operand immP31()
a61af66fc99e Initial load
duke
parents:
diff changeset
4386 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4387 predicate(!n->as_Type()->type()->isa_oopptr()
a61af66fc99e Initial load
duke
parents:
diff changeset
4388 && (n->get_ptr() >> 31) == 0);
a61af66fc99e Initial load
duke
parents:
diff changeset
4389 match(ConP);
a61af66fc99e Initial load
duke
parents:
diff changeset
4390
a61af66fc99e Initial load
duke
parents:
diff changeset
4391 op_cost(5);
a61af66fc99e Initial load
duke
parents:
diff changeset
4392 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4393 interface(CONST_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4394 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4395
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
4396
0
a61af66fc99e Initial load
duke
parents:
diff changeset
4397 // Long Immediate
a61af66fc99e Initial load
duke
parents:
diff changeset
4398 operand immL()
a61af66fc99e Initial load
duke
parents:
diff changeset
4399 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4400 match(ConL);
a61af66fc99e Initial load
duke
parents:
diff changeset
4401
a61af66fc99e Initial load
duke
parents:
diff changeset
4402 op_cost(20);
a61af66fc99e Initial load
duke
parents:
diff changeset
4403 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4404 interface(CONST_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4405 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4406
a61af66fc99e Initial load
duke
parents:
diff changeset
4407 // Long Immediate 8-bit
a61af66fc99e Initial load
duke
parents:
diff changeset
4408 operand immL8()
a61af66fc99e Initial load
duke
parents:
diff changeset
4409 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4410 predicate(-0x80L <= n->get_long() && n->get_long() < 0x80L);
a61af66fc99e Initial load
duke
parents:
diff changeset
4411 match(ConL);
a61af66fc99e Initial load
duke
parents:
diff changeset
4412
a61af66fc99e Initial load
duke
parents:
diff changeset
4413 op_cost(5);
a61af66fc99e Initial load
duke
parents:
diff changeset
4414 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4415 interface(CONST_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4416 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4417
a61af66fc99e Initial load
duke
parents:
diff changeset
4418 // Long Immediate 32-bit unsigned
a61af66fc99e Initial load
duke
parents:
diff changeset
4419 operand immUL32()
a61af66fc99e Initial load
duke
parents:
diff changeset
4420 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4421 predicate(n->get_long() == (unsigned int) (n->get_long()));
a61af66fc99e Initial load
duke
parents:
diff changeset
4422 match(ConL);
a61af66fc99e Initial load
duke
parents:
diff changeset
4423
a61af66fc99e Initial load
duke
parents:
diff changeset
4424 op_cost(10);
a61af66fc99e Initial load
duke
parents:
diff changeset
4425 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4426 interface(CONST_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4427 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4428
a61af66fc99e Initial load
duke
parents:
diff changeset
4429 // Long Immediate 32-bit signed
a61af66fc99e Initial load
duke
parents:
diff changeset
4430 operand immL32()
a61af66fc99e Initial load
duke
parents:
diff changeset
4431 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4432 predicate(n->get_long() == (int) (n->get_long()));
a61af66fc99e Initial load
duke
parents:
diff changeset
4433 match(ConL);
a61af66fc99e Initial load
duke
parents:
diff changeset
4434
a61af66fc99e Initial load
duke
parents:
diff changeset
4435 op_cost(15);
a61af66fc99e Initial load
duke
parents:
diff changeset
4436 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4437 interface(CONST_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4438 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4439
a61af66fc99e Initial load
duke
parents:
diff changeset
4440 // Long Immediate zero
a61af66fc99e Initial load
duke
parents:
diff changeset
4441 operand immL0()
a61af66fc99e Initial load
duke
parents:
diff changeset
4442 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4443 predicate(n->get_long() == 0L);
a61af66fc99e Initial load
duke
parents:
diff changeset
4444 match(ConL);
a61af66fc99e Initial load
duke
parents:
diff changeset
4445
a61af66fc99e Initial load
duke
parents:
diff changeset
4446 op_cost(10);
a61af66fc99e Initial load
duke
parents:
diff changeset
4447 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4448 interface(CONST_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4449 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4450
a61af66fc99e Initial load
duke
parents:
diff changeset
4451 // Constant for increment
a61af66fc99e Initial load
duke
parents:
diff changeset
4452 operand immL1()
a61af66fc99e Initial load
duke
parents:
diff changeset
4453 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4454 predicate(n->get_long() == 1);
a61af66fc99e Initial load
duke
parents:
diff changeset
4455 match(ConL);
a61af66fc99e Initial load
duke
parents:
diff changeset
4456
a61af66fc99e Initial load
duke
parents:
diff changeset
4457 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4458 interface(CONST_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4459 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4460
a61af66fc99e Initial load
duke
parents:
diff changeset
4461 // Constant for decrement
a61af66fc99e Initial load
duke
parents:
diff changeset
4462 operand immL_M1()
a61af66fc99e Initial load
duke
parents:
diff changeset
4463 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4464 predicate(n->get_long() == -1);
a61af66fc99e Initial load
duke
parents:
diff changeset
4465 match(ConL);
a61af66fc99e Initial load
duke
parents:
diff changeset
4466
a61af66fc99e Initial load
duke
parents:
diff changeset
4467 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4468 interface(CONST_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4469 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4470
a61af66fc99e Initial load
duke
parents:
diff changeset
4471 // Long Immediate: the value 10
a61af66fc99e Initial load
duke
parents:
diff changeset
4472 operand immL10()
a61af66fc99e Initial load
duke
parents:
diff changeset
4473 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4474 predicate(n->get_long() == 10);
a61af66fc99e Initial load
duke
parents:
diff changeset
4475 match(ConL);
a61af66fc99e Initial load
duke
parents:
diff changeset
4476
a61af66fc99e Initial load
duke
parents:
diff changeset
4477 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4478 interface(CONST_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4479 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4480
a61af66fc99e Initial load
duke
parents:
diff changeset
4481 // Long immediate from 0 to 127.
a61af66fc99e Initial load
duke
parents:
diff changeset
4482 // Used for a shorter form of long mul by 10.
a61af66fc99e Initial load
duke
parents:
diff changeset
4483 operand immL_127()
a61af66fc99e Initial load
duke
parents:
diff changeset
4484 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4485 predicate(0 <= n->get_long() && n->get_long() < 0x80);
a61af66fc99e Initial load
duke
parents:
diff changeset
4486 match(ConL);
a61af66fc99e Initial load
duke
parents:
diff changeset
4487
a61af66fc99e Initial load
duke
parents:
diff changeset
4488 op_cost(10);
a61af66fc99e Initial load
duke
parents:
diff changeset
4489 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4490 interface(CONST_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4491 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4492
a61af66fc99e Initial load
duke
parents:
diff changeset
4493 // Long Immediate: low 32-bit mask
a61af66fc99e Initial load
duke
parents:
diff changeset
4494 operand immL_32bits()
a61af66fc99e Initial load
duke
parents:
diff changeset
4495 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4496 predicate(n->get_long() == 0xFFFFFFFFL);
a61af66fc99e Initial load
duke
parents:
diff changeset
4497 match(ConL);
a61af66fc99e Initial load
duke
parents:
diff changeset
4498 op_cost(20);
a61af66fc99e Initial load
duke
parents:
diff changeset
4499
a61af66fc99e Initial load
duke
parents:
diff changeset
4500 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4501 interface(CONST_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4502 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4503
a61af66fc99e Initial load
duke
parents:
diff changeset
4504 // Float Immediate zero
a61af66fc99e Initial load
duke
parents:
diff changeset
4505 operand immF0()
a61af66fc99e Initial load
duke
parents:
diff changeset
4506 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4507 predicate(jint_cast(n->getf()) == 0);
a61af66fc99e Initial load
duke
parents:
diff changeset
4508 match(ConF);
a61af66fc99e Initial load
duke
parents:
diff changeset
4509
a61af66fc99e Initial load
duke
parents:
diff changeset
4510 op_cost(5);
a61af66fc99e Initial load
duke
parents:
diff changeset
4511 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4512 interface(CONST_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4513 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4514
a61af66fc99e Initial load
duke
parents:
diff changeset
4515 // Float Immediate
a61af66fc99e Initial load
duke
parents:
diff changeset
4516 operand immF()
a61af66fc99e Initial load
duke
parents:
diff changeset
4517 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4518 match(ConF);
a61af66fc99e Initial load
duke
parents:
diff changeset
4519
a61af66fc99e Initial load
duke
parents:
diff changeset
4520 op_cost(15);
a61af66fc99e Initial load
duke
parents:
diff changeset
4521 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4522 interface(CONST_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4523 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4524
a61af66fc99e Initial load
duke
parents:
diff changeset
4525 // Double Immediate zero
a61af66fc99e Initial load
duke
parents:
diff changeset
4526 operand immD0()
a61af66fc99e Initial load
duke
parents:
diff changeset
4527 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4528 predicate(jlong_cast(n->getd()) == 0);
a61af66fc99e Initial load
duke
parents:
diff changeset
4529 match(ConD);
a61af66fc99e Initial load
duke
parents:
diff changeset
4530
a61af66fc99e Initial load
duke
parents:
diff changeset
4531 op_cost(5);
a61af66fc99e Initial load
duke
parents:
diff changeset
4532 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4533 interface(CONST_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4534 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4535
a61af66fc99e Initial load
duke
parents:
diff changeset
4536 // Double Immediate
a61af66fc99e Initial load
duke
parents:
diff changeset
4537 operand immD()
a61af66fc99e Initial load
duke
parents:
diff changeset
4538 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4539 match(ConD);
a61af66fc99e Initial load
duke
parents:
diff changeset
4540
a61af66fc99e Initial load
duke
parents:
diff changeset
4541 op_cost(15);
a61af66fc99e Initial load
duke
parents:
diff changeset
4542 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4543 interface(CONST_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4544 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4545
a61af66fc99e Initial load
duke
parents:
diff changeset
4546 // Immediates for special shifts (sign extend)
a61af66fc99e Initial load
duke
parents:
diff changeset
4547
a61af66fc99e Initial load
duke
parents:
diff changeset
4548 // Constants for increment
a61af66fc99e Initial load
duke
parents:
diff changeset
4549 operand immI_16()
a61af66fc99e Initial load
duke
parents:
diff changeset
4550 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4551 predicate(n->get_int() == 16);
a61af66fc99e Initial load
duke
parents:
diff changeset
4552 match(ConI);
a61af66fc99e Initial load
duke
parents:
diff changeset
4553
a61af66fc99e Initial load
duke
parents:
diff changeset
4554 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4555 interface(CONST_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4556 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4557
a61af66fc99e Initial load
duke
parents:
diff changeset
4558 operand immI_24()
a61af66fc99e Initial load
duke
parents:
diff changeset
4559 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4560 predicate(n->get_int() == 24);
a61af66fc99e Initial load
duke
parents:
diff changeset
4561 match(ConI);
a61af66fc99e Initial load
duke
parents:
diff changeset
4562
a61af66fc99e Initial load
duke
parents:
diff changeset
4563 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4564 interface(CONST_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4565 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4566
a61af66fc99e Initial load
duke
parents:
diff changeset
4567 // Constant for byte-wide masking
a61af66fc99e Initial load
duke
parents:
diff changeset
4568 operand immI_255()
a61af66fc99e Initial load
duke
parents:
diff changeset
4569 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4570 predicate(n->get_int() == 255);
a61af66fc99e Initial load
duke
parents:
diff changeset
4571 match(ConI);
a61af66fc99e Initial load
duke
parents:
diff changeset
4572
a61af66fc99e Initial load
duke
parents:
diff changeset
4573 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4574 interface(CONST_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4575 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4576
a61af66fc99e Initial load
duke
parents:
diff changeset
4577 // Constant for short-wide masking
a61af66fc99e Initial load
duke
parents:
diff changeset
4578 operand immI_65535()
a61af66fc99e Initial load
duke
parents:
diff changeset
4579 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4580 predicate(n->get_int() == 65535);
a61af66fc99e Initial load
duke
parents:
diff changeset
4581 match(ConI);
a61af66fc99e Initial load
duke
parents:
diff changeset
4582
a61af66fc99e Initial load
duke
parents:
diff changeset
4583 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4584 interface(CONST_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4585 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4586
a61af66fc99e Initial load
duke
parents:
diff changeset
4587 // Constant for byte-wide masking
a61af66fc99e Initial load
duke
parents:
diff changeset
4588 operand immL_255()
a61af66fc99e Initial load
duke
parents:
diff changeset
4589 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4590 predicate(n->get_long() == 255);
a61af66fc99e Initial load
duke
parents:
diff changeset
4591 match(ConL);
a61af66fc99e Initial load
duke
parents:
diff changeset
4592
a61af66fc99e Initial load
duke
parents:
diff changeset
4593 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4594 interface(CONST_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4595 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4596
a61af66fc99e Initial load
duke
parents:
diff changeset
4597 // Constant for short-wide masking
a61af66fc99e Initial load
duke
parents:
diff changeset
4598 operand immL_65535()
a61af66fc99e Initial load
duke
parents:
diff changeset
4599 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4600 predicate(n->get_long() == 65535);
a61af66fc99e Initial load
duke
parents:
diff changeset
4601 match(ConL);
a61af66fc99e Initial load
duke
parents:
diff changeset
4602
a61af66fc99e Initial load
duke
parents:
diff changeset
4603 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4604 interface(CONST_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4605 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4606
a61af66fc99e Initial load
duke
parents:
diff changeset
4607 // Register Operands
a61af66fc99e Initial load
duke
parents:
diff changeset
4608 // Integer Register
a61af66fc99e Initial load
duke
parents:
diff changeset
4609 operand rRegI()
a61af66fc99e Initial load
duke
parents:
diff changeset
4610 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4611 constraint(ALLOC_IN_RC(int_reg));
a61af66fc99e Initial load
duke
parents:
diff changeset
4612 match(RegI);
a61af66fc99e Initial load
duke
parents:
diff changeset
4613
a61af66fc99e Initial load
duke
parents:
diff changeset
4614 match(rax_RegI);
a61af66fc99e Initial load
duke
parents:
diff changeset
4615 match(rbx_RegI);
a61af66fc99e Initial load
duke
parents:
diff changeset
4616 match(rcx_RegI);
a61af66fc99e Initial load
duke
parents:
diff changeset
4617 match(rdx_RegI);
a61af66fc99e Initial load
duke
parents:
diff changeset
4618 match(rdi_RegI);
a61af66fc99e Initial load
duke
parents:
diff changeset
4619
a61af66fc99e Initial load
duke
parents:
diff changeset
4620 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4621 interface(REG_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4622 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4623
a61af66fc99e Initial load
duke
parents:
diff changeset
4624 // Special Registers
a61af66fc99e Initial load
duke
parents:
diff changeset
4625 operand rax_RegI()
a61af66fc99e Initial load
duke
parents:
diff changeset
4626 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4627 constraint(ALLOC_IN_RC(int_rax_reg));
a61af66fc99e Initial load
duke
parents:
diff changeset
4628 match(RegI);
a61af66fc99e Initial load
duke
parents:
diff changeset
4629 match(rRegI);
a61af66fc99e Initial load
duke
parents:
diff changeset
4630
a61af66fc99e Initial load
duke
parents:
diff changeset
4631 format %{ "RAX" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4632 interface(REG_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4633 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4634
a61af66fc99e Initial load
duke
parents:
diff changeset
4635 // Special Registers
a61af66fc99e Initial load
duke
parents:
diff changeset
4636 operand rbx_RegI()
a61af66fc99e Initial load
duke
parents:
diff changeset
4637 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4638 constraint(ALLOC_IN_RC(int_rbx_reg));
a61af66fc99e Initial load
duke
parents:
diff changeset
4639 match(RegI);
a61af66fc99e Initial load
duke
parents:
diff changeset
4640 match(rRegI);
a61af66fc99e Initial load
duke
parents:
diff changeset
4641
a61af66fc99e Initial load
duke
parents:
diff changeset
4642 format %{ "RBX" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4643 interface(REG_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4644 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4645
a61af66fc99e Initial load
duke
parents:
diff changeset
4646 operand rcx_RegI()
a61af66fc99e Initial load
duke
parents:
diff changeset
4647 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4648 constraint(ALLOC_IN_RC(int_rcx_reg));
a61af66fc99e Initial load
duke
parents:
diff changeset
4649 match(RegI);
a61af66fc99e Initial load
duke
parents:
diff changeset
4650 match(rRegI);
a61af66fc99e Initial load
duke
parents:
diff changeset
4651
a61af66fc99e Initial load
duke
parents:
diff changeset
4652 format %{ "RCX" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4653 interface(REG_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4654 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4655
a61af66fc99e Initial load
duke
parents:
diff changeset
4656 operand rdx_RegI()
a61af66fc99e Initial load
duke
parents:
diff changeset
4657 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4658 constraint(ALLOC_IN_RC(int_rdx_reg));
a61af66fc99e Initial load
duke
parents:
diff changeset
4659 match(RegI);
a61af66fc99e Initial load
duke
parents:
diff changeset
4660 match(rRegI);
a61af66fc99e Initial load
duke
parents:
diff changeset
4661
a61af66fc99e Initial load
duke
parents:
diff changeset
4662 format %{ "RDX" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4663 interface(REG_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4664 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4665
a61af66fc99e Initial load
duke
parents:
diff changeset
4666 operand rdi_RegI()
a61af66fc99e Initial load
duke
parents:
diff changeset
4667 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4668 constraint(ALLOC_IN_RC(int_rdi_reg));
a61af66fc99e Initial load
duke
parents:
diff changeset
4669 match(RegI);
a61af66fc99e Initial load
duke
parents:
diff changeset
4670 match(rRegI);
a61af66fc99e Initial load
duke
parents:
diff changeset
4671
a61af66fc99e Initial load
duke
parents:
diff changeset
4672 format %{ "RDI" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4673 interface(REG_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4674 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4675
a61af66fc99e Initial load
duke
parents:
diff changeset
4676 operand no_rcx_RegI()
a61af66fc99e Initial load
duke
parents:
diff changeset
4677 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4678 constraint(ALLOC_IN_RC(int_no_rcx_reg));
a61af66fc99e Initial load
duke
parents:
diff changeset
4679 match(RegI);
a61af66fc99e Initial load
duke
parents:
diff changeset
4680 match(rax_RegI);
a61af66fc99e Initial load
duke
parents:
diff changeset
4681 match(rbx_RegI);
a61af66fc99e Initial load
duke
parents:
diff changeset
4682 match(rdx_RegI);
a61af66fc99e Initial load
duke
parents:
diff changeset
4683 match(rdi_RegI);
a61af66fc99e Initial load
duke
parents:
diff changeset
4684
a61af66fc99e Initial load
duke
parents:
diff changeset
4685 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4686 interface(REG_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4687 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4688
a61af66fc99e Initial load
duke
parents:
diff changeset
4689 operand no_rax_rdx_RegI()
a61af66fc99e Initial load
duke
parents:
diff changeset
4690 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4691 constraint(ALLOC_IN_RC(int_no_rax_rdx_reg));
a61af66fc99e Initial load
duke
parents:
diff changeset
4692 match(RegI);
a61af66fc99e Initial load
duke
parents:
diff changeset
4693 match(rbx_RegI);
a61af66fc99e Initial load
duke
parents:
diff changeset
4694 match(rcx_RegI);
a61af66fc99e Initial load
duke
parents:
diff changeset
4695 match(rdi_RegI);
a61af66fc99e Initial load
duke
parents:
diff changeset
4696
a61af66fc99e Initial load
duke
parents:
diff changeset
4697 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4698 interface(REG_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4699 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4700
a61af66fc99e Initial load
duke
parents:
diff changeset
4701 // Pointer Register
a61af66fc99e Initial load
duke
parents:
diff changeset
4702 operand any_RegP()
a61af66fc99e Initial load
duke
parents:
diff changeset
4703 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4704 constraint(ALLOC_IN_RC(any_reg));
a61af66fc99e Initial load
duke
parents:
diff changeset
4705 match(RegP);
a61af66fc99e Initial load
duke
parents:
diff changeset
4706 match(rax_RegP);
a61af66fc99e Initial load
duke
parents:
diff changeset
4707 match(rbx_RegP);
a61af66fc99e Initial load
duke
parents:
diff changeset
4708 match(rdi_RegP);
a61af66fc99e Initial load
duke
parents:
diff changeset
4709 match(rsi_RegP);
a61af66fc99e Initial load
duke
parents:
diff changeset
4710 match(rbp_RegP);
a61af66fc99e Initial load
duke
parents:
diff changeset
4711 match(r15_RegP);
a61af66fc99e Initial load
duke
parents:
diff changeset
4712 match(rRegP);
a61af66fc99e Initial load
duke
parents:
diff changeset
4713
a61af66fc99e Initial load
duke
parents:
diff changeset
4714 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4715 interface(REG_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4716 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4717
a61af66fc99e Initial load
duke
parents:
diff changeset
4718 operand rRegP()
a61af66fc99e Initial load
duke
parents:
diff changeset
4719 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4720 constraint(ALLOC_IN_RC(ptr_reg));
a61af66fc99e Initial load
duke
parents:
diff changeset
4721 match(RegP);
a61af66fc99e Initial load
duke
parents:
diff changeset
4722 match(rax_RegP);
a61af66fc99e Initial load
duke
parents:
diff changeset
4723 match(rbx_RegP);
a61af66fc99e Initial load
duke
parents:
diff changeset
4724 match(rdi_RegP);
a61af66fc99e Initial load
duke
parents:
diff changeset
4725 match(rsi_RegP);
a61af66fc99e Initial load
duke
parents:
diff changeset
4726 match(rbp_RegP);
a61af66fc99e Initial load
duke
parents:
diff changeset
4727 match(r15_RegP); // See Q&A below about r15_RegP.
a61af66fc99e Initial load
duke
parents:
diff changeset
4728
a61af66fc99e Initial load
duke
parents:
diff changeset
4729 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4730 interface(REG_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4731 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4732
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
4733 operand rRegN() %{
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
4734 constraint(ALLOC_IN_RC(int_reg));
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
4735 match(RegN);
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
4736
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
4737 format %{ %}
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
4738 interface(REG_INTER);
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
4739 %}
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
4740
0
a61af66fc99e Initial load
duke
parents:
diff changeset
4741 // Question: Why is r15_RegP (the read-only TLS register) a match for rRegP?
a61af66fc99e Initial load
duke
parents:
diff changeset
4742 // Answer: Operand match rules govern the DFA as it processes instruction inputs.
a61af66fc99e Initial load
duke
parents:
diff changeset
4743 // It's fine for an instruction input which expects rRegP to match a r15_RegP.
a61af66fc99e Initial load
duke
parents:
diff changeset
4744 // The output of an instruction is controlled by the allocator, which respects
a61af66fc99e Initial load
duke
parents:
diff changeset
4745 // register class masks, not match rules. Unless an instruction mentions
a61af66fc99e Initial load
duke
parents:
diff changeset
4746 // r15_RegP or any_RegP explicitly as its output, r15 will not be considered
a61af66fc99e Initial load
duke
parents:
diff changeset
4747 // by the allocator as an input.
a61af66fc99e Initial load
duke
parents:
diff changeset
4748
a61af66fc99e Initial load
duke
parents:
diff changeset
4749 operand no_rax_RegP()
a61af66fc99e Initial load
duke
parents:
diff changeset
4750 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4751 constraint(ALLOC_IN_RC(ptr_no_rax_reg));
a61af66fc99e Initial load
duke
parents:
diff changeset
4752 match(RegP);
a61af66fc99e Initial load
duke
parents:
diff changeset
4753 match(rbx_RegP);
a61af66fc99e Initial load
duke
parents:
diff changeset
4754 match(rsi_RegP);
a61af66fc99e Initial load
duke
parents:
diff changeset
4755 match(rdi_RegP);
a61af66fc99e Initial load
duke
parents:
diff changeset
4756
a61af66fc99e Initial load
duke
parents:
diff changeset
4757 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4758 interface(REG_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4759 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4760
a61af66fc99e Initial load
duke
parents:
diff changeset
4761 operand no_rbp_RegP()
a61af66fc99e Initial load
duke
parents:
diff changeset
4762 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4763 constraint(ALLOC_IN_RC(ptr_no_rbp_reg));
a61af66fc99e Initial load
duke
parents:
diff changeset
4764 match(RegP);
a61af66fc99e Initial load
duke
parents:
diff changeset
4765 match(rbx_RegP);
a61af66fc99e Initial load
duke
parents:
diff changeset
4766 match(rsi_RegP);
a61af66fc99e Initial load
duke
parents:
diff changeset
4767 match(rdi_RegP);
a61af66fc99e Initial load
duke
parents:
diff changeset
4768
a61af66fc99e Initial load
duke
parents:
diff changeset
4769 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4770 interface(REG_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4771 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4772
a61af66fc99e Initial load
duke
parents:
diff changeset
4773 operand no_rax_rbx_RegP()
a61af66fc99e Initial load
duke
parents:
diff changeset
4774 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4775 constraint(ALLOC_IN_RC(ptr_no_rax_rbx_reg));
a61af66fc99e Initial load
duke
parents:
diff changeset
4776 match(RegP);
a61af66fc99e Initial load
duke
parents:
diff changeset
4777 match(rsi_RegP);
a61af66fc99e Initial load
duke
parents:
diff changeset
4778 match(rdi_RegP);
a61af66fc99e Initial load
duke
parents:
diff changeset
4779
a61af66fc99e Initial load
duke
parents:
diff changeset
4780 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4781 interface(REG_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4782 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4783
a61af66fc99e Initial load
duke
parents:
diff changeset
4784 // Special Registers
a61af66fc99e Initial load
duke
parents:
diff changeset
4785 // Return a pointer value
a61af66fc99e Initial load
duke
parents:
diff changeset
4786 operand rax_RegP()
a61af66fc99e Initial load
duke
parents:
diff changeset
4787 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4788 constraint(ALLOC_IN_RC(ptr_rax_reg));
a61af66fc99e Initial load
duke
parents:
diff changeset
4789 match(RegP);
a61af66fc99e Initial load
duke
parents:
diff changeset
4790 match(rRegP);
a61af66fc99e Initial load
duke
parents:
diff changeset
4791
a61af66fc99e Initial load
duke
parents:
diff changeset
4792 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4793 interface(REG_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4794 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4795
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
4796 // Special Registers
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
4797 // Return a compressed pointer value
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
4798 operand rax_RegN()
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
4799 %{
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
4800 constraint(ALLOC_IN_RC(int_rax_reg));
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
4801 match(RegN);
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
4802 match(rRegN);
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
4803
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
4804 format %{ %}
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
4805 interface(REG_INTER);
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
4806 %}
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
4807
0
a61af66fc99e Initial load
duke
parents:
diff changeset
4808 // Used in AtomicAdd
a61af66fc99e Initial load
duke
parents:
diff changeset
4809 operand rbx_RegP()
a61af66fc99e Initial load
duke
parents:
diff changeset
4810 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4811 constraint(ALLOC_IN_RC(ptr_rbx_reg));
a61af66fc99e Initial load
duke
parents:
diff changeset
4812 match(RegP);
a61af66fc99e Initial load
duke
parents:
diff changeset
4813 match(rRegP);
a61af66fc99e Initial load
duke
parents:
diff changeset
4814
a61af66fc99e Initial load
duke
parents:
diff changeset
4815 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4816 interface(REG_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4817 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4818
a61af66fc99e Initial load
duke
parents:
diff changeset
4819 operand rsi_RegP()
a61af66fc99e Initial load
duke
parents:
diff changeset
4820 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4821 constraint(ALLOC_IN_RC(ptr_rsi_reg));
a61af66fc99e Initial load
duke
parents:
diff changeset
4822 match(RegP);
a61af66fc99e Initial load
duke
parents:
diff changeset
4823 match(rRegP);
a61af66fc99e Initial load
duke
parents:
diff changeset
4824
a61af66fc99e Initial load
duke
parents:
diff changeset
4825 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4826 interface(REG_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4827 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4828
a61af66fc99e Initial load
duke
parents:
diff changeset
4829 // Used in rep stosq
a61af66fc99e Initial load
duke
parents:
diff changeset
4830 operand rdi_RegP()
a61af66fc99e Initial load
duke
parents:
diff changeset
4831 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4832 constraint(ALLOC_IN_RC(ptr_rdi_reg));
a61af66fc99e Initial load
duke
parents:
diff changeset
4833 match(RegP);
a61af66fc99e Initial load
duke
parents:
diff changeset
4834 match(rRegP);
a61af66fc99e Initial load
duke
parents:
diff changeset
4835
a61af66fc99e Initial load
duke
parents:
diff changeset
4836 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4837 interface(REG_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4838 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4839
a61af66fc99e Initial load
duke
parents:
diff changeset
4840 operand rbp_RegP()
a61af66fc99e Initial load
duke
parents:
diff changeset
4841 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4842 constraint(ALLOC_IN_RC(ptr_rbp_reg));
a61af66fc99e Initial load
duke
parents:
diff changeset
4843 match(RegP);
a61af66fc99e Initial load
duke
parents:
diff changeset
4844 match(rRegP);
a61af66fc99e Initial load
duke
parents:
diff changeset
4845
a61af66fc99e Initial load
duke
parents:
diff changeset
4846 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4847 interface(REG_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4848 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4849
a61af66fc99e Initial load
duke
parents:
diff changeset
4850 operand r15_RegP()
a61af66fc99e Initial load
duke
parents:
diff changeset
4851 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4852 constraint(ALLOC_IN_RC(ptr_r15_reg));
a61af66fc99e Initial load
duke
parents:
diff changeset
4853 match(RegP);
a61af66fc99e Initial load
duke
parents:
diff changeset
4854 match(rRegP);
a61af66fc99e Initial load
duke
parents:
diff changeset
4855
a61af66fc99e Initial load
duke
parents:
diff changeset
4856 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4857 interface(REG_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4858 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4859
a61af66fc99e Initial load
duke
parents:
diff changeset
4860 operand rRegL()
a61af66fc99e Initial load
duke
parents:
diff changeset
4861 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4862 constraint(ALLOC_IN_RC(long_reg));
a61af66fc99e Initial load
duke
parents:
diff changeset
4863 match(RegL);
a61af66fc99e Initial load
duke
parents:
diff changeset
4864 match(rax_RegL);
a61af66fc99e Initial load
duke
parents:
diff changeset
4865 match(rdx_RegL);
a61af66fc99e Initial load
duke
parents:
diff changeset
4866
a61af66fc99e Initial load
duke
parents:
diff changeset
4867 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4868 interface(REG_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4869 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4870
a61af66fc99e Initial load
duke
parents:
diff changeset
4871 // Special Registers
a61af66fc99e Initial load
duke
parents:
diff changeset
4872 operand no_rax_rdx_RegL()
a61af66fc99e Initial load
duke
parents:
diff changeset
4873 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4874 constraint(ALLOC_IN_RC(long_no_rax_rdx_reg));
a61af66fc99e Initial load
duke
parents:
diff changeset
4875 match(RegL);
a61af66fc99e Initial load
duke
parents:
diff changeset
4876 match(rRegL);
a61af66fc99e Initial load
duke
parents:
diff changeset
4877
a61af66fc99e Initial load
duke
parents:
diff changeset
4878 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4879 interface(REG_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4880 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4881
a61af66fc99e Initial load
duke
parents:
diff changeset
4882 operand no_rax_RegL()
a61af66fc99e Initial load
duke
parents:
diff changeset
4883 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4884 constraint(ALLOC_IN_RC(long_no_rax_rdx_reg));
a61af66fc99e Initial load
duke
parents:
diff changeset
4885 match(RegL);
a61af66fc99e Initial load
duke
parents:
diff changeset
4886 match(rRegL);
a61af66fc99e Initial load
duke
parents:
diff changeset
4887 match(rdx_RegL);
a61af66fc99e Initial load
duke
parents:
diff changeset
4888
a61af66fc99e Initial load
duke
parents:
diff changeset
4889 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4890 interface(REG_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4891 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4892
a61af66fc99e Initial load
duke
parents:
diff changeset
4893 operand no_rcx_RegL()
a61af66fc99e Initial load
duke
parents:
diff changeset
4894 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4895 constraint(ALLOC_IN_RC(long_no_rcx_reg));
a61af66fc99e Initial load
duke
parents:
diff changeset
4896 match(RegL);
a61af66fc99e Initial load
duke
parents:
diff changeset
4897 match(rRegL);
a61af66fc99e Initial load
duke
parents:
diff changeset
4898
a61af66fc99e Initial load
duke
parents:
diff changeset
4899 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4900 interface(REG_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4901 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4902
a61af66fc99e Initial load
duke
parents:
diff changeset
4903 operand rax_RegL()
a61af66fc99e Initial load
duke
parents:
diff changeset
4904 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4905 constraint(ALLOC_IN_RC(long_rax_reg));
a61af66fc99e Initial load
duke
parents:
diff changeset
4906 match(RegL);
a61af66fc99e Initial load
duke
parents:
diff changeset
4907 match(rRegL);
a61af66fc99e Initial load
duke
parents:
diff changeset
4908
a61af66fc99e Initial load
duke
parents:
diff changeset
4909 format %{ "RAX" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4910 interface(REG_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4911 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4912
a61af66fc99e Initial load
duke
parents:
diff changeset
4913 operand rcx_RegL()
a61af66fc99e Initial load
duke
parents:
diff changeset
4914 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4915 constraint(ALLOC_IN_RC(long_rcx_reg));
a61af66fc99e Initial load
duke
parents:
diff changeset
4916 match(RegL);
a61af66fc99e Initial load
duke
parents:
diff changeset
4917 match(rRegL);
a61af66fc99e Initial load
duke
parents:
diff changeset
4918
a61af66fc99e Initial load
duke
parents:
diff changeset
4919 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4920 interface(REG_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4921 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4922
a61af66fc99e Initial load
duke
parents:
diff changeset
4923 operand rdx_RegL()
a61af66fc99e Initial load
duke
parents:
diff changeset
4924 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4925 constraint(ALLOC_IN_RC(long_rdx_reg));
a61af66fc99e Initial load
duke
parents:
diff changeset
4926 match(RegL);
a61af66fc99e Initial load
duke
parents:
diff changeset
4927 match(rRegL);
a61af66fc99e Initial load
duke
parents:
diff changeset
4928
a61af66fc99e Initial load
duke
parents:
diff changeset
4929 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4930 interface(REG_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4931 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4932
a61af66fc99e Initial load
duke
parents:
diff changeset
4933 // Flags register, used as output of compare instructions
a61af66fc99e Initial load
duke
parents:
diff changeset
4934 operand rFlagsReg()
a61af66fc99e Initial load
duke
parents:
diff changeset
4935 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4936 constraint(ALLOC_IN_RC(int_flags));
a61af66fc99e Initial load
duke
parents:
diff changeset
4937 match(RegFlags);
a61af66fc99e Initial load
duke
parents:
diff changeset
4938
a61af66fc99e Initial load
duke
parents:
diff changeset
4939 format %{ "RFLAGS" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4940 interface(REG_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4941 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4942
a61af66fc99e Initial load
duke
parents:
diff changeset
4943 // Flags register, used as output of FLOATING POINT compare instructions
a61af66fc99e Initial load
duke
parents:
diff changeset
4944 operand rFlagsRegU()
a61af66fc99e Initial load
duke
parents:
diff changeset
4945 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4946 constraint(ALLOC_IN_RC(int_flags));
a61af66fc99e Initial load
duke
parents:
diff changeset
4947 match(RegFlags);
a61af66fc99e Initial load
duke
parents:
diff changeset
4948
a61af66fc99e Initial load
duke
parents:
diff changeset
4949 format %{ "RFLAGS_U" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4950 interface(REG_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4951 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4952
415
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
4953 operand rFlagsRegUCF() %{
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
4954 constraint(ALLOC_IN_RC(int_flags));
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
4955 match(RegFlags);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
4956 predicate(false);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
4957
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
4958 format %{ "RFLAGS_U_CF" %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
4959 interface(REG_INTER);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
4960 %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
4961
0
a61af66fc99e Initial load
duke
parents:
diff changeset
4962 // Float register operands
a61af66fc99e Initial load
duke
parents:
diff changeset
4963 operand regF()
a61af66fc99e Initial load
duke
parents:
diff changeset
4964 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4965 constraint(ALLOC_IN_RC(float_reg));
a61af66fc99e Initial load
duke
parents:
diff changeset
4966 match(RegF);
a61af66fc99e Initial load
duke
parents:
diff changeset
4967
a61af66fc99e Initial load
duke
parents:
diff changeset
4968 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4969 interface(REG_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4970 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4971
a61af66fc99e Initial load
duke
parents:
diff changeset
4972 // Double register operands
681
fbde8ec322d0 6761600: Use sse 4.2 in intrinsics
cfang
parents: 671
diff changeset
4973 operand regD()
0
a61af66fc99e Initial load
duke
parents:
diff changeset
4974 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4975 constraint(ALLOC_IN_RC(double_reg));
a61af66fc99e Initial load
duke
parents:
diff changeset
4976 match(RegD);
a61af66fc99e Initial load
duke
parents:
diff changeset
4977
a61af66fc99e Initial load
duke
parents:
diff changeset
4978 format %{ %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4979 interface(REG_INTER);
a61af66fc99e Initial load
duke
parents:
diff changeset
4980 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4981
a61af66fc99e Initial load
duke
parents:
diff changeset
4982
a61af66fc99e Initial load
duke
parents:
diff changeset
4983 //----------Memory Operands----------------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
4984 // Direct Memory Operand
a61af66fc99e Initial load
duke
parents:
diff changeset
4985 // operand direct(immP addr)
a61af66fc99e Initial load
duke
parents:
diff changeset
4986 // %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4987 // match(addr);
a61af66fc99e Initial load
duke
parents:
diff changeset
4988
a61af66fc99e Initial load
duke
parents:
diff changeset
4989 // format %{ "[$addr]" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4990 // interface(MEMORY_INTER) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
4991 // base(0xFFFFFFFF);
a61af66fc99e Initial load
duke
parents:
diff changeset
4992 // index(0x4);
a61af66fc99e Initial load
duke
parents:
diff changeset
4993 // scale(0x0);
a61af66fc99e Initial load
duke
parents:
diff changeset
4994 // disp($addr);
a61af66fc99e Initial load
duke
parents:
diff changeset
4995 // %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4996 // %}
a61af66fc99e Initial load
duke
parents:
diff changeset
4997
a61af66fc99e Initial load
duke
parents:
diff changeset
4998 // Indirect Memory Operand
a61af66fc99e Initial load
duke
parents:
diff changeset
4999 operand indirect(any_RegP reg)
a61af66fc99e Initial load
duke
parents:
diff changeset
5000 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5001 constraint(ALLOC_IN_RC(ptr_reg));
a61af66fc99e Initial load
duke
parents:
diff changeset
5002 match(reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
5003
a61af66fc99e Initial load
duke
parents:
diff changeset
5004 format %{ "[$reg]" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5005 interface(MEMORY_INTER) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5006 base($reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
5007 index(0x4);
a61af66fc99e Initial load
duke
parents:
diff changeset
5008 scale(0x0);
a61af66fc99e Initial load
duke
parents:
diff changeset
5009 disp(0x0);
a61af66fc99e Initial load
duke
parents:
diff changeset
5010 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5011 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5012
a61af66fc99e Initial load
duke
parents:
diff changeset
5013 // Indirect Memory Plus Short Offset Operand
a61af66fc99e Initial load
duke
parents:
diff changeset
5014 operand indOffset8(any_RegP reg, immL8 off)
a61af66fc99e Initial load
duke
parents:
diff changeset
5015 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5016 constraint(ALLOC_IN_RC(ptr_reg));
a61af66fc99e Initial load
duke
parents:
diff changeset
5017 match(AddP reg off);
a61af66fc99e Initial load
duke
parents:
diff changeset
5018
a61af66fc99e Initial load
duke
parents:
diff changeset
5019 format %{ "[$reg + $off (8-bit)]" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5020 interface(MEMORY_INTER) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5021 base($reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
5022 index(0x4);
a61af66fc99e Initial load
duke
parents:
diff changeset
5023 scale(0x0);
a61af66fc99e Initial load
duke
parents:
diff changeset
5024 disp($off);
a61af66fc99e Initial load
duke
parents:
diff changeset
5025 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5026 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5027
a61af66fc99e Initial load
duke
parents:
diff changeset
5028 // Indirect Memory Plus Long Offset Operand
a61af66fc99e Initial load
duke
parents:
diff changeset
5029 operand indOffset32(any_RegP reg, immL32 off)
a61af66fc99e Initial load
duke
parents:
diff changeset
5030 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5031 constraint(ALLOC_IN_RC(ptr_reg));
a61af66fc99e Initial load
duke
parents:
diff changeset
5032 match(AddP reg off);
a61af66fc99e Initial load
duke
parents:
diff changeset
5033
a61af66fc99e Initial load
duke
parents:
diff changeset
5034 format %{ "[$reg + $off (32-bit)]" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5035 interface(MEMORY_INTER) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5036 base($reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
5037 index(0x4);
a61af66fc99e Initial load
duke
parents:
diff changeset
5038 scale(0x0);
a61af66fc99e Initial load
duke
parents:
diff changeset
5039 disp($off);
a61af66fc99e Initial load
duke
parents:
diff changeset
5040 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5041 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5042
a61af66fc99e Initial load
duke
parents:
diff changeset
5043 // Indirect Memory Plus Index Register Plus Offset Operand
a61af66fc99e Initial load
duke
parents:
diff changeset
5044 operand indIndexOffset(any_RegP reg, rRegL lreg, immL32 off)
a61af66fc99e Initial load
duke
parents:
diff changeset
5045 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5046 constraint(ALLOC_IN_RC(ptr_reg));
a61af66fc99e Initial load
duke
parents:
diff changeset
5047 match(AddP (AddP reg lreg) off);
a61af66fc99e Initial load
duke
parents:
diff changeset
5048
a61af66fc99e Initial load
duke
parents:
diff changeset
5049 op_cost(10);
a61af66fc99e Initial load
duke
parents:
diff changeset
5050 format %{"[$reg + $off + $lreg]" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5051 interface(MEMORY_INTER) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5052 base($reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
5053 index($lreg);
a61af66fc99e Initial load
duke
parents:
diff changeset
5054 scale(0x0);
a61af66fc99e Initial load
duke
parents:
diff changeset
5055 disp($off);
a61af66fc99e Initial load
duke
parents:
diff changeset
5056 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5057 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5058
a61af66fc99e Initial load
duke
parents:
diff changeset
5059 // Indirect Memory Plus Index Register Plus Offset Operand
a61af66fc99e Initial load
duke
parents:
diff changeset
5060 operand indIndex(any_RegP reg, rRegL lreg)
a61af66fc99e Initial load
duke
parents:
diff changeset
5061 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5062 constraint(ALLOC_IN_RC(ptr_reg));
a61af66fc99e Initial load
duke
parents:
diff changeset
5063 match(AddP reg lreg);
a61af66fc99e Initial load
duke
parents:
diff changeset
5064
a61af66fc99e Initial load
duke
parents:
diff changeset
5065 op_cost(10);
a61af66fc99e Initial load
duke
parents:
diff changeset
5066 format %{"[$reg + $lreg]" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5067 interface(MEMORY_INTER) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5068 base($reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
5069 index($lreg);
a61af66fc99e Initial load
duke
parents:
diff changeset
5070 scale(0x0);
a61af66fc99e Initial load
duke
parents:
diff changeset
5071 disp(0x0);
a61af66fc99e Initial load
duke
parents:
diff changeset
5072 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5073 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5074
a61af66fc99e Initial load
duke
parents:
diff changeset
5075 // Indirect Memory Times Scale Plus Index Register
a61af66fc99e Initial load
duke
parents:
diff changeset
5076 operand indIndexScale(any_RegP reg, rRegL lreg, immI2 scale)
a61af66fc99e Initial load
duke
parents:
diff changeset
5077 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5078 constraint(ALLOC_IN_RC(ptr_reg));
a61af66fc99e Initial load
duke
parents:
diff changeset
5079 match(AddP reg (LShiftL lreg scale));
a61af66fc99e Initial load
duke
parents:
diff changeset
5080
a61af66fc99e Initial load
duke
parents:
diff changeset
5081 op_cost(10);
a61af66fc99e Initial load
duke
parents:
diff changeset
5082 format %{"[$reg + $lreg << $scale]" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5083 interface(MEMORY_INTER) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5084 base($reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
5085 index($lreg);
a61af66fc99e Initial load
duke
parents:
diff changeset
5086 scale($scale);
a61af66fc99e Initial load
duke
parents:
diff changeset
5087 disp(0x0);
a61af66fc99e Initial load
duke
parents:
diff changeset
5088 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5089 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5090
a61af66fc99e Initial load
duke
parents:
diff changeset
5091 // Indirect Memory Times Scale Plus Index Register Plus Offset Operand
a61af66fc99e Initial load
duke
parents:
diff changeset
5092 operand indIndexScaleOffset(any_RegP reg, immL32 off, rRegL lreg, immI2 scale)
a61af66fc99e Initial load
duke
parents:
diff changeset
5093 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5094 constraint(ALLOC_IN_RC(ptr_reg));
a61af66fc99e Initial load
duke
parents:
diff changeset
5095 match(AddP (AddP reg (LShiftL lreg scale)) off);
a61af66fc99e Initial load
duke
parents:
diff changeset
5096
a61af66fc99e Initial load
duke
parents:
diff changeset
5097 op_cost(10);
a61af66fc99e Initial load
duke
parents:
diff changeset
5098 format %{"[$reg + $off + $lreg << $scale]" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5099 interface(MEMORY_INTER) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5100 base($reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
5101 index($lreg);
a61af66fc99e Initial load
duke
parents:
diff changeset
5102 scale($scale);
a61af66fc99e Initial load
duke
parents:
diff changeset
5103 disp($off);
a61af66fc99e Initial load
duke
parents:
diff changeset
5104 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5105 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5106
a61af66fc99e Initial load
duke
parents:
diff changeset
5107 // Indirect Memory Times Scale Plus Positive Index Register Plus Offset Operand
a61af66fc99e Initial load
duke
parents:
diff changeset
5108 operand indPosIndexScaleOffset(any_RegP reg, immL32 off, rRegI idx, immI2 scale)
a61af66fc99e Initial load
duke
parents:
diff changeset
5109 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5110 constraint(ALLOC_IN_RC(ptr_reg));
a61af66fc99e Initial load
duke
parents:
diff changeset
5111 predicate(n->in(2)->in(3)->in(1)->as_Type()->type()->is_long()->_lo >= 0);
a61af66fc99e Initial load
duke
parents:
diff changeset
5112 match(AddP (AddP reg (LShiftL (ConvI2L idx) scale)) off);
a61af66fc99e Initial load
duke
parents:
diff changeset
5113
a61af66fc99e Initial load
duke
parents:
diff changeset
5114 op_cost(10);
a61af66fc99e Initial load
duke
parents:
diff changeset
5115 format %{"[$reg + $off + $idx << $scale]" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5116 interface(MEMORY_INTER) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5117 base($reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
5118 index($idx);
a61af66fc99e Initial load
duke
parents:
diff changeset
5119 scale($scale);
a61af66fc99e Initial load
duke
parents:
diff changeset
5120 disp($off);
a61af66fc99e Initial load
duke
parents:
diff changeset
5121 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5122 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5123
642
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5124 // Indirect Narrow Oop Plus Offset Operand
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5125 // Note: x86 architecture doesn't support "scale * index + offset" without a base
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5126 // we can't free r12 even with Universe::narrow_oop_base() == NULL.
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5127 operand indCompressedOopOffset(rRegN reg, immL32 off) %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5128 predicate(UseCompressedOops && (Universe::narrow_oop_shift() != 0));
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5129 constraint(ALLOC_IN_RC(ptr_reg));
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5130 match(AddP (DecodeN reg) off);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5131
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5132 op_cost(10);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5133 format %{"[R12 + $reg << 3 + $off] (compressed oop addressing)" %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5134 interface(MEMORY_INTER) %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5135 base(0xc); // R12
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5136 index($reg);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5137 scale(0x3);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5138 disp($off);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5139 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5140 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5141
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5142 // Indirect Memory Operand
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5143 operand indirectNarrow(rRegN reg)
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5144 %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5145 predicate(Universe::narrow_oop_shift() == 0);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5146 constraint(ALLOC_IN_RC(ptr_reg));
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5147 match(DecodeN reg);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5148
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5149 format %{ "[$reg]" %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5150 interface(MEMORY_INTER) %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5151 base($reg);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5152 index(0x4);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5153 scale(0x0);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5154 disp(0x0);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5155 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5156 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5157
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5158 // Indirect Memory Plus Short Offset Operand
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5159 operand indOffset8Narrow(rRegN reg, immL8 off)
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5160 %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5161 predicate(Universe::narrow_oop_shift() == 0);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5162 constraint(ALLOC_IN_RC(ptr_reg));
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5163 match(AddP (DecodeN reg) off);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5164
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5165 format %{ "[$reg + $off (8-bit)]" %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5166 interface(MEMORY_INTER) %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5167 base($reg);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5168 index(0x4);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5169 scale(0x0);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5170 disp($off);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5171 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5172 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5173
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5174 // Indirect Memory Plus Long Offset Operand
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5175 operand indOffset32Narrow(rRegN reg, immL32 off)
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5176 %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5177 predicate(Universe::narrow_oop_shift() == 0);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5178 constraint(ALLOC_IN_RC(ptr_reg));
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5179 match(AddP (DecodeN reg) off);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5180
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5181 format %{ "[$reg + $off (32-bit)]" %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5182 interface(MEMORY_INTER) %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5183 base($reg);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5184 index(0x4);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5185 scale(0x0);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5186 disp($off);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5187 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5188 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5189
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5190 // Indirect Memory Plus Index Register Plus Offset Operand
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5191 operand indIndexOffsetNarrow(rRegN reg, rRegL lreg, immL32 off)
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5192 %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5193 predicate(Universe::narrow_oop_shift() == 0);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5194 constraint(ALLOC_IN_RC(ptr_reg));
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5195 match(AddP (AddP (DecodeN reg) lreg) off);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5196
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5197 op_cost(10);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5198 format %{"[$reg + $off + $lreg]" %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5199 interface(MEMORY_INTER) %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5200 base($reg);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5201 index($lreg);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5202 scale(0x0);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5203 disp($off);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5204 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5205 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5206
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5207 // Indirect Memory Plus Index Register Plus Offset Operand
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5208 operand indIndexNarrow(rRegN reg, rRegL lreg)
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5209 %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5210 predicate(Universe::narrow_oop_shift() == 0);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5211 constraint(ALLOC_IN_RC(ptr_reg));
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5212 match(AddP (DecodeN reg) lreg);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5213
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5214 op_cost(10);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5215 format %{"[$reg + $lreg]" %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5216 interface(MEMORY_INTER) %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5217 base($reg);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5218 index($lreg);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5219 scale(0x0);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5220 disp(0x0);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5221 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5222 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5223
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5224 // Indirect Memory Times Scale Plus Index Register
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5225 operand indIndexScaleNarrow(rRegN reg, rRegL lreg, immI2 scale)
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5226 %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5227 predicate(Universe::narrow_oop_shift() == 0);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5228 constraint(ALLOC_IN_RC(ptr_reg));
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5229 match(AddP (DecodeN reg) (LShiftL lreg scale));
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5230
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5231 op_cost(10);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5232 format %{"[$reg + $lreg << $scale]" %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5233 interface(MEMORY_INTER) %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5234 base($reg);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5235 index($lreg);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5236 scale($scale);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5237 disp(0x0);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5238 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5239 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5240
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5241 // Indirect Memory Times Scale Plus Index Register Plus Offset Operand
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5242 operand indIndexScaleOffsetNarrow(rRegN reg, immL32 off, rRegL lreg, immI2 scale)
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5243 %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5244 predicate(Universe::narrow_oop_shift() == 0);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5245 constraint(ALLOC_IN_RC(ptr_reg));
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5246 match(AddP (AddP (DecodeN reg) (LShiftL lreg scale)) off);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5247
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5248 op_cost(10);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5249 format %{"[$reg + $off + $lreg << $scale]" %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5250 interface(MEMORY_INTER) %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5251 base($reg);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5252 index($lreg);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5253 scale($scale);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5254 disp($off);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5255 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5256 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5257
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5258 // Indirect Memory Times Scale Plus Positive Index Register Plus Offset Operand
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5259 operand indPosIndexScaleOffsetNarrow(rRegN reg, immL32 off, rRegI idx, immI2 scale)
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5260 %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5261 constraint(ALLOC_IN_RC(ptr_reg));
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5262 predicate(Universe::narrow_oop_shift() == 0 && n->in(2)->in(3)->in(1)->as_Type()->type()->is_long()->_lo >= 0);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5263 match(AddP (AddP (DecodeN reg) (LShiftL (ConvI2L idx) scale)) off);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5264
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5265 op_cost(10);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5266 format %{"[$reg + $off + $idx << $scale]" %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5267 interface(MEMORY_INTER) %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5268 base($reg);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5269 index($idx);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5270 scale($scale);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5271 disp($off);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5272 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5273 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5274
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5275
0
a61af66fc99e Initial load
duke
parents:
diff changeset
5276 //----------Special Memory Operands--------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
5277 // Stack Slot Operand - This operand is used for loading and storing temporary
a61af66fc99e Initial load
duke
parents:
diff changeset
5278 // values on the stack where a match requires a value to
a61af66fc99e Initial load
duke
parents:
diff changeset
5279 // flow through memory.
a61af66fc99e Initial load
duke
parents:
diff changeset
5280 operand stackSlotP(sRegP reg)
a61af66fc99e Initial load
duke
parents:
diff changeset
5281 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5282 constraint(ALLOC_IN_RC(stack_slots));
a61af66fc99e Initial load
duke
parents:
diff changeset
5283 // No match rule because this operand is only generated in matching
a61af66fc99e Initial load
duke
parents:
diff changeset
5284
a61af66fc99e Initial load
duke
parents:
diff changeset
5285 format %{ "[$reg]" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5286 interface(MEMORY_INTER) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5287 base(0x4); // RSP
a61af66fc99e Initial load
duke
parents:
diff changeset
5288 index(0x4); // No Index
a61af66fc99e Initial load
duke
parents:
diff changeset
5289 scale(0x0); // No Scale
a61af66fc99e Initial load
duke
parents:
diff changeset
5290 disp($reg); // Stack Offset
a61af66fc99e Initial load
duke
parents:
diff changeset
5291 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5292 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5293
a61af66fc99e Initial load
duke
parents:
diff changeset
5294 operand stackSlotI(sRegI reg)
a61af66fc99e Initial load
duke
parents:
diff changeset
5295 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5296 constraint(ALLOC_IN_RC(stack_slots));
a61af66fc99e Initial load
duke
parents:
diff changeset
5297 // No match rule because this operand is only generated in matching
a61af66fc99e Initial load
duke
parents:
diff changeset
5298
a61af66fc99e Initial load
duke
parents:
diff changeset
5299 format %{ "[$reg]" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5300 interface(MEMORY_INTER) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5301 base(0x4); // RSP
a61af66fc99e Initial load
duke
parents:
diff changeset
5302 index(0x4); // No Index
a61af66fc99e Initial load
duke
parents:
diff changeset
5303 scale(0x0); // No Scale
a61af66fc99e Initial load
duke
parents:
diff changeset
5304 disp($reg); // Stack Offset
a61af66fc99e Initial load
duke
parents:
diff changeset
5305 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5306 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5307
a61af66fc99e Initial load
duke
parents:
diff changeset
5308 operand stackSlotF(sRegF reg)
a61af66fc99e Initial load
duke
parents:
diff changeset
5309 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5310 constraint(ALLOC_IN_RC(stack_slots));
a61af66fc99e Initial load
duke
parents:
diff changeset
5311 // No match rule because this operand is only generated in matching
a61af66fc99e Initial load
duke
parents:
diff changeset
5312
a61af66fc99e Initial load
duke
parents:
diff changeset
5313 format %{ "[$reg]" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5314 interface(MEMORY_INTER) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5315 base(0x4); // RSP
a61af66fc99e Initial load
duke
parents:
diff changeset
5316 index(0x4); // No Index
a61af66fc99e Initial load
duke
parents:
diff changeset
5317 scale(0x0); // No Scale
a61af66fc99e Initial load
duke
parents:
diff changeset
5318 disp($reg); // Stack Offset
a61af66fc99e Initial load
duke
parents:
diff changeset
5319 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5320 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5321
a61af66fc99e Initial load
duke
parents:
diff changeset
5322 operand stackSlotD(sRegD reg)
a61af66fc99e Initial load
duke
parents:
diff changeset
5323 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5324 constraint(ALLOC_IN_RC(stack_slots));
a61af66fc99e Initial load
duke
parents:
diff changeset
5325 // No match rule because this operand is only generated in matching
a61af66fc99e Initial load
duke
parents:
diff changeset
5326
a61af66fc99e Initial load
duke
parents:
diff changeset
5327 format %{ "[$reg]" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5328 interface(MEMORY_INTER) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5329 base(0x4); // RSP
a61af66fc99e Initial load
duke
parents:
diff changeset
5330 index(0x4); // No Index
a61af66fc99e Initial load
duke
parents:
diff changeset
5331 scale(0x0); // No Scale
a61af66fc99e Initial load
duke
parents:
diff changeset
5332 disp($reg); // Stack Offset
a61af66fc99e Initial load
duke
parents:
diff changeset
5333 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5334 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5335 operand stackSlotL(sRegL reg)
a61af66fc99e Initial load
duke
parents:
diff changeset
5336 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5337 constraint(ALLOC_IN_RC(stack_slots));
a61af66fc99e Initial load
duke
parents:
diff changeset
5338 // No match rule because this operand is only generated in matching
a61af66fc99e Initial load
duke
parents:
diff changeset
5339
a61af66fc99e Initial load
duke
parents:
diff changeset
5340 format %{ "[$reg]" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5341 interface(MEMORY_INTER) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5342 base(0x4); // RSP
a61af66fc99e Initial load
duke
parents:
diff changeset
5343 index(0x4); // No Index
a61af66fc99e Initial load
duke
parents:
diff changeset
5344 scale(0x0); // No Scale
a61af66fc99e Initial load
duke
parents:
diff changeset
5345 disp($reg); // Stack Offset
a61af66fc99e Initial load
duke
parents:
diff changeset
5346 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5347 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5348
a61af66fc99e Initial load
duke
parents:
diff changeset
5349 //----------Conditional Branch Operands----------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
5350 // Comparison Op - This is the operation of the comparison, and is limited to
a61af66fc99e Initial load
duke
parents:
diff changeset
5351 // the following set of codes:
a61af66fc99e Initial load
duke
parents:
diff changeset
5352 // L (<), LE (<=), G (>), GE (>=), E (==), NE (!=)
a61af66fc99e Initial load
duke
parents:
diff changeset
5353 //
a61af66fc99e Initial load
duke
parents:
diff changeset
5354 // Other attributes of the comparison, such as unsignedness, are specified
a61af66fc99e Initial load
duke
parents:
diff changeset
5355 // by the comparison instruction that sets a condition code flags register.
a61af66fc99e Initial load
duke
parents:
diff changeset
5356 // That result is represented by a flags operand whose subtype is appropriate
a61af66fc99e Initial load
duke
parents:
diff changeset
5357 // to the unsignedness (etc.) of the comparison.
a61af66fc99e Initial load
duke
parents:
diff changeset
5358 //
a61af66fc99e Initial load
duke
parents:
diff changeset
5359 // Later, the instruction which matches both the Comparison Op (a Bool) and
a61af66fc99e Initial load
duke
parents:
diff changeset
5360 // the flags (produced by the Cmp) specifies the coding of the comparison op
a61af66fc99e Initial load
duke
parents:
diff changeset
5361 // by matching a specific subtype of Bool operand below, such as cmpOpU.
a61af66fc99e Initial load
duke
parents:
diff changeset
5362
a61af66fc99e Initial load
duke
parents:
diff changeset
5363 // Comparision Code
a61af66fc99e Initial load
duke
parents:
diff changeset
5364 operand cmpOp()
a61af66fc99e Initial load
duke
parents:
diff changeset
5365 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5366 match(Bool);
a61af66fc99e Initial load
duke
parents:
diff changeset
5367
a61af66fc99e Initial load
duke
parents:
diff changeset
5368 format %{ "" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5369 interface(COND_INTER) %{
415
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
5370 equal(0x4, "e");
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
5371 not_equal(0x5, "ne");
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
5372 less(0xC, "l");
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
5373 greater_equal(0xD, "ge");
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
5374 less_equal(0xE, "le");
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
5375 greater(0xF, "g");
0
a61af66fc99e Initial load
duke
parents:
diff changeset
5376 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5377 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5378
a61af66fc99e Initial load
duke
parents:
diff changeset
5379 // Comparison Code, unsigned compare. Used by FP also, with
a61af66fc99e Initial load
duke
parents:
diff changeset
5380 // C2 (unordered) turned into GT or LT already. The other bits
a61af66fc99e Initial load
duke
parents:
diff changeset
5381 // C0 and C3 are turned into Carry & Zero flags.
a61af66fc99e Initial load
duke
parents:
diff changeset
5382 operand cmpOpU()
a61af66fc99e Initial load
duke
parents:
diff changeset
5383 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5384 match(Bool);
a61af66fc99e Initial load
duke
parents:
diff changeset
5385
a61af66fc99e Initial load
duke
parents:
diff changeset
5386 format %{ "" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5387 interface(COND_INTER) %{
415
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
5388 equal(0x4, "e");
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
5389 not_equal(0x5, "ne");
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
5390 less(0x2, "b");
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
5391 greater_equal(0x3, "nb");
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
5392 less_equal(0x6, "be");
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
5393 greater(0x7, "nbe");
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
5394 %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
5395 %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
5396
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
5397
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
5398 // Floating comparisons that don't require any fixup for the unordered case
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
5399 operand cmpOpUCF() %{
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
5400 match(Bool);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
5401 predicate(n->as_Bool()->_test._test == BoolTest::lt ||
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
5402 n->as_Bool()->_test._test == BoolTest::ge ||
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
5403 n->as_Bool()->_test._test == BoolTest::le ||
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
5404 n->as_Bool()->_test._test == BoolTest::gt);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
5405 format %{ "" %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
5406 interface(COND_INTER) %{
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
5407 equal(0x4, "e");
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
5408 not_equal(0x5, "ne");
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
5409 less(0x2, "b");
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
5410 greater_equal(0x3, "nb");
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
5411 less_equal(0x6, "be");
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
5412 greater(0x7, "nbe");
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
5413 %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
5414 %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
5415
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
5416
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
5417 // Floating comparisons that can be fixed up with extra conditional jumps
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
5418 operand cmpOpUCF2() %{
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
5419 match(Bool);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
5420 predicate(n->as_Bool()->_test._test == BoolTest::ne ||
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
5421 n->as_Bool()->_test._test == BoolTest::eq);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
5422 format %{ "" %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
5423 interface(COND_INTER) %{
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
5424 equal(0x4, "e");
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
5425 not_equal(0x5, "ne");
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
5426 less(0x2, "b");
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
5427 greater_equal(0x3, "nb");
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
5428 less_equal(0x6, "be");
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
5429 greater(0x7, "nbe");
0
a61af66fc99e Initial load
duke
parents:
diff changeset
5430 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5431 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5432
a61af66fc99e Initial load
duke
parents:
diff changeset
5433
a61af66fc99e Initial load
duke
parents:
diff changeset
5434 //----------OPERAND CLASSES----------------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
5435 // Operand Classes are groups of operands that are used as to simplify
605
98cb887364d3 6810672: Comment typos
twisti
parents: 569
diff changeset
5436 // instruction definitions by not requiring the AD writer to specify separate
0
a61af66fc99e Initial load
duke
parents:
diff changeset
5437 // instructions for every form of operand when the instruction accepts
a61af66fc99e Initial load
duke
parents:
diff changeset
5438 // multiple operand types with the same basic encoding and format. The classic
a61af66fc99e Initial load
duke
parents:
diff changeset
5439 // case of this is memory operands.
a61af66fc99e Initial load
duke
parents:
diff changeset
5440
a61af66fc99e Initial load
duke
parents:
diff changeset
5441 opclass memory(indirect, indOffset8, indOffset32, indIndexOffset, indIndex,
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
5442 indIndexScale, indIndexScaleOffset, indPosIndexScaleOffset,
642
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5443 indCompressedOopOffset,
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5444 indirectNarrow, indOffset8Narrow, indOffset32Narrow,
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5445 indIndexOffsetNarrow, indIndexNarrow, indIndexScaleNarrow,
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
5446 indIndexScaleOffsetNarrow, indPosIndexScaleOffsetNarrow);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
5447
a61af66fc99e Initial load
duke
parents:
diff changeset
5448 //----------PIPELINE-----------------------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
5449 // Rules which define the behavior of the target architectures pipeline.
a61af66fc99e Initial load
duke
parents:
diff changeset
5450 pipeline %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5451
a61af66fc99e Initial load
duke
parents:
diff changeset
5452 //----------ATTRIBUTES---------------------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
5453 attributes %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5454 variable_size_instructions; // Fixed size instructions
a61af66fc99e Initial load
duke
parents:
diff changeset
5455 max_instructions_per_bundle = 3; // Up to 3 instructions per bundle
a61af66fc99e Initial load
duke
parents:
diff changeset
5456 instruction_unit_size = 1; // An instruction is 1 bytes long
a61af66fc99e Initial load
duke
parents:
diff changeset
5457 instruction_fetch_unit_size = 16; // The processor fetches one line
a61af66fc99e Initial load
duke
parents:
diff changeset
5458 instruction_fetch_units = 1; // of 16 bytes
a61af66fc99e Initial load
duke
parents:
diff changeset
5459
a61af66fc99e Initial load
duke
parents:
diff changeset
5460 // List of nop instructions
a61af66fc99e Initial load
duke
parents:
diff changeset
5461 nops( MachNop );
a61af66fc99e Initial load
duke
parents:
diff changeset
5462 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5463
a61af66fc99e Initial load
duke
parents:
diff changeset
5464 //----------RESOURCES----------------------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
5465 // Resources are the functional units available to the machine
a61af66fc99e Initial load
duke
parents:
diff changeset
5466
a61af66fc99e Initial load
duke
parents:
diff changeset
5467 // Generic P2/P3 pipeline
a61af66fc99e Initial load
duke
parents:
diff changeset
5468 // 3 decoders, only D0 handles big operands; a "bundle" is the limit of
a61af66fc99e Initial load
duke
parents:
diff changeset
5469 // 3 instructions decoded per cycle.
a61af66fc99e Initial load
duke
parents:
diff changeset
5470 // 2 load/store ops per cycle, 1 branch, 1 FPU,
a61af66fc99e Initial load
duke
parents:
diff changeset
5471 // 3 ALU op, only ALU0 handles mul instructions.
a61af66fc99e Initial load
duke
parents:
diff changeset
5472 resources( D0, D1, D2, DECODE = D0 | D1 | D2,
a61af66fc99e Initial load
duke
parents:
diff changeset
5473 MS0, MS1, MS2, MEM = MS0 | MS1 | MS2,
a61af66fc99e Initial load
duke
parents:
diff changeset
5474 BR, FPU,
a61af66fc99e Initial load
duke
parents:
diff changeset
5475 ALU0, ALU1, ALU2, ALU = ALU0 | ALU1 | ALU2);
a61af66fc99e Initial load
duke
parents:
diff changeset
5476
a61af66fc99e Initial load
duke
parents:
diff changeset
5477 //----------PIPELINE DESCRIPTION-----------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
5478 // Pipeline Description specifies the stages in the machine's pipeline
a61af66fc99e Initial load
duke
parents:
diff changeset
5479
a61af66fc99e Initial load
duke
parents:
diff changeset
5480 // Generic P2/P3 pipeline
a61af66fc99e Initial load
duke
parents:
diff changeset
5481 pipe_desc(S0, S1, S2, S3, S4, S5);
a61af66fc99e Initial load
duke
parents:
diff changeset
5482
a61af66fc99e Initial load
duke
parents:
diff changeset
5483 //----------PIPELINE CLASSES---------------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
5484 // Pipeline Classes describe the stages in which input and output are
a61af66fc99e Initial load
duke
parents:
diff changeset
5485 // referenced by the hardware pipeline.
a61af66fc99e Initial load
duke
parents:
diff changeset
5486
a61af66fc99e Initial load
duke
parents:
diff changeset
5487 // Naming convention: ialu or fpu
a61af66fc99e Initial load
duke
parents:
diff changeset
5488 // Then: _reg
a61af66fc99e Initial load
duke
parents:
diff changeset
5489 // Then: _reg if there is a 2nd register
a61af66fc99e Initial load
duke
parents:
diff changeset
5490 // Then: _long if it's a pair of instructions implementing a long
a61af66fc99e Initial load
duke
parents:
diff changeset
5491 // Then: _fat if it requires the big decoder
a61af66fc99e Initial load
duke
parents:
diff changeset
5492 // Or: _mem if it requires the big decoder and a memory unit.
a61af66fc99e Initial load
duke
parents:
diff changeset
5493
a61af66fc99e Initial load
duke
parents:
diff changeset
5494 // Integer ALU reg operation
a61af66fc99e Initial load
duke
parents:
diff changeset
5495 pipe_class ialu_reg(rRegI dst)
a61af66fc99e Initial load
duke
parents:
diff changeset
5496 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5497 single_instruction;
a61af66fc99e Initial load
duke
parents:
diff changeset
5498 dst : S4(write);
a61af66fc99e Initial load
duke
parents:
diff changeset
5499 dst : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5500 DECODE : S0; // any decoder
a61af66fc99e Initial load
duke
parents:
diff changeset
5501 ALU : S3; // any alu
a61af66fc99e Initial load
duke
parents:
diff changeset
5502 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5503
a61af66fc99e Initial load
duke
parents:
diff changeset
5504 // Long ALU reg operation
a61af66fc99e Initial load
duke
parents:
diff changeset
5505 pipe_class ialu_reg_long(rRegL dst)
a61af66fc99e Initial load
duke
parents:
diff changeset
5506 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5507 instruction_count(2);
a61af66fc99e Initial load
duke
parents:
diff changeset
5508 dst : S4(write);
a61af66fc99e Initial load
duke
parents:
diff changeset
5509 dst : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5510 DECODE : S0(2); // any 2 decoders
a61af66fc99e Initial load
duke
parents:
diff changeset
5511 ALU : S3(2); // both alus
a61af66fc99e Initial load
duke
parents:
diff changeset
5512 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5513
a61af66fc99e Initial load
duke
parents:
diff changeset
5514 // Integer ALU reg operation using big decoder
a61af66fc99e Initial load
duke
parents:
diff changeset
5515 pipe_class ialu_reg_fat(rRegI dst)
a61af66fc99e Initial load
duke
parents:
diff changeset
5516 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5517 single_instruction;
a61af66fc99e Initial load
duke
parents:
diff changeset
5518 dst : S4(write);
a61af66fc99e Initial load
duke
parents:
diff changeset
5519 dst : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5520 D0 : S0; // big decoder only
a61af66fc99e Initial load
duke
parents:
diff changeset
5521 ALU : S3; // any alu
a61af66fc99e Initial load
duke
parents:
diff changeset
5522 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5523
a61af66fc99e Initial load
duke
parents:
diff changeset
5524 // Long ALU reg operation using big decoder
a61af66fc99e Initial load
duke
parents:
diff changeset
5525 pipe_class ialu_reg_long_fat(rRegL dst)
a61af66fc99e Initial load
duke
parents:
diff changeset
5526 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5527 instruction_count(2);
a61af66fc99e Initial load
duke
parents:
diff changeset
5528 dst : S4(write);
a61af66fc99e Initial load
duke
parents:
diff changeset
5529 dst : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5530 D0 : S0(2); // big decoder only; twice
a61af66fc99e Initial load
duke
parents:
diff changeset
5531 ALU : S3(2); // any 2 alus
a61af66fc99e Initial load
duke
parents:
diff changeset
5532 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5533
a61af66fc99e Initial load
duke
parents:
diff changeset
5534 // Integer ALU reg-reg operation
a61af66fc99e Initial load
duke
parents:
diff changeset
5535 pipe_class ialu_reg_reg(rRegI dst, rRegI src)
a61af66fc99e Initial load
duke
parents:
diff changeset
5536 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5537 single_instruction;
a61af66fc99e Initial load
duke
parents:
diff changeset
5538 dst : S4(write);
a61af66fc99e Initial load
duke
parents:
diff changeset
5539 src : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5540 DECODE : S0; // any decoder
a61af66fc99e Initial load
duke
parents:
diff changeset
5541 ALU : S3; // any alu
a61af66fc99e Initial load
duke
parents:
diff changeset
5542 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5543
a61af66fc99e Initial load
duke
parents:
diff changeset
5544 // Long ALU reg-reg operation
a61af66fc99e Initial load
duke
parents:
diff changeset
5545 pipe_class ialu_reg_reg_long(rRegL dst, rRegL src)
a61af66fc99e Initial load
duke
parents:
diff changeset
5546 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5547 instruction_count(2);
a61af66fc99e Initial load
duke
parents:
diff changeset
5548 dst : S4(write);
a61af66fc99e Initial load
duke
parents:
diff changeset
5549 src : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5550 DECODE : S0(2); // any 2 decoders
a61af66fc99e Initial load
duke
parents:
diff changeset
5551 ALU : S3(2); // both alus
a61af66fc99e Initial load
duke
parents:
diff changeset
5552 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5553
a61af66fc99e Initial load
duke
parents:
diff changeset
5554 // Integer ALU reg-reg operation
a61af66fc99e Initial load
duke
parents:
diff changeset
5555 pipe_class ialu_reg_reg_fat(rRegI dst, memory src)
a61af66fc99e Initial load
duke
parents:
diff changeset
5556 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5557 single_instruction;
a61af66fc99e Initial load
duke
parents:
diff changeset
5558 dst : S4(write);
a61af66fc99e Initial load
duke
parents:
diff changeset
5559 src : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5560 D0 : S0; // big decoder only
a61af66fc99e Initial load
duke
parents:
diff changeset
5561 ALU : S3; // any alu
a61af66fc99e Initial load
duke
parents:
diff changeset
5562 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5563
a61af66fc99e Initial load
duke
parents:
diff changeset
5564 // Long ALU reg-reg operation
a61af66fc99e Initial load
duke
parents:
diff changeset
5565 pipe_class ialu_reg_reg_long_fat(rRegL dst, rRegL src)
a61af66fc99e Initial load
duke
parents:
diff changeset
5566 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5567 instruction_count(2);
a61af66fc99e Initial load
duke
parents:
diff changeset
5568 dst : S4(write);
a61af66fc99e Initial load
duke
parents:
diff changeset
5569 src : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5570 D0 : S0(2); // big decoder only; twice
a61af66fc99e Initial load
duke
parents:
diff changeset
5571 ALU : S3(2); // both alus
a61af66fc99e Initial load
duke
parents:
diff changeset
5572 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5573
a61af66fc99e Initial load
duke
parents:
diff changeset
5574 // Integer ALU reg-mem operation
a61af66fc99e Initial load
duke
parents:
diff changeset
5575 pipe_class ialu_reg_mem(rRegI dst, memory mem)
a61af66fc99e Initial load
duke
parents:
diff changeset
5576 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5577 single_instruction;
a61af66fc99e Initial load
duke
parents:
diff changeset
5578 dst : S5(write);
a61af66fc99e Initial load
duke
parents:
diff changeset
5579 mem : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5580 D0 : S0; // big decoder only
a61af66fc99e Initial load
duke
parents:
diff changeset
5581 ALU : S4; // any alu
a61af66fc99e Initial load
duke
parents:
diff changeset
5582 MEM : S3; // any mem
a61af66fc99e Initial load
duke
parents:
diff changeset
5583 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5584
a61af66fc99e Initial load
duke
parents:
diff changeset
5585 // Integer mem operation (prefetch)
a61af66fc99e Initial load
duke
parents:
diff changeset
5586 pipe_class ialu_mem(memory mem)
a61af66fc99e Initial load
duke
parents:
diff changeset
5587 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5588 single_instruction;
a61af66fc99e Initial load
duke
parents:
diff changeset
5589 mem : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5590 D0 : S0; // big decoder only
a61af66fc99e Initial load
duke
parents:
diff changeset
5591 MEM : S3; // any mem
a61af66fc99e Initial load
duke
parents:
diff changeset
5592 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5593
a61af66fc99e Initial load
duke
parents:
diff changeset
5594 // Integer Store to Memory
a61af66fc99e Initial load
duke
parents:
diff changeset
5595 pipe_class ialu_mem_reg(memory mem, rRegI src)
a61af66fc99e Initial load
duke
parents:
diff changeset
5596 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5597 single_instruction;
a61af66fc99e Initial load
duke
parents:
diff changeset
5598 mem : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5599 src : S5(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5600 D0 : S0; // big decoder only
a61af66fc99e Initial load
duke
parents:
diff changeset
5601 ALU : S4; // any alu
a61af66fc99e Initial load
duke
parents:
diff changeset
5602 MEM : S3;
a61af66fc99e Initial load
duke
parents:
diff changeset
5603 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5604
a61af66fc99e Initial load
duke
parents:
diff changeset
5605 // // Long Store to Memory
a61af66fc99e Initial load
duke
parents:
diff changeset
5606 // pipe_class ialu_mem_long_reg(memory mem, rRegL src)
a61af66fc99e Initial load
duke
parents:
diff changeset
5607 // %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5608 // instruction_count(2);
a61af66fc99e Initial load
duke
parents:
diff changeset
5609 // mem : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5610 // src : S5(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5611 // D0 : S0(2); // big decoder only; twice
a61af66fc99e Initial load
duke
parents:
diff changeset
5612 // ALU : S4(2); // any 2 alus
a61af66fc99e Initial load
duke
parents:
diff changeset
5613 // MEM : S3(2); // Both mems
a61af66fc99e Initial load
duke
parents:
diff changeset
5614 // %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5615
a61af66fc99e Initial load
duke
parents:
diff changeset
5616 // Integer Store to Memory
a61af66fc99e Initial load
duke
parents:
diff changeset
5617 pipe_class ialu_mem_imm(memory mem)
a61af66fc99e Initial load
duke
parents:
diff changeset
5618 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5619 single_instruction;
a61af66fc99e Initial load
duke
parents:
diff changeset
5620 mem : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5621 D0 : S0; // big decoder only
a61af66fc99e Initial load
duke
parents:
diff changeset
5622 ALU : S4; // any alu
a61af66fc99e Initial load
duke
parents:
diff changeset
5623 MEM : S3;
a61af66fc99e Initial load
duke
parents:
diff changeset
5624 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5625
a61af66fc99e Initial load
duke
parents:
diff changeset
5626 // Integer ALU0 reg-reg operation
a61af66fc99e Initial load
duke
parents:
diff changeset
5627 pipe_class ialu_reg_reg_alu0(rRegI dst, rRegI src)
a61af66fc99e Initial load
duke
parents:
diff changeset
5628 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5629 single_instruction;
a61af66fc99e Initial load
duke
parents:
diff changeset
5630 dst : S4(write);
a61af66fc99e Initial load
duke
parents:
diff changeset
5631 src : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5632 D0 : S0; // Big decoder only
a61af66fc99e Initial load
duke
parents:
diff changeset
5633 ALU0 : S3; // only alu0
a61af66fc99e Initial load
duke
parents:
diff changeset
5634 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5635
a61af66fc99e Initial load
duke
parents:
diff changeset
5636 // Integer ALU0 reg-mem operation
a61af66fc99e Initial load
duke
parents:
diff changeset
5637 pipe_class ialu_reg_mem_alu0(rRegI dst, memory mem)
a61af66fc99e Initial load
duke
parents:
diff changeset
5638 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5639 single_instruction;
a61af66fc99e Initial load
duke
parents:
diff changeset
5640 dst : S5(write);
a61af66fc99e Initial load
duke
parents:
diff changeset
5641 mem : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5642 D0 : S0; // big decoder only
a61af66fc99e Initial load
duke
parents:
diff changeset
5643 ALU0 : S4; // ALU0 only
a61af66fc99e Initial load
duke
parents:
diff changeset
5644 MEM : S3; // any mem
a61af66fc99e Initial load
duke
parents:
diff changeset
5645 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5646
a61af66fc99e Initial load
duke
parents:
diff changeset
5647 // Integer ALU reg-reg operation
a61af66fc99e Initial load
duke
parents:
diff changeset
5648 pipe_class ialu_cr_reg_reg(rFlagsReg cr, rRegI src1, rRegI src2)
a61af66fc99e Initial load
duke
parents:
diff changeset
5649 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5650 single_instruction;
a61af66fc99e Initial load
duke
parents:
diff changeset
5651 cr : S4(write);
a61af66fc99e Initial load
duke
parents:
diff changeset
5652 src1 : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5653 src2 : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5654 DECODE : S0; // any decoder
a61af66fc99e Initial load
duke
parents:
diff changeset
5655 ALU : S3; // any alu
a61af66fc99e Initial load
duke
parents:
diff changeset
5656 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5657
a61af66fc99e Initial load
duke
parents:
diff changeset
5658 // Integer ALU reg-imm operation
a61af66fc99e Initial load
duke
parents:
diff changeset
5659 pipe_class ialu_cr_reg_imm(rFlagsReg cr, rRegI src1)
a61af66fc99e Initial load
duke
parents:
diff changeset
5660 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5661 single_instruction;
a61af66fc99e Initial load
duke
parents:
diff changeset
5662 cr : S4(write);
a61af66fc99e Initial load
duke
parents:
diff changeset
5663 src1 : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5664 DECODE : S0; // any decoder
a61af66fc99e Initial load
duke
parents:
diff changeset
5665 ALU : S3; // any alu
a61af66fc99e Initial load
duke
parents:
diff changeset
5666 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5667
a61af66fc99e Initial load
duke
parents:
diff changeset
5668 // Integer ALU reg-mem operation
a61af66fc99e Initial load
duke
parents:
diff changeset
5669 pipe_class ialu_cr_reg_mem(rFlagsReg cr, rRegI src1, memory src2)
a61af66fc99e Initial load
duke
parents:
diff changeset
5670 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5671 single_instruction;
a61af66fc99e Initial load
duke
parents:
diff changeset
5672 cr : S4(write);
a61af66fc99e Initial load
duke
parents:
diff changeset
5673 src1 : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5674 src2 : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5675 D0 : S0; // big decoder only
a61af66fc99e Initial load
duke
parents:
diff changeset
5676 ALU : S4; // any alu
a61af66fc99e Initial load
duke
parents:
diff changeset
5677 MEM : S3;
a61af66fc99e Initial load
duke
parents:
diff changeset
5678 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5679
a61af66fc99e Initial load
duke
parents:
diff changeset
5680 // Conditional move reg-reg
a61af66fc99e Initial load
duke
parents:
diff changeset
5681 pipe_class pipe_cmplt( rRegI p, rRegI q, rRegI y)
a61af66fc99e Initial load
duke
parents:
diff changeset
5682 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5683 instruction_count(4);
a61af66fc99e Initial load
duke
parents:
diff changeset
5684 y : S4(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5685 q : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5686 p : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5687 DECODE : S0(4); // any decoder
a61af66fc99e Initial load
duke
parents:
diff changeset
5688 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5689
a61af66fc99e Initial load
duke
parents:
diff changeset
5690 // Conditional move reg-reg
a61af66fc99e Initial load
duke
parents:
diff changeset
5691 pipe_class pipe_cmov_reg( rRegI dst, rRegI src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
5692 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5693 single_instruction;
a61af66fc99e Initial load
duke
parents:
diff changeset
5694 dst : S4(write);
a61af66fc99e Initial load
duke
parents:
diff changeset
5695 src : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5696 cr : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5697 DECODE : S0; // any decoder
a61af66fc99e Initial load
duke
parents:
diff changeset
5698 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5699
a61af66fc99e Initial load
duke
parents:
diff changeset
5700 // Conditional move reg-mem
a61af66fc99e Initial load
duke
parents:
diff changeset
5701 pipe_class pipe_cmov_mem( rFlagsReg cr, rRegI dst, memory src)
a61af66fc99e Initial load
duke
parents:
diff changeset
5702 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5703 single_instruction;
a61af66fc99e Initial load
duke
parents:
diff changeset
5704 dst : S4(write);
a61af66fc99e Initial load
duke
parents:
diff changeset
5705 src : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5706 cr : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5707 DECODE : S0; // any decoder
a61af66fc99e Initial load
duke
parents:
diff changeset
5708 MEM : S3;
a61af66fc99e Initial load
duke
parents:
diff changeset
5709 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5710
a61af66fc99e Initial load
duke
parents:
diff changeset
5711 // Conditional move reg-reg long
a61af66fc99e Initial load
duke
parents:
diff changeset
5712 pipe_class pipe_cmov_reg_long( rFlagsReg cr, rRegL dst, rRegL src)
a61af66fc99e Initial load
duke
parents:
diff changeset
5713 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5714 single_instruction;
a61af66fc99e Initial load
duke
parents:
diff changeset
5715 dst : S4(write);
a61af66fc99e Initial load
duke
parents:
diff changeset
5716 src : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5717 cr : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5718 DECODE : S0(2); // any 2 decoders
a61af66fc99e Initial load
duke
parents:
diff changeset
5719 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5720
a61af66fc99e Initial load
duke
parents:
diff changeset
5721 // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
5722 // // Conditional move double reg-reg
a61af66fc99e Initial load
duke
parents:
diff changeset
5723 // pipe_class pipe_cmovD_reg( rFlagsReg cr, regDPR1 dst, regD src)
a61af66fc99e Initial load
duke
parents:
diff changeset
5724 // %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5725 // single_instruction;
a61af66fc99e Initial load
duke
parents:
diff changeset
5726 // dst : S4(write);
a61af66fc99e Initial load
duke
parents:
diff changeset
5727 // src : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5728 // cr : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5729 // DECODE : S0; // any decoder
a61af66fc99e Initial load
duke
parents:
diff changeset
5730 // %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5731
a61af66fc99e Initial load
duke
parents:
diff changeset
5732 // Float reg-reg operation
a61af66fc99e Initial load
duke
parents:
diff changeset
5733 pipe_class fpu_reg(regD dst)
a61af66fc99e Initial load
duke
parents:
diff changeset
5734 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5735 instruction_count(2);
a61af66fc99e Initial load
duke
parents:
diff changeset
5736 dst : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5737 DECODE : S0(2); // any 2 decoders
a61af66fc99e Initial load
duke
parents:
diff changeset
5738 FPU : S3;
a61af66fc99e Initial load
duke
parents:
diff changeset
5739 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5740
a61af66fc99e Initial load
duke
parents:
diff changeset
5741 // Float reg-reg operation
a61af66fc99e Initial load
duke
parents:
diff changeset
5742 pipe_class fpu_reg_reg(regD dst, regD src)
a61af66fc99e Initial load
duke
parents:
diff changeset
5743 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5744 instruction_count(2);
a61af66fc99e Initial load
duke
parents:
diff changeset
5745 dst : S4(write);
a61af66fc99e Initial load
duke
parents:
diff changeset
5746 src : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5747 DECODE : S0(2); // any 2 decoders
a61af66fc99e Initial load
duke
parents:
diff changeset
5748 FPU : S3;
a61af66fc99e Initial load
duke
parents:
diff changeset
5749 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5750
a61af66fc99e Initial load
duke
parents:
diff changeset
5751 // Float reg-reg operation
a61af66fc99e Initial load
duke
parents:
diff changeset
5752 pipe_class fpu_reg_reg_reg(regD dst, regD src1, regD src2)
a61af66fc99e Initial load
duke
parents:
diff changeset
5753 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5754 instruction_count(3);
a61af66fc99e Initial load
duke
parents:
diff changeset
5755 dst : S4(write);
a61af66fc99e Initial load
duke
parents:
diff changeset
5756 src1 : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5757 src2 : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5758 DECODE : S0(3); // any 3 decoders
a61af66fc99e Initial load
duke
parents:
diff changeset
5759 FPU : S3(2);
a61af66fc99e Initial load
duke
parents:
diff changeset
5760 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5761
a61af66fc99e Initial load
duke
parents:
diff changeset
5762 // Float reg-reg operation
a61af66fc99e Initial load
duke
parents:
diff changeset
5763 pipe_class fpu_reg_reg_reg_reg(regD dst, regD src1, regD src2, regD src3)
a61af66fc99e Initial load
duke
parents:
diff changeset
5764 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5765 instruction_count(4);
a61af66fc99e Initial load
duke
parents:
diff changeset
5766 dst : S4(write);
a61af66fc99e Initial load
duke
parents:
diff changeset
5767 src1 : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5768 src2 : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5769 src3 : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5770 DECODE : S0(4); // any 3 decoders
a61af66fc99e Initial load
duke
parents:
diff changeset
5771 FPU : S3(2);
a61af66fc99e Initial load
duke
parents:
diff changeset
5772 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5773
a61af66fc99e Initial load
duke
parents:
diff changeset
5774 // Float reg-reg operation
a61af66fc99e Initial load
duke
parents:
diff changeset
5775 pipe_class fpu_reg_mem_reg_reg(regD dst, memory src1, regD src2, regD src3)
a61af66fc99e Initial load
duke
parents:
diff changeset
5776 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5777 instruction_count(4);
a61af66fc99e Initial load
duke
parents:
diff changeset
5778 dst : S4(write);
a61af66fc99e Initial load
duke
parents:
diff changeset
5779 src1 : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5780 src2 : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5781 src3 : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5782 DECODE : S1(3); // any 3 decoders
a61af66fc99e Initial load
duke
parents:
diff changeset
5783 D0 : S0; // Big decoder only
a61af66fc99e Initial load
duke
parents:
diff changeset
5784 FPU : S3(2);
a61af66fc99e Initial load
duke
parents:
diff changeset
5785 MEM : S3;
a61af66fc99e Initial load
duke
parents:
diff changeset
5786 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5787
a61af66fc99e Initial load
duke
parents:
diff changeset
5788 // Float reg-mem operation
a61af66fc99e Initial load
duke
parents:
diff changeset
5789 pipe_class fpu_reg_mem(regD dst, memory mem)
a61af66fc99e Initial load
duke
parents:
diff changeset
5790 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5791 instruction_count(2);
a61af66fc99e Initial load
duke
parents:
diff changeset
5792 dst : S5(write);
a61af66fc99e Initial load
duke
parents:
diff changeset
5793 mem : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5794 D0 : S0; // big decoder only
a61af66fc99e Initial load
duke
parents:
diff changeset
5795 DECODE : S1; // any decoder for FPU POP
a61af66fc99e Initial load
duke
parents:
diff changeset
5796 FPU : S4;
a61af66fc99e Initial load
duke
parents:
diff changeset
5797 MEM : S3; // any mem
a61af66fc99e Initial load
duke
parents:
diff changeset
5798 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5799
a61af66fc99e Initial load
duke
parents:
diff changeset
5800 // Float reg-mem operation
a61af66fc99e Initial load
duke
parents:
diff changeset
5801 pipe_class fpu_reg_reg_mem(regD dst, regD src1, memory mem)
a61af66fc99e Initial load
duke
parents:
diff changeset
5802 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5803 instruction_count(3);
a61af66fc99e Initial load
duke
parents:
diff changeset
5804 dst : S5(write);
a61af66fc99e Initial load
duke
parents:
diff changeset
5805 src1 : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5806 mem : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5807 D0 : S0; // big decoder only
a61af66fc99e Initial load
duke
parents:
diff changeset
5808 DECODE : S1(2); // any decoder for FPU POP
a61af66fc99e Initial load
duke
parents:
diff changeset
5809 FPU : S4;
a61af66fc99e Initial load
duke
parents:
diff changeset
5810 MEM : S3; // any mem
a61af66fc99e Initial load
duke
parents:
diff changeset
5811 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5812
a61af66fc99e Initial load
duke
parents:
diff changeset
5813 // Float mem-reg operation
a61af66fc99e Initial load
duke
parents:
diff changeset
5814 pipe_class fpu_mem_reg(memory mem, regD src)
a61af66fc99e Initial load
duke
parents:
diff changeset
5815 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5816 instruction_count(2);
a61af66fc99e Initial load
duke
parents:
diff changeset
5817 src : S5(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5818 mem : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5819 DECODE : S0; // any decoder for FPU PUSH
a61af66fc99e Initial load
duke
parents:
diff changeset
5820 D0 : S1; // big decoder only
a61af66fc99e Initial load
duke
parents:
diff changeset
5821 FPU : S4;
a61af66fc99e Initial load
duke
parents:
diff changeset
5822 MEM : S3; // any mem
a61af66fc99e Initial load
duke
parents:
diff changeset
5823 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5824
a61af66fc99e Initial load
duke
parents:
diff changeset
5825 pipe_class fpu_mem_reg_reg(memory mem, regD src1, regD src2)
a61af66fc99e Initial load
duke
parents:
diff changeset
5826 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5827 instruction_count(3);
a61af66fc99e Initial load
duke
parents:
diff changeset
5828 src1 : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5829 src2 : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5830 mem : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5831 DECODE : S0(2); // any decoder for FPU PUSH
a61af66fc99e Initial load
duke
parents:
diff changeset
5832 D0 : S1; // big decoder only
a61af66fc99e Initial load
duke
parents:
diff changeset
5833 FPU : S4;
a61af66fc99e Initial load
duke
parents:
diff changeset
5834 MEM : S3; // any mem
a61af66fc99e Initial load
duke
parents:
diff changeset
5835 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5836
a61af66fc99e Initial load
duke
parents:
diff changeset
5837 pipe_class fpu_mem_reg_mem(memory mem, regD src1, memory src2)
a61af66fc99e Initial load
duke
parents:
diff changeset
5838 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5839 instruction_count(3);
a61af66fc99e Initial load
duke
parents:
diff changeset
5840 src1 : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5841 src2 : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5842 mem : S4(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5843 DECODE : S0; // any decoder for FPU PUSH
a61af66fc99e Initial load
duke
parents:
diff changeset
5844 D0 : S0(2); // big decoder only
a61af66fc99e Initial load
duke
parents:
diff changeset
5845 FPU : S4;
a61af66fc99e Initial load
duke
parents:
diff changeset
5846 MEM : S3(2); // any mem
a61af66fc99e Initial load
duke
parents:
diff changeset
5847 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5848
a61af66fc99e Initial load
duke
parents:
diff changeset
5849 pipe_class fpu_mem_mem(memory dst, memory src1)
a61af66fc99e Initial load
duke
parents:
diff changeset
5850 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5851 instruction_count(2);
a61af66fc99e Initial load
duke
parents:
diff changeset
5852 src1 : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5853 dst : S4(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5854 D0 : S0(2); // big decoder only
a61af66fc99e Initial load
duke
parents:
diff changeset
5855 MEM : S3(2); // any mem
a61af66fc99e Initial load
duke
parents:
diff changeset
5856 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5857
a61af66fc99e Initial load
duke
parents:
diff changeset
5858 pipe_class fpu_mem_mem_mem(memory dst, memory src1, memory src2)
a61af66fc99e Initial load
duke
parents:
diff changeset
5859 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5860 instruction_count(3);
a61af66fc99e Initial load
duke
parents:
diff changeset
5861 src1 : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5862 src2 : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5863 dst : S4(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5864 D0 : S0(3); // big decoder only
a61af66fc99e Initial load
duke
parents:
diff changeset
5865 FPU : S4;
a61af66fc99e Initial load
duke
parents:
diff changeset
5866 MEM : S3(3); // any mem
a61af66fc99e Initial load
duke
parents:
diff changeset
5867 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5868
a61af66fc99e Initial load
duke
parents:
diff changeset
5869 pipe_class fpu_mem_reg_con(memory mem, regD src1)
a61af66fc99e Initial load
duke
parents:
diff changeset
5870 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5871 instruction_count(3);
a61af66fc99e Initial load
duke
parents:
diff changeset
5872 src1 : S4(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5873 mem : S4(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5874 DECODE : S0; // any decoder for FPU PUSH
a61af66fc99e Initial load
duke
parents:
diff changeset
5875 D0 : S0(2); // big decoder only
a61af66fc99e Initial load
duke
parents:
diff changeset
5876 FPU : S4;
a61af66fc99e Initial load
duke
parents:
diff changeset
5877 MEM : S3(2); // any mem
a61af66fc99e Initial load
duke
parents:
diff changeset
5878 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5879
a61af66fc99e Initial load
duke
parents:
diff changeset
5880 // Float load constant
a61af66fc99e Initial load
duke
parents:
diff changeset
5881 pipe_class fpu_reg_con(regD dst)
a61af66fc99e Initial load
duke
parents:
diff changeset
5882 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5883 instruction_count(2);
a61af66fc99e Initial load
duke
parents:
diff changeset
5884 dst : S5(write);
a61af66fc99e Initial load
duke
parents:
diff changeset
5885 D0 : S0; // big decoder only for the load
a61af66fc99e Initial load
duke
parents:
diff changeset
5886 DECODE : S1; // any decoder for FPU POP
a61af66fc99e Initial load
duke
parents:
diff changeset
5887 FPU : S4;
a61af66fc99e Initial load
duke
parents:
diff changeset
5888 MEM : S3; // any mem
a61af66fc99e Initial load
duke
parents:
diff changeset
5889 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5890
a61af66fc99e Initial load
duke
parents:
diff changeset
5891 // Float load constant
a61af66fc99e Initial load
duke
parents:
diff changeset
5892 pipe_class fpu_reg_reg_con(regD dst, regD src)
a61af66fc99e Initial load
duke
parents:
diff changeset
5893 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5894 instruction_count(3);
a61af66fc99e Initial load
duke
parents:
diff changeset
5895 dst : S5(write);
a61af66fc99e Initial load
duke
parents:
diff changeset
5896 src : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5897 D0 : S0; // big decoder only for the load
a61af66fc99e Initial load
duke
parents:
diff changeset
5898 DECODE : S1(2); // any decoder for FPU POP
a61af66fc99e Initial load
duke
parents:
diff changeset
5899 FPU : S4;
a61af66fc99e Initial load
duke
parents:
diff changeset
5900 MEM : S3; // any mem
a61af66fc99e Initial load
duke
parents:
diff changeset
5901 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5902
a61af66fc99e Initial load
duke
parents:
diff changeset
5903 // UnConditional branch
a61af66fc99e Initial load
duke
parents:
diff changeset
5904 pipe_class pipe_jmp(label labl)
a61af66fc99e Initial load
duke
parents:
diff changeset
5905 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5906 single_instruction;
a61af66fc99e Initial load
duke
parents:
diff changeset
5907 BR : S3;
a61af66fc99e Initial load
duke
parents:
diff changeset
5908 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5909
a61af66fc99e Initial load
duke
parents:
diff changeset
5910 // Conditional branch
a61af66fc99e Initial load
duke
parents:
diff changeset
5911 pipe_class pipe_jcc(cmpOp cmp, rFlagsReg cr, label labl)
a61af66fc99e Initial load
duke
parents:
diff changeset
5912 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5913 single_instruction;
a61af66fc99e Initial load
duke
parents:
diff changeset
5914 cr : S1(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5915 BR : S3;
a61af66fc99e Initial load
duke
parents:
diff changeset
5916 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5917
a61af66fc99e Initial load
duke
parents:
diff changeset
5918 // Allocation idiom
a61af66fc99e Initial load
duke
parents:
diff changeset
5919 pipe_class pipe_cmpxchg(rRegP dst, rRegP heap_ptr)
a61af66fc99e Initial load
duke
parents:
diff changeset
5920 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5921 instruction_count(1); force_serialization;
a61af66fc99e Initial load
duke
parents:
diff changeset
5922 fixed_latency(6);
a61af66fc99e Initial load
duke
parents:
diff changeset
5923 heap_ptr : S3(read);
a61af66fc99e Initial load
duke
parents:
diff changeset
5924 DECODE : S0(3);
a61af66fc99e Initial load
duke
parents:
diff changeset
5925 D0 : S2;
a61af66fc99e Initial load
duke
parents:
diff changeset
5926 MEM : S3;
a61af66fc99e Initial load
duke
parents:
diff changeset
5927 ALU : S3(2);
a61af66fc99e Initial load
duke
parents:
diff changeset
5928 dst : S5(write);
a61af66fc99e Initial load
duke
parents:
diff changeset
5929 BR : S5;
a61af66fc99e Initial load
duke
parents:
diff changeset
5930 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5931
a61af66fc99e Initial load
duke
parents:
diff changeset
5932 // Generic big/slow expanded idiom
a61af66fc99e Initial load
duke
parents:
diff changeset
5933 pipe_class pipe_slow()
a61af66fc99e Initial load
duke
parents:
diff changeset
5934 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5935 instruction_count(10); multiple_bundles; force_serialization;
a61af66fc99e Initial load
duke
parents:
diff changeset
5936 fixed_latency(100);
a61af66fc99e Initial load
duke
parents:
diff changeset
5937 D0 : S0(2);
a61af66fc99e Initial load
duke
parents:
diff changeset
5938 MEM : S3(2);
a61af66fc99e Initial load
duke
parents:
diff changeset
5939 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5940
a61af66fc99e Initial load
duke
parents:
diff changeset
5941 // The real do-nothing guy
a61af66fc99e Initial load
duke
parents:
diff changeset
5942 pipe_class empty()
a61af66fc99e Initial load
duke
parents:
diff changeset
5943 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5944 instruction_count(0);
a61af66fc99e Initial load
duke
parents:
diff changeset
5945 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5946
a61af66fc99e Initial load
duke
parents:
diff changeset
5947 // Define the class for the Nop node
a61af66fc99e Initial load
duke
parents:
diff changeset
5948 define
a61af66fc99e Initial load
duke
parents:
diff changeset
5949 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5950 MachNop = empty;
a61af66fc99e Initial load
duke
parents:
diff changeset
5951 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5952
a61af66fc99e Initial load
duke
parents:
diff changeset
5953 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5954
a61af66fc99e Initial load
duke
parents:
diff changeset
5955 //----------INSTRUCTIONS-------------------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
5956 //
a61af66fc99e Initial load
duke
parents:
diff changeset
5957 // match -- States which machine-independent subtree may be replaced
a61af66fc99e Initial load
duke
parents:
diff changeset
5958 // by this instruction.
a61af66fc99e Initial load
duke
parents:
diff changeset
5959 // ins_cost -- The estimated cost of this instruction is used by instruction
a61af66fc99e Initial load
duke
parents:
diff changeset
5960 // selection to identify a minimum cost tree of machine
a61af66fc99e Initial load
duke
parents:
diff changeset
5961 // instructions that matches a tree of machine-independent
a61af66fc99e Initial load
duke
parents:
diff changeset
5962 // instructions.
a61af66fc99e Initial load
duke
parents:
diff changeset
5963 // format -- A string providing the disassembly for this instruction.
a61af66fc99e Initial load
duke
parents:
diff changeset
5964 // The value of an instruction's operand may be inserted
a61af66fc99e Initial load
duke
parents:
diff changeset
5965 // by referring to it with a '$' prefix.
a61af66fc99e Initial load
duke
parents:
diff changeset
5966 // opcode -- Three instruction opcodes may be provided. These are referred
a61af66fc99e Initial load
duke
parents:
diff changeset
5967 // to within an encode class as $primary, $secondary, and $tertiary
a61af66fc99e Initial load
duke
parents:
diff changeset
5968 // rrspectively. The primary opcode is commonly used to
a61af66fc99e Initial load
duke
parents:
diff changeset
5969 // indicate the type of machine instruction, while secondary
a61af66fc99e Initial load
duke
parents:
diff changeset
5970 // and tertiary are often used for prefix options or addressing
a61af66fc99e Initial load
duke
parents:
diff changeset
5971 // modes.
a61af66fc99e Initial load
duke
parents:
diff changeset
5972 // ins_encode -- A list of encode classes with parameters. The encode class
a61af66fc99e Initial load
duke
parents:
diff changeset
5973 // name must have been defined in an 'enc_class' specification
a61af66fc99e Initial load
duke
parents:
diff changeset
5974 // in the encode section of the architecture description.
a61af66fc99e Initial load
duke
parents:
diff changeset
5975
a61af66fc99e Initial load
duke
parents:
diff changeset
5976
a61af66fc99e Initial load
duke
parents:
diff changeset
5977 //----------Load/Store/Move Instructions---------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
5978 //----------Load Instructions--------------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
5979
a61af66fc99e Initial load
duke
parents:
diff changeset
5980 // Load Byte (8 bit signed)
a61af66fc99e Initial load
duke
parents:
diff changeset
5981 instruct loadB(rRegI dst, memory mem)
a61af66fc99e Initial load
duke
parents:
diff changeset
5982 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
5983 match(Set dst (LoadB mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
5984
a61af66fc99e Initial load
duke
parents:
diff changeset
5985 ins_cost(125);
a61af66fc99e Initial load
duke
parents:
diff changeset
5986 format %{ "movsbl $dst, $mem\t# byte" %}
624
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
5987
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
5988 ins_encode %{
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
5989 __ movsbl($dst$$Register, $mem$$Address);
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
5990 %}
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
5991
0
a61af66fc99e Initial load
duke
parents:
diff changeset
5992 ins_pipe(ialu_reg_mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
5993 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
5994
624
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
5995 // Load Byte (8 bit signed) into Long Register
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
5996 instruct loadB2L(rRegL dst, memory mem)
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
5997 %{
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
5998 match(Set dst (ConvI2L (LoadB mem)));
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
5999
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6000 ins_cost(125);
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6001 format %{ "movsbq $dst, $mem\t# byte -> long" %}
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6002
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6003 ins_encode %{
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6004 __ movsbq($dst$$Register, $mem$$Address);
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6005 %}
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6006
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6007 ins_pipe(ialu_reg_mem);
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6008 %}
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6009
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6010 // Load Unsigned Byte (8 bit UNsigned)
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6011 instruct loadUB(rRegI dst, memory mem)
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6012 %{
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6013 match(Set dst (LoadUB mem));
0
a61af66fc99e Initial load
duke
parents:
diff changeset
6014
a61af66fc99e Initial load
duke
parents:
diff changeset
6015 ins_cost(125);
a61af66fc99e Initial load
duke
parents:
diff changeset
6016 format %{ "movzbl $dst, $mem\t# ubyte" %}
624
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6017
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6018 ins_encode %{
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6019 __ movzbl($dst$$Register, $mem$$Address);
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6020 %}
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6021
0
a61af66fc99e Initial load
duke
parents:
diff changeset
6022 ins_pipe(ialu_reg_mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
6023 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6024
624
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6025 // Load Unsigned Byte (8 bit UNsigned) into Long Register
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6026 instruct loadUB2L(rRegL dst, memory mem)
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6027 %{
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6028 match(Set dst (ConvI2L (LoadUB mem)));
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6029
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6030 ins_cost(125);
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6031 format %{ "movzbq $dst, $mem\t# ubyte -> long" %}
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6032
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6033 ins_encode %{
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6034 __ movzbq($dst$$Register, $mem$$Address);
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6035 %}
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6036
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6037 ins_pipe(ialu_reg_mem);
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6038 %}
0
a61af66fc99e Initial load
duke
parents:
diff changeset
6039
824
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6040 // Load Unsigned Byte (8 bit UNsigned) with a 8-bit mask into Long Register
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6041 instruct loadUB2L_immI8(rRegL dst, memory mem, immI8 mask, rFlagsReg cr) %{
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6042 match(Set dst (ConvI2L (AndI (LoadUB mem) mask)));
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6043 effect(KILL cr);
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6044
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6045 format %{ "movzbq $dst, $mem\t# ubyte & 8-bit mask -> long\n\t"
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6046 "andl $dst, $mask" %}
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6047 ins_encode %{
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6048 Register Rdst = $dst$$Register;
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6049 __ movzbq(Rdst, $mem$$Address);
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6050 __ andl(Rdst, $mask$$constant);
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6051 %}
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6052 ins_pipe(ialu_reg_mem);
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6053 %}
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6054
0
a61af66fc99e Initial load
duke
parents:
diff changeset
6055 // Load Short (16 bit signed)
a61af66fc99e Initial load
duke
parents:
diff changeset
6056 instruct loadS(rRegI dst, memory mem)
a61af66fc99e Initial load
duke
parents:
diff changeset
6057 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6058 match(Set dst (LoadS mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
6059
624
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6060 ins_cost(125);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
6061 format %{ "movswl $dst, $mem\t# short" %}
624
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6062
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6063 ins_encode %{
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6064 __ movswl($dst$$Register, $mem$$Address);
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6065 %}
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6066
0
a61af66fc99e Initial load
duke
parents:
diff changeset
6067 ins_pipe(ialu_reg_mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
6068 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6069
785
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6070 // Load Short (16 bit signed) to Byte (8 bit signed)
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6071 instruct loadS2B(rRegI dst, memory mem, immI_24 twentyfour) %{
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6072 match(Set dst (RShiftI (LShiftI (LoadS mem) twentyfour) twentyfour));
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6073
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6074 ins_cost(125);
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6075 format %{ "movsbl $dst, $mem\t# short -> byte" %}
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6076 ins_encode %{
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6077 __ movsbl($dst$$Register, $mem$$Address);
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6078 %}
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6079 ins_pipe(ialu_reg_mem);
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6080 %}
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6081
624
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6082 // Load Short (16 bit signed) into Long Register
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6083 instruct loadS2L(rRegL dst, memory mem)
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6084 %{
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6085 match(Set dst (ConvI2L (LoadS mem)));
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6086
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6087 ins_cost(125);
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6088 format %{ "movswq $dst, $mem\t# short -> long" %}
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6089
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6090 ins_encode %{
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6091 __ movswq($dst$$Register, $mem$$Address);
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6092 %}
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6093
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6094 ins_pipe(ialu_reg_mem);
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6095 %}
0
a61af66fc99e Initial load
duke
parents:
diff changeset
6096
558
3b5ac9e7e6ea 6796746: rename LoadC (char) opcode class to LoadUS (unsigned short)
twisti
parents: 420
diff changeset
6097 // Load Unsigned Short/Char (16 bit UNsigned)
3b5ac9e7e6ea 6796746: rename LoadC (char) opcode class to LoadUS (unsigned short)
twisti
parents: 420
diff changeset
6098 instruct loadUS(rRegI dst, memory mem)
3b5ac9e7e6ea 6796746: rename LoadC (char) opcode class to LoadUS (unsigned short)
twisti
parents: 420
diff changeset
6099 %{
3b5ac9e7e6ea 6796746: rename LoadC (char) opcode class to LoadUS (unsigned short)
twisti
parents: 420
diff changeset
6100 match(Set dst (LoadUS mem));
0
a61af66fc99e Initial load
duke
parents:
diff changeset
6101
a61af66fc99e Initial load
duke
parents:
diff changeset
6102 ins_cost(125);
558
3b5ac9e7e6ea 6796746: rename LoadC (char) opcode class to LoadUS (unsigned short)
twisti
parents: 420
diff changeset
6103 format %{ "movzwl $dst, $mem\t# ushort/char" %}
624
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6104
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6105 ins_encode %{
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6106 __ movzwl($dst$$Register, $mem$$Address);
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6107 %}
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6108
0
a61af66fc99e Initial load
duke
parents:
diff changeset
6109 ins_pipe(ialu_reg_mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
6110 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6111
785
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6112 // Load Unsigned Short/Char (16 bit UNsigned) to Byte (8 bit signed)
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6113 instruct loadUS2B(rRegI dst, memory mem, immI_24 twentyfour) %{
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6114 match(Set dst (RShiftI (LShiftI (LoadUS mem) twentyfour) twentyfour));
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6115
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6116 ins_cost(125);
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6117 format %{ "movsbl $dst, $mem\t# ushort -> byte" %}
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6118 ins_encode %{
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6119 __ movsbl($dst$$Register, $mem$$Address);
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6120 %}
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6121 ins_pipe(ialu_reg_mem);
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6122 %}
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6123
624
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6124 // Load Unsigned Short/Char (16 bit UNsigned) into Long Register
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6125 instruct loadUS2L(rRegL dst, memory mem)
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6126 %{
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6127 match(Set dst (ConvI2L (LoadUS mem)));
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6128
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6129 ins_cost(125);
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6130 format %{ "movzwq $dst, $mem\t# ushort/char -> long" %}
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6131
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6132 ins_encode %{
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6133 __ movzwq($dst$$Register, $mem$$Address);
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6134 %}
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6135
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6136 ins_pipe(ialu_reg_mem);
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6137 %}
0
a61af66fc99e Initial load
duke
parents:
diff changeset
6138
824
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6139 // Load Unsigned Short/Char (16 bit UNsigned) with mask 0xFF into Long Register
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6140 instruct loadUS2L_immI_255(rRegL dst, memory mem, immI_255 mask) %{
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6141 match(Set dst (ConvI2L (AndI (LoadUS mem) mask)));
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6142
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6143 format %{ "movzbq $dst, $mem\t# ushort/char & 0xFF -> long" %}
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6144 ins_encode %{
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6145 __ movzbq($dst$$Register, $mem$$Address);
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6146 %}
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6147 ins_pipe(ialu_reg_mem);
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6148 %}
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6149
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6150 // Load Unsigned Short/Char (16 bit UNsigned) with mask into Long Register
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6151 instruct loadUS2L_immI16(rRegL dst, memory mem, immI16 mask, rFlagsReg cr) %{
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6152 match(Set dst (ConvI2L (AndI (LoadUS mem) mask)));
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6153 effect(KILL cr);
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6154
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6155 format %{ "movzwq $dst, $mem\t# ushort/char & 16-bit mask -> long\n\t"
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6156 "andl $dst, $mask" %}
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6157 ins_encode %{
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6158 Register Rdst = $dst$$Register;
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6159 __ movzwq(Rdst, $mem$$Address);
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6160 __ andl(Rdst, $mask$$constant);
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6161 %}
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6162 ins_pipe(ialu_reg_mem);
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6163 %}
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6164
0
a61af66fc99e Initial load
duke
parents:
diff changeset
6165 // Load Integer
a61af66fc99e Initial load
duke
parents:
diff changeset
6166 instruct loadI(rRegI dst, memory mem)
a61af66fc99e Initial load
duke
parents:
diff changeset
6167 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6168 match(Set dst (LoadI mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
6169
624
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6170 ins_cost(125);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
6171 format %{ "movl $dst, $mem\t# int" %}
624
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6172
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6173 ins_encode %{
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6174 __ movl($dst$$Register, $mem$$Address);
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6175 %}
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6176
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6177 ins_pipe(ialu_reg_mem);
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6178 %}
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6179
785
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6180 // Load Integer (32 bit signed) to Byte (8 bit signed)
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6181 instruct loadI2B(rRegI dst, memory mem, immI_24 twentyfour) %{
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6182 match(Set dst (RShiftI (LShiftI (LoadI mem) twentyfour) twentyfour));
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6183
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6184 ins_cost(125);
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6185 format %{ "movsbl $dst, $mem\t# int -> byte" %}
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6186 ins_encode %{
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6187 __ movsbl($dst$$Register, $mem$$Address);
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6188 %}
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6189 ins_pipe(ialu_reg_mem);
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6190 %}
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6191
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6192 // Load Integer (32 bit signed) to Unsigned Byte (8 bit UNsigned)
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6193 instruct loadI2UB(rRegI dst, memory mem, immI_255 mask) %{
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6194 match(Set dst (AndI (LoadI mem) mask));
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6195
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6196 ins_cost(125);
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6197 format %{ "movzbl $dst, $mem\t# int -> ubyte" %}
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6198 ins_encode %{
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6199 __ movzbl($dst$$Register, $mem$$Address);
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6200 %}
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6201 ins_pipe(ialu_reg_mem);
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6202 %}
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6203
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6204 // Load Integer (32 bit signed) to Short (16 bit signed)
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6205 instruct loadI2S(rRegI dst, memory mem, immI_16 sixteen) %{
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6206 match(Set dst (RShiftI (LShiftI (LoadI mem) sixteen) sixteen));
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6207
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6208 ins_cost(125);
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6209 format %{ "movswl $dst, $mem\t# int -> short" %}
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6210 ins_encode %{
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6211 __ movswl($dst$$Register, $mem$$Address);
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6212 %}
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6213 ins_pipe(ialu_reg_mem);
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6214 %}
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6215
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6216 // Load Integer (32 bit signed) to Unsigned Short/Char (16 bit UNsigned)
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6217 instruct loadI2US(rRegI dst, memory mem, immI_65535 mask) %{
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6218 match(Set dst (AndI (LoadI mem) mask));
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6219
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6220 ins_cost(125);
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6221 format %{ "movzwl $dst, $mem\t# int -> ushort/char" %}
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6222 ins_encode %{
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6223 __ movzwl($dst$$Register, $mem$$Address);
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6224 %}
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6225 ins_pipe(ialu_reg_mem);
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6226 %}
2056494941db 6814842: Load shortening optimizations
twisti
parents: 775
diff changeset
6227
624
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6228 // Load Integer into Long Register
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6229 instruct loadI2L(rRegL dst, memory mem)
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6230 %{
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6231 match(Set dst (ConvI2L (LoadI mem)));
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6232
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6233 ins_cost(125);
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6234 format %{ "movslq $dst, $mem\t# int -> long" %}
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6235
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6236 ins_encode %{
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6237 __ movslq($dst$$Register, $mem$$Address);
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6238 %}
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6239
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6240 ins_pipe(ialu_reg_mem);
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6241 %}
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6242
824
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6243 // Load Integer with mask 0xFF into Long Register
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6244 instruct loadI2L_immI_255(rRegL dst, memory mem, immI_255 mask) %{
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6245 match(Set dst (ConvI2L (AndI (LoadI mem) mask)));
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6246
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6247 format %{ "movzbq $dst, $mem\t# int & 0xFF -> long" %}
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6248 ins_encode %{
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6249 __ movzbq($dst$$Register, $mem$$Address);
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6250 %}
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6251 ins_pipe(ialu_reg_mem);
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6252 %}
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6253
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6254 // Load Integer with mask 0xFFFF into Long Register
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6255 instruct loadI2L_immI_65535(rRegL dst, memory mem, immI_65535 mask) %{
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6256 match(Set dst (ConvI2L (AndI (LoadI mem) mask)));
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6257
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6258 format %{ "movzwq $dst, $mem\t# int & 0xFFFF -> long" %}
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6259 ins_encode %{
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6260 __ movzwq($dst$$Register, $mem$$Address);
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6261 %}
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6262 ins_pipe(ialu_reg_mem);
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6263 %}
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6264
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6265 // Load Integer with a 32-bit mask into Long Register
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6266 instruct loadI2L_immI(rRegL dst, memory mem, immI mask, rFlagsReg cr) %{
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6267 match(Set dst (ConvI2L (AndI (LoadI mem) mask)));
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6268 effect(KILL cr);
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6269
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6270 format %{ "movl $dst, $mem\t# int & 32-bit mask -> long\n\t"
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6271 "andl $dst, $mask" %}
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6272 ins_encode %{
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6273 Register Rdst = $dst$$Register;
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6274 __ movl(Rdst, $mem$$Address);
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6275 __ andl(Rdst, $mask$$constant);
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6276 %}
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6277 ins_pipe(ialu_reg_mem);
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6278 %}
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
6279
624
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6280 // Load Unsigned Integer into Long Register
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6281 instruct loadUI2L(rRegL dst, memory mem)
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6282 %{
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6283 match(Set dst (LoadUI2L mem));
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6284
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6285 ins_cost(125);
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6286 format %{ "movl $dst, $mem\t# uint -> long" %}
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6287
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6288 ins_encode %{
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6289 __ movl($dst$$Register, $mem$$Address);
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6290 %}
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6291
0
a61af66fc99e Initial load
duke
parents:
diff changeset
6292 ins_pipe(ialu_reg_mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
6293 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6294
a61af66fc99e Initial load
duke
parents:
diff changeset
6295 // Load Long
a61af66fc99e Initial load
duke
parents:
diff changeset
6296 instruct loadL(rRegL dst, memory mem)
a61af66fc99e Initial load
duke
parents:
diff changeset
6297 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6298 match(Set dst (LoadL mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
6299
624
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6300 ins_cost(125);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
6301 format %{ "movq $dst, $mem\t# long" %}
624
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6302
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6303 ins_encode %{
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6304 __ movq($dst$$Register, $mem$$Address);
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6305 %}
337400e7a5dd 6797305: Add LoadUB and LoadUI opcode class
twisti
parents: 622
diff changeset
6306
0
a61af66fc99e Initial load
duke
parents:
diff changeset
6307 ins_pipe(ialu_reg_mem); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
6308 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6309
a61af66fc99e Initial load
duke
parents:
diff changeset
6310 // Load Range
a61af66fc99e Initial load
duke
parents:
diff changeset
6311 instruct loadRange(rRegI dst, memory mem)
a61af66fc99e Initial load
duke
parents:
diff changeset
6312 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6313 match(Set dst (LoadRange mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
6314
a61af66fc99e Initial load
duke
parents:
diff changeset
6315 ins_cost(125); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
6316 format %{ "movl $dst, $mem\t# range" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6317 opcode(0x8B);
a61af66fc99e Initial load
duke
parents:
diff changeset
6318 ins_encode(REX_reg_mem(dst, mem), OpcP, reg_mem(dst, mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
6319 ins_pipe(ialu_reg_mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
6320 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6321
a61af66fc99e Initial load
duke
parents:
diff changeset
6322 // Load Pointer
a61af66fc99e Initial load
duke
parents:
diff changeset
6323 instruct loadP(rRegP dst, memory mem)
a61af66fc99e Initial load
duke
parents:
diff changeset
6324 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6325 match(Set dst (LoadP mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
6326
a61af66fc99e Initial load
duke
parents:
diff changeset
6327 ins_cost(125); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
6328 format %{ "movq $dst, $mem\t# ptr" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6329 opcode(0x8B);
a61af66fc99e Initial load
duke
parents:
diff changeset
6330 ins_encode(REX_reg_mem_wide(dst, mem), OpcP, reg_mem(dst, mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
6331 ins_pipe(ialu_reg_mem); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
6332 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6333
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
6334 // Load Compressed Pointer
163
885ed790ecf0 6695810: null oop passed to encode_heap_oop_not_null
kvn
parents: 145
diff changeset
6335 instruct loadN(rRegN dst, memory mem)
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
6336 %{
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
6337 match(Set dst (LoadN mem));
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
6338
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
6339 ins_cost(125); // XXX
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
6340 format %{ "movl $dst, $mem\t# compressed ptr" %}
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
6341 ins_encode %{
642
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6342 __ movl($dst$$Register, $mem$$Address);
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
6343 %}
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
6344 ins_pipe(ialu_reg_mem); // XXX
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
6345 %}
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
6346
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
6347
0
a61af66fc99e Initial load
duke
parents:
diff changeset
6348 // Load Klass Pointer
a61af66fc99e Initial load
duke
parents:
diff changeset
6349 instruct loadKlass(rRegP dst, memory mem)
a61af66fc99e Initial load
duke
parents:
diff changeset
6350 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6351 match(Set dst (LoadKlass mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
6352
a61af66fc99e Initial load
duke
parents:
diff changeset
6353 ins_cost(125); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
6354 format %{ "movq $dst, $mem\t# class" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6355 opcode(0x8B);
a61af66fc99e Initial load
duke
parents:
diff changeset
6356 ins_encode(REX_reg_mem_wide(dst, mem), OpcP, reg_mem(dst, mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
6357 ins_pipe(ialu_reg_mem); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
6358 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6359
164
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
6360 // Load narrow Klass Pointer
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
6361 instruct loadNKlass(rRegN dst, memory mem)
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
6362 %{
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
6363 match(Set dst (LoadNKlass mem));
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
6364
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
6365 ins_cost(125); // XXX
182
44abbb0d4c18 6709093: Compressed Oops: reduce size of compiled methods
kvn
parents: 169
diff changeset
6366 format %{ "movl $dst, $mem\t# compressed klass ptr" %}
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
6367 ins_encode %{
642
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6368 __ movl($dst$$Register, $mem$$Address);
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
6369 %}
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
6370 ins_pipe(ialu_reg_mem); // XXX
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
6371 %}
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
6372
0
a61af66fc99e Initial load
duke
parents:
diff changeset
6373 // Load Float
a61af66fc99e Initial load
duke
parents:
diff changeset
6374 instruct loadF(regF dst, memory mem)
a61af66fc99e Initial load
duke
parents:
diff changeset
6375 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6376 match(Set dst (LoadF mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
6377
a61af66fc99e Initial load
duke
parents:
diff changeset
6378 ins_cost(145); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
6379 format %{ "movss $dst, $mem\t# float" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6380 opcode(0xF3, 0x0F, 0x10);
a61af66fc99e Initial load
duke
parents:
diff changeset
6381 ins_encode(OpcP, REX_reg_mem(dst, mem), OpcS, OpcT, reg_mem(dst, mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
6382 ins_pipe(pipe_slow); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
6383 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6384
a61af66fc99e Initial load
duke
parents:
diff changeset
6385 // Load Double
a61af66fc99e Initial load
duke
parents:
diff changeset
6386 instruct loadD_partial(regD dst, memory mem)
a61af66fc99e Initial load
duke
parents:
diff changeset
6387 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6388 predicate(!UseXmmLoadAndClearUpper);
a61af66fc99e Initial load
duke
parents:
diff changeset
6389 match(Set dst (LoadD mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
6390
a61af66fc99e Initial load
duke
parents:
diff changeset
6391 ins_cost(145); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
6392 format %{ "movlpd $dst, $mem\t# double" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6393 opcode(0x66, 0x0F, 0x12);
a61af66fc99e Initial load
duke
parents:
diff changeset
6394 ins_encode(OpcP, REX_reg_mem(dst, mem), OpcS, OpcT, reg_mem(dst, mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
6395 ins_pipe(pipe_slow); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
6396 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6397
a61af66fc99e Initial load
duke
parents:
diff changeset
6398 instruct loadD(regD dst, memory mem)
a61af66fc99e Initial load
duke
parents:
diff changeset
6399 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6400 predicate(UseXmmLoadAndClearUpper);
a61af66fc99e Initial load
duke
parents:
diff changeset
6401 match(Set dst (LoadD mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
6402
a61af66fc99e Initial load
duke
parents:
diff changeset
6403 ins_cost(145); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
6404 format %{ "movsd $dst, $mem\t# double" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6405 opcode(0xF2, 0x0F, 0x10);
a61af66fc99e Initial load
duke
parents:
diff changeset
6406 ins_encode(OpcP, REX_reg_mem(dst, mem), OpcS, OpcT, reg_mem(dst, mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
6407 ins_pipe(pipe_slow); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
6408 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6409
a61af66fc99e Initial load
duke
parents:
diff changeset
6410 // Load Aligned Packed Byte to XMM register
a61af66fc99e Initial load
duke
parents:
diff changeset
6411 instruct loadA8B(regD dst, memory mem) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6412 match(Set dst (Load8B mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
6413 ins_cost(125);
a61af66fc99e Initial load
duke
parents:
diff changeset
6414 format %{ "MOVQ $dst,$mem\t! packed8B" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6415 ins_encode( movq_ld(dst, mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
6416 ins_pipe( pipe_slow );
a61af66fc99e Initial load
duke
parents:
diff changeset
6417 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6418
a61af66fc99e Initial load
duke
parents:
diff changeset
6419 // Load Aligned Packed Short to XMM register
a61af66fc99e Initial load
duke
parents:
diff changeset
6420 instruct loadA4S(regD dst, memory mem) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6421 match(Set dst (Load4S mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
6422 ins_cost(125);
a61af66fc99e Initial load
duke
parents:
diff changeset
6423 format %{ "MOVQ $dst,$mem\t! packed4S" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6424 ins_encode( movq_ld(dst, mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
6425 ins_pipe( pipe_slow );
a61af66fc99e Initial load
duke
parents:
diff changeset
6426 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6427
a61af66fc99e Initial load
duke
parents:
diff changeset
6428 // Load Aligned Packed Char to XMM register
a61af66fc99e Initial load
duke
parents:
diff changeset
6429 instruct loadA4C(regD dst, memory mem) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6430 match(Set dst (Load4C mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
6431 ins_cost(125);
a61af66fc99e Initial load
duke
parents:
diff changeset
6432 format %{ "MOVQ $dst,$mem\t! packed4C" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6433 ins_encode( movq_ld(dst, mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
6434 ins_pipe( pipe_slow );
a61af66fc99e Initial load
duke
parents:
diff changeset
6435 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6436
a61af66fc99e Initial load
duke
parents:
diff changeset
6437 // Load Aligned Packed Integer to XMM register
a61af66fc99e Initial load
duke
parents:
diff changeset
6438 instruct load2IU(regD dst, memory mem) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6439 match(Set dst (Load2I mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
6440 ins_cost(125);
a61af66fc99e Initial load
duke
parents:
diff changeset
6441 format %{ "MOVQ $dst,$mem\t! packed2I" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6442 ins_encode( movq_ld(dst, mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
6443 ins_pipe( pipe_slow );
a61af66fc99e Initial load
duke
parents:
diff changeset
6444 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6445
a61af66fc99e Initial load
duke
parents:
diff changeset
6446 // Load Aligned Packed Single to XMM
a61af66fc99e Initial load
duke
parents:
diff changeset
6447 instruct loadA2F(regD dst, memory mem) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6448 match(Set dst (Load2F mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
6449 ins_cost(145);
a61af66fc99e Initial load
duke
parents:
diff changeset
6450 format %{ "MOVQ $dst,$mem\t! packed2F" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6451 ins_encode( movq_ld(dst, mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
6452 ins_pipe( pipe_slow );
a61af66fc99e Initial load
duke
parents:
diff changeset
6453 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6454
a61af66fc99e Initial load
duke
parents:
diff changeset
6455 // Load Effective Address
a61af66fc99e Initial load
duke
parents:
diff changeset
6456 instruct leaP8(rRegP dst, indOffset8 mem)
a61af66fc99e Initial load
duke
parents:
diff changeset
6457 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6458 match(Set dst mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
6459
a61af66fc99e Initial load
duke
parents:
diff changeset
6460 ins_cost(110); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
6461 format %{ "leaq $dst, $mem\t# ptr 8" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6462 opcode(0x8D);
a61af66fc99e Initial load
duke
parents:
diff changeset
6463 ins_encode(REX_reg_mem_wide(dst, mem), OpcP, reg_mem(dst, mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
6464 ins_pipe(ialu_reg_reg_fat);
a61af66fc99e Initial load
duke
parents:
diff changeset
6465 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6466
a61af66fc99e Initial load
duke
parents:
diff changeset
6467 instruct leaP32(rRegP dst, indOffset32 mem)
a61af66fc99e Initial load
duke
parents:
diff changeset
6468 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6469 match(Set dst mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
6470
a61af66fc99e Initial load
duke
parents:
diff changeset
6471 ins_cost(110);
a61af66fc99e Initial load
duke
parents:
diff changeset
6472 format %{ "leaq $dst, $mem\t# ptr 32" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6473 opcode(0x8D);
a61af66fc99e Initial load
duke
parents:
diff changeset
6474 ins_encode(REX_reg_mem_wide(dst, mem), OpcP, reg_mem(dst, mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
6475 ins_pipe(ialu_reg_reg_fat);
a61af66fc99e Initial load
duke
parents:
diff changeset
6476 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6477
a61af66fc99e Initial load
duke
parents:
diff changeset
6478 // instruct leaPIdx(rRegP dst, indIndex mem)
a61af66fc99e Initial load
duke
parents:
diff changeset
6479 // %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6480 // match(Set dst mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
6481
a61af66fc99e Initial load
duke
parents:
diff changeset
6482 // ins_cost(110);
a61af66fc99e Initial load
duke
parents:
diff changeset
6483 // format %{ "leaq $dst, $mem\t# ptr idx" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6484 // opcode(0x8D);
a61af66fc99e Initial load
duke
parents:
diff changeset
6485 // ins_encode(REX_reg_mem_wide(dst, mem), OpcP, reg_mem(dst, mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
6486 // ins_pipe(ialu_reg_reg_fat);
a61af66fc99e Initial load
duke
parents:
diff changeset
6487 // %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6488
a61af66fc99e Initial load
duke
parents:
diff changeset
6489 instruct leaPIdxOff(rRegP dst, indIndexOffset mem)
a61af66fc99e Initial load
duke
parents:
diff changeset
6490 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6491 match(Set dst mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
6492
a61af66fc99e Initial load
duke
parents:
diff changeset
6493 ins_cost(110);
a61af66fc99e Initial load
duke
parents:
diff changeset
6494 format %{ "leaq $dst, $mem\t# ptr idxoff" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6495 opcode(0x8D);
a61af66fc99e Initial load
duke
parents:
diff changeset
6496 ins_encode(REX_reg_mem_wide(dst, mem), OpcP, reg_mem(dst, mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
6497 ins_pipe(ialu_reg_reg_fat);
a61af66fc99e Initial load
duke
parents:
diff changeset
6498 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6499
a61af66fc99e Initial load
duke
parents:
diff changeset
6500 instruct leaPIdxScale(rRegP dst, indIndexScale mem)
a61af66fc99e Initial load
duke
parents:
diff changeset
6501 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6502 match(Set dst mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
6503
a61af66fc99e Initial load
duke
parents:
diff changeset
6504 ins_cost(110);
a61af66fc99e Initial load
duke
parents:
diff changeset
6505 format %{ "leaq $dst, $mem\t# ptr idxscale" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6506 opcode(0x8D);
a61af66fc99e Initial load
duke
parents:
diff changeset
6507 ins_encode(REX_reg_mem_wide(dst, mem), OpcP, reg_mem(dst, mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
6508 ins_pipe(ialu_reg_reg_fat);
a61af66fc99e Initial load
duke
parents:
diff changeset
6509 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6510
a61af66fc99e Initial load
duke
parents:
diff changeset
6511 instruct leaPIdxScaleOff(rRegP dst, indIndexScaleOffset mem)
a61af66fc99e Initial load
duke
parents:
diff changeset
6512 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6513 match(Set dst mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
6514
a61af66fc99e Initial load
duke
parents:
diff changeset
6515 ins_cost(110);
a61af66fc99e Initial load
duke
parents:
diff changeset
6516 format %{ "leaq $dst, $mem\t# ptr idxscaleoff" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6517 opcode(0x8D);
a61af66fc99e Initial load
duke
parents:
diff changeset
6518 ins_encode(REX_reg_mem_wide(dst, mem), OpcP, reg_mem(dst, mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
6519 ins_pipe(ialu_reg_reg_fat);
a61af66fc99e Initial load
duke
parents:
diff changeset
6520 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6521
642
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6522 instruct leaPPosIdxScaleOff(rRegP dst, indPosIndexScaleOffset mem)
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6523 %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6524 match(Set dst mem);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6525
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6526 ins_cost(110);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6527 format %{ "leaq $dst, $mem\t# ptr posidxscaleoff" %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6528 opcode(0x8D);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6529 ins_encode(REX_reg_mem_wide(dst, mem), OpcP, reg_mem(dst, mem));
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6530 ins_pipe(ialu_reg_reg_fat);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6531 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6532
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6533 // Load Effective Address which uses Narrow (32-bits) oop
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6534 instruct leaPCompressedOopOffset(rRegP dst, indCompressedOopOffset mem)
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6535 %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6536 predicate(UseCompressedOops && (Universe::narrow_oop_shift() != 0));
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6537 match(Set dst mem);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6538
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6539 ins_cost(110);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6540 format %{ "leaq $dst, $mem\t# ptr compressedoopoff32" %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6541 opcode(0x8D);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6542 ins_encode(REX_reg_mem_wide(dst, mem), OpcP, reg_mem(dst, mem));
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6543 ins_pipe(ialu_reg_reg_fat);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6544 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6545
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6546 instruct leaP8Narrow(rRegP dst, indOffset8Narrow mem)
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6547 %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6548 predicate(Universe::narrow_oop_shift() == 0);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6549 match(Set dst mem);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6550
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6551 ins_cost(110); // XXX
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6552 format %{ "leaq $dst, $mem\t# ptr off8narrow" %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6553 opcode(0x8D);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6554 ins_encode(REX_reg_mem_wide(dst, mem), OpcP, reg_mem(dst, mem));
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6555 ins_pipe(ialu_reg_reg_fat);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6556 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6557
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6558 instruct leaP32Narrow(rRegP dst, indOffset32Narrow mem)
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6559 %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6560 predicate(Universe::narrow_oop_shift() == 0);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6561 match(Set dst mem);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6562
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6563 ins_cost(110);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6564 format %{ "leaq $dst, $mem\t# ptr off32narrow" %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6565 opcode(0x8D);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6566 ins_encode(REX_reg_mem_wide(dst, mem), OpcP, reg_mem(dst, mem));
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6567 ins_pipe(ialu_reg_reg_fat);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6568 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6569
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6570 instruct leaPIdxOffNarrow(rRegP dst, indIndexOffsetNarrow mem)
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6571 %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6572 predicate(Universe::narrow_oop_shift() == 0);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6573 match(Set dst mem);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6574
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6575 ins_cost(110);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6576 format %{ "leaq $dst, $mem\t# ptr idxoffnarrow" %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6577 opcode(0x8D);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6578 ins_encode(REX_reg_mem_wide(dst, mem), OpcP, reg_mem(dst, mem));
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6579 ins_pipe(ialu_reg_reg_fat);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6580 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6581
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6582 instruct leaPIdxScaleNarrow(rRegP dst, indIndexScaleNarrow mem)
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6583 %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6584 predicate(Universe::narrow_oop_shift() == 0);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6585 match(Set dst mem);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6586
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6587 ins_cost(110);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6588 format %{ "leaq $dst, $mem\t# ptr idxscalenarrow" %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6589 opcode(0x8D);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6590 ins_encode(REX_reg_mem_wide(dst, mem), OpcP, reg_mem(dst, mem));
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6591 ins_pipe(ialu_reg_reg_fat);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6592 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6593
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6594 instruct leaPIdxScaleOffNarrow(rRegP dst, indIndexScaleOffsetNarrow mem)
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6595 %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6596 predicate(Universe::narrow_oop_shift() == 0);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6597 match(Set dst mem);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6598
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6599 ins_cost(110);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6600 format %{ "leaq $dst, $mem\t# ptr idxscaleoffnarrow" %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6601 opcode(0x8D);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6602 ins_encode(REX_reg_mem_wide(dst, mem), OpcP, reg_mem(dst, mem));
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6603 ins_pipe(ialu_reg_reg_fat);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6604 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6605
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6606 instruct leaPPosIdxScaleOffNarrow(rRegP dst, indPosIndexScaleOffsetNarrow mem)
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6607 %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6608 predicate(Universe::narrow_oop_shift() == 0);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6609 match(Set dst mem);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6610
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6611 ins_cost(110);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6612 format %{ "leaq $dst, $mem\t# ptr posidxscaleoffnarrow" %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6613 opcode(0x8D);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6614 ins_encode(REX_reg_mem_wide(dst, mem), OpcP, reg_mem(dst, mem));
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6615 ins_pipe(ialu_reg_reg_fat);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6616 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6617
0
a61af66fc99e Initial load
duke
parents:
diff changeset
6618 instruct loadConI(rRegI dst, immI src)
a61af66fc99e Initial load
duke
parents:
diff changeset
6619 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6620 match(Set dst src);
a61af66fc99e Initial load
duke
parents:
diff changeset
6621
a61af66fc99e Initial load
duke
parents:
diff changeset
6622 format %{ "movl $dst, $src\t# int" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6623 ins_encode(load_immI(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
6624 ins_pipe(ialu_reg_fat); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
6625 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6626
a61af66fc99e Initial load
duke
parents:
diff changeset
6627 instruct loadConI0(rRegI dst, immI0 src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
6628 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6629 match(Set dst src);
a61af66fc99e Initial load
duke
parents:
diff changeset
6630 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
6631
a61af66fc99e Initial load
duke
parents:
diff changeset
6632 ins_cost(50);
a61af66fc99e Initial load
duke
parents:
diff changeset
6633 format %{ "xorl $dst, $dst\t# int" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6634 opcode(0x33); /* + rd */
a61af66fc99e Initial load
duke
parents:
diff changeset
6635 ins_encode(REX_reg_reg(dst, dst), OpcP, reg_reg(dst, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
6636 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
6637 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6638
a61af66fc99e Initial load
duke
parents:
diff changeset
6639 instruct loadConL(rRegL dst, immL src)
a61af66fc99e Initial load
duke
parents:
diff changeset
6640 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6641 match(Set dst src);
a61af66fc99e Initial load
duke
parents:
diff changeset
6642
a61af66fc99e Initial load
duke
parents:
diff changeset
6643 ins_cost(150);
a61af66fc99e Initial load
duke
parents:
diff changeset
6644 format %{ "movq $dst, $src\t# long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6645 ins_encode(load_immL(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
6646 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
6647 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6648
a61af66fc99e Initial load
duke
parents:
diff changeset
6649 instruct loadConL0(rRegL dst, immL0 src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
6650 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6651 match(Set dst src);
a61af66fc99e Initial load
duke
parents:
diff changeset
6652 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
6653
a61af66fc99e Initial load
duke
parents:
diff changeset
6654 ins_cost(50);
a61af66fc99e Initial load
duke
parents:
diff changeset
6655 format %{ "xorl $dst, $dst\t# long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6656 opcode(0x33); /* + rd */
a61af66fc99e Initial load
duke
parents:
diff changeset
6657 ins_encode(REX_reg_reg(dst, dst), OpcP, reg_reg(dst, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
6658 ins_pipe(ialu_reg); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
6659 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6660
a61af66fc99e Initial load
duke
parents:
diff changeset
6661 instruct loadConUL32(rRegL dst, immUL32 src)
a61af66fc99e Initial load
duke
parents:
diff changeset
6662 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6663 match(Set dst src);
a61af66fc99e Initial load
duke
parents:
diff changeset
6664
a61af66fc99e Initial load
duke
parents:
diff changeset
6665 ins_cost(60);
a61af66fc99e Initial load
duke
parents:
diff changeset
6666 format %{ "movl $dst, $src\t# long (unsigned 32-bit)" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6667 ins_encode(load_immUL32(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
6668 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
6669 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6670
a61af66fc99e Initial load
duke
parents:
diff changeset
6671 instruct loadConL32(rRegL dst, immL32 src)
a61af66fc99e Initial load
duke
parents:
diff changeset
6672 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6673 match(Set dst src);
a61af66fc99e Initial load
duke
parents:
diff changeset
6674
a61af66fc99e Initial load
duke
parents:
diff changeset
6675 ins_cost(70);
a61af66fc99e Initial load
duke
parents:
diff changeset
6676 format %{ "movq $dst, $src\t# long (32-bit)" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6677 ins_encode(load_immL32(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
6678 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
6679 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6680
a61af66fc99e Initial load
duke
parents:
diff changeset
6681 instruct loadConP(rRegP dst, immP src)
a61af66fc99e Initial load
duke
parents:
diff changeset
6682 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6683 match(Set dst src);
a61af66fc99e Initial load
duke
parents:
diff changeset
6684
a61af66fc99e Initial load
duke
parents:
diff changeset
6685 format %{ "movq $dst, $src\t# ptr" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6686 ins_encode(load_immP(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
6687 ins_pipe(ialu_reg_fat); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
6688 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6689
a61af66fc99e Initial load
duke
parents:
diff changeset
6690 instruct loadConP0(rRegP dst, immP0 src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
6691 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6692 match(Set dst src);
a61af66fc99e Initial load
duke
parents:
diff changeset
6693 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
6694
a61af66fc99e Initial load
duke
parents:
diff changeset
6695 ins_cost(50);
a61af66fc99e Initial load
duke
parents:
diff changeset
6696 format %{ "xorl $dst, $dst\t# ptr" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6697 opcode(0x33); /* + rd */
a61af66fc99e Initial load
duke
parents:
diff changeset
6698 ins_encode(REX_reg_reg(dst, dst), OpcP, reg_reg(dst, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
6699 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
6700 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6701
a61af66fc99e Initial load
duke
parents:
diff changeset
6702 instruct loadConP31(rRegP dst, immP31 src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
6703 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6704 match(Set dst src);
a61af66fc99e Initial load
duke
parents:
diff changeset
6705 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
6706
a61af66fc99e Initial load
duke
parents:
diff changeset
6707 ins_cost(60);
a61af66fc99e Initial load
duke
parents:
diff changeset
6708 format %{ "movl $dst, $src\t# ptr (positive 32-bit)" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6709 ins_encode(load_immP31(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
6710 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
6711 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6712
a61af66fc99e Initial load
duke
parents:
diff changeset
6713 instruct loadConF(regF dst, immF src)
a61af66fc99e Initial load
duke
parents:
diff changeset
6714 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6715 match(Set dst src);
a61af66fc99e Initial load
duke
parents:
diff changeset
6716 ins_cost(125);
a61af66fc99e Initial load
duke
parents:
diff changeset
6717
a61af66fc99e Initial load
duke
parents:
diff changeset
6718 format %{ "movss $dst, [$src]" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6719 ins_encode(load_conF(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
6720 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
6721 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6722
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
6723 instruct loadConN0(rRegN dst, immN0 src, rFlagsReg cr) %{
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
6724 match(Set dst src);
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
6725 effect(KILL cr);
124
b130b98db9cf 6689060: Escape Analysis does not work with Compressed Oops
kvn
parents: 113
diff changeset
6726 format %{ "xorq $dst, $src\t# compressed NULL ptr" %}
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
6727 ins_encode %{
642
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6728 __ xorq($dst$$Register, $dst$$Register);
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
6729 %}
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
6730 ins_pipe(ialu_reg);
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
6731 %}
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
6732
164
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
6733 instruct loadConN(rRegN dst, immN src) %{
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
6734 match(Set dst src);
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
6735
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
6736 ins_cost(125);
164
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
6737 format %{ "movl $dst, $src\t# compressed ptr" %}
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
6738 ins_encode %{
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
6739 address con = (address)$src$$constant;
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
6740 if (con == NULL) {
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
6741 ShouldNotReachHere();
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
6742 } else {
642
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6743 __ set_narrow_oop($dst$$Register, (jobject)$src$$constant);
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
6744 }
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
6745 %}
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
6746 ins_pipe(ialu_reg_fat); // XXX
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
6747 %}
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
6748
0
a61af66fc99e Initial load
duke
parents:
diff changeset
6749 instruct loadConF0(regF dst, immF0 src)
a61af66fc99e Initial load
duke
parents:
diff changeset
6750 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6751 match(Set dst src);
a61af66fc99e Initial load
duke
parents:
diff changeset
6752 ins_cost(100);
a61af66fc99e Initial load
duke
parents:
diff changeset
6753
a61af66fc99e Initial load
duke
parents:
diff changeset
6754 format %{ "xorps $dst, $dst\t# float 0.0" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6755 opcode(0x0F, 0x57);
a61af66fc99e Initial load
duke
parents:
diff changeset
6756 ins_encode(REX_reg_reg(dst, dst), OpcP, OpcS, reg_reg(dst, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
6757 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
6758 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6759
a61af66fc99e Initial load
duke
parents:
diff changeset
6760 // Use the same format since predicate() can not be used here.
a61af66fc99e Initial load
duke
parents:
diff changeset
6761 instruct loadConD(regD dst, immD src)
a61af66fc99e Initial load
duke
parents:
diff changeset
6762 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6763 match(Set dst src);
a61af66fc99e Initial load
duke
parents:
diff changeset
6764 ins_cost(125);
a61af66fc99e Initial load
duke
parents:
diff changeset
6765
a61af66fc99e Initial load
duke
parents:
diff changeset
6766 format %{ "movsd $dst, [$src]" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6767 ins_encode(load_conD(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
6768 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
6769 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6770
a61af66fc99e Initial load
duke
parents:
diff changeset
6771 instruct loadConD0(regD dst, immD0 src)
a61af66fc99e Initial load
duke
parents:
diff changeset
6772 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6773 match(Set dst src);
a61af66fc99e Initial load
duke
parents:
diff changeset
6774 ins_cost(100);
a61af66fc99e Initial load
duke
parents:
diff changeset
6775
a61af66fc99e Initial load
duke
parents:
diff changeset
6776 format %{ "xorpd $dst, $dst\t# double 0.0" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6777 opcode(0x66, 0x0F, 0x57);
a61af66fc99e Initial load
duke
parents:
diff changeset
6778 ins_encode(OpcP, REX_reg_reg(dst, dst), OpcS, OpcT, reg_reg(dst, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
6779 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
6780 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6781
a61af66fc99e Initial load
duke
parents:
diff changeset
6782 instruct loadSSI(rRegI dst, stackSlotI src)
a61af66fc99e Initial load
duke
parents:
diff changeset
6783 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6784 match(Set dst src);
a61af66fc99e Initial load
duke
parents:
diff changeset
6785
a61af66fc99e Initial load
duke
parents:
diff changeset
6786 ins_cost(125);
a61af66fc99e Initial load
duke
parents:
diff changeset
6787 format %{ "movl $dst, $src\t# int stk" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6788 opcode(0x8B);
a61af66fc99e Initial load
duke
parents:
diff changeset
6789 ins_encode(REX_reg_mem(dst, src), OpcP, reg_mem(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
6790 ins_pipe(ialu_reg_mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
6791 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6792
a61af66fc99e Initial load
duke
parents:
diff changeset
6793 instruct loadSSL(rRegL dst, stackSlotL src)
a61af66fc99e Initial load
duke
parents:
diff changeset
6794 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6795 match(Set dst src);
a61af66fc99e Initial load
duke
parents:
diff changeset
6796
a61af66fc99e Initial load
duke
parents:
diff changeset
6797 ins_cost(125);
a61af66fc99e Initial load
duke
parents:
diff changeset
6798 format %{ "movq $dst, $src\t# long stk" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6799 opcode(0x8B);
a61af66fc99e Initial load
duke
parents:
diff changeset
6800 ins_encode(REX_reg_mem_wide(dst, src), OpcP, reg_mem(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
6801 ins_pipe(ialu_reg_mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
6802 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6803
a61af66fc99e Initial load
duke
parents:
diff changeset
6804 instruct loadSSP(rRegP dst, stackSlotP src)
a61af66fc99e Initial load
duke
parents:
diff changeset
6805 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6806 match(Set dst src);
a61af66fc99e Initial load
duke
parents:
diff changeset
6807
a61af66fc99e Initial load
duke
parents:
diff changeset
6808 ins_cost(125);
a61af66fc99e Initial load
duke
parents:
diff changeset
6809 format %{ "movq $dst, $src\t# ptr stk" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6810 opcode(0x8B);
a61af66fc99e Initial load
duke
parents:
diff changeset
6811 ins_encode(REX_reg_mem_wide(dst, src), OpcP, reg_mem(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
6812 ins_pipe(ialu_reg_mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
6813 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6814
a61af66fc99e Initial load
duke
parents:
diff changeset
6815 instruct loadSSF(regF dst, stackSlotF src)
a61af66fc99e Initial load
duke
parents:
diff changeset
6816 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6817 match(Set dst src);
a61af66fc99e Initial load
duke
parents:
diff changeset
6818
a61af66fc99e Initial load
duke
parents:
diff changeset
6819 ins_cost(125);
a61af66fc99e Initial load
duke
parents:
diff changeset
6820 format %{ "movss $dst, $src\t# float stk" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6821 opcode(0xF3, 0x0F, 0x10);
a61af66fc99e Initial load
duke
parents:
diff changeset
6822 ins_encode(OpcP, REX_reg_mem(dst, src), OpcS, OpcT, reg_mem(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
6823 ins_pipe(pipe_slow); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
6824 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6825
a61af66fc99e Initial load
duke
parents:
diff changeset
6826 // Use the same format since predicate() can not be used here.
a61af66fc99e Initial load
duke
parents:
diff changeset
6827 instruct loadSSD(regD dst, stackSlotD src)
a61af66fc99e Initial load
duke
parents:
diff changeset
6828 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6829 match(Set dst src);
a61af66fc99e Initial load
duke
parents:
diff changeset
6830
a61af66fc99e Initial load
duke
parents:
diff changeset
6831 ins_cost(125);
a61af66fc99e Initial load
duke
parents:
diff changeset
6832 format %{ "movsd $dst, $src\t# double stk" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6833 ins_encode %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6834 __ movdbl($dst$$XMMRegister, Address(rsp, $src$$disp));
a61af66fc99e Initial load
duke
parents:
diff changeset
6835 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6836 ins_pipe(pipe_slow); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
6837 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6838
a61af66fc99e Initial load
duke
parents:
diff changeset
6839 // Prefetch instructions.
a61af66fc99e Initial load
duke
parents:
diff changeset
6840 // Must be safe to execute with invalid address (cannot fault).
a61af66fc99e Initial load
duke
parents:
diff changeset
6841
a61af66fc99e Initial load
duke
parents:
diff changeset
6842 instruct prefetchr( memory mem ) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6843 predicate(ReadPrefetchInstr==3);
a61af66fc99e Initial load
duke
parents:
diff changeset
6844 match(PrefetchRead mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
6845 ins_cost(125);
a61af66fc99e Initial load
duke
parents:
diff changeset
6846
a61af66fc99e Initial load
duke
parents:
diff changeset
6847 format %{ "PREFETCHR $mem\t# Prefetch into level 1 cache" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6848 opcode(0x0F, 0x0D); /* Opcode 0F 0D /0 */
a61af66fc99e Initial load
duke
parents:
diff changeset
6849 ins_encode(REX_mem(mem), OpcP, OpcS, RM_opc_mem(0x00, mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
6850 ins_pipe(ialu_mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
6851 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6852
a61af66fc99e Initial load
duke
parents:
diff changeset
6853 instruct prefetchrNTA( memory mem ) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6854 predicate(ReadPrefetchInstr==0);
a61af66fc99e Initial load
duke
parents:
diff changeset
6855 match(PrefetchRead mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
6856 ins_cost(125);
a61af66fc99e Initial load
duke
parents:
diff changeset
6857
a61af66fc99e Initial load
duke
parents:
diff changeset
6858 format %{ "PREFETCHNTA $mem\t# Prefetch into non-temporal cache for read" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6859 opcode(0x0F, 0x18); /* Opcode 0F 18 /0 */
a61af66fc99e Initial load
duke
parents:
diff changeset
6860 ins_encode(REX_mem(mem), OpcP, OpcS, RM_opc_mem(0x00, mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
6861 ins_pipe(ialu_mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
6862 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6863
a61af66fc99e Initial load
duke
parents:
diff changeset
6864 instruct prefetchrT0( memory mem ) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6865 predicate(ReadPrefetchInstr==1);
a61af66fc99e Initial load
duke
parents:
diff changeset
6866 match(PrefetchRead mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
6867 ins_cost(125);
a61af66fc99e Initial load
duke
parents:
diff changeset
6868
a61af66fc99e Initial load
duke
parents:
diff changeset
6869 format %{ "PREFETCHT0 $mem\t# prefetch into L1 and L2 caches for read" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6870 opcode(0x0F, 0x18); /* Opcode 0F 18 /1 */
a61af66fc99e Initial load
duke
parents:
diff changeset
6871 ins_encode(REX_mem(mem), OpcP, OpcS, RM_opc_mem(0x01, mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
6872 ins_pipe(ialu_mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
6873 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6874
a61af66fc99e Initial load
duke
parents:
diff changeset
6875 instruct prefetchrT2( memory mem ) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6876 predicate(ReadPrefetchInstr==2);
a61af66fc99e Initial load
duke
parents:
diff changeset
6877 match(PrefetchRead mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
6878 ins_cost(125);
a61af66fc99e Initial load
duke
parents:
diff changeset
6879
a61af66fc99e Initial load
duke
parents:
diff changeset
6880 format %{ "PREFETCHT2 $mem\t# prefetch into L2 caches for read" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6881 opcode(0x0F, 0x18); /* Opcode 0F 18 /3 */
a61af66fc99e Initial load
duke
parents:
diff changeset
6882 ins_encode(REX_mem(mem), OpcP, OpcS, RM_opc_mem(0x03, mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
6883 ins_pipe(ialu_mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
6884 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6885
a61af66fc99e Initial load
duke
parents:
diff changeset
6886 instruct prefetchw( memory mem ) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6887 predicate(AllocatePrefetchInstr==3);
a61af66fc99e Initial load
duke
parents:
diff changeset
6888 match(PrefetchWrite mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
6889 ins_cost(125);
a61af66fc99e Initial load
duke
parents:
diff changeset
6890
a61af66fc99e Initial load
duke
parents:
diff changeset
6891 format %{ "PREFETCHW $mem\t# Prefetch into level 1 cache and mark modified" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6892 opcode(0x0F, 0x0D); /* Opcode 0F 0D /1 */
a61af66fc99e Initial load
duke
parents:
diff changeset
6893 ins_encode(REX_mem(mem), OpcP, OpcS, RM_opc_mem(0x01, mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
6894 ins_pipe(ialu_mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
6895 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6896
a61af66fc99e Initial load
duke
parents:
diff changeset
6897 instruct prefetchwNTA( memory mem ) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6898 predicate(AllocatePrefetchInstr==0);
a61af66fc99e Initial load
duke
parents:
diff changeset
6899 match(PrefetchWrite mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
6900 ins_cost(125);
a61af66fc99e Initial load
duke
parents:
diff changeset
6901
a61af66fc99e Initial load
duke
parents:
diff changeset
6902 format %{ "PREFETCHNTA $mem\t# Prefetch to non-temporal cache for write" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6903 opcode(0x0F, 0x18); /* Opcode 0F 18 /0 */
a61af66fc99e Initial load
duke
parents:
diff changeset
6904 ins_encode(REX_mem(mem), OpcP, OpcS, RM_opc_mem(0x00, mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
6905 ins_pipe(ialu_mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
6906 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6907
a61af66fc99e Initial load
duke
parents:
diff changeset
6908 instruct prefetchwT0( memory mem ) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6909 predicate(AllocatePrefetchInstr==1);
a61af66fc99e Initial load
duke
parents:
diff changeset
6910 match(PrefetchWrite mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
6911 ins_cost(125);
a61af66fc99e Initial load
duke
parents:
diff changeset
6912
a61af66fc99e Initial load
duke
parents:
diff changeset
6913 format %{ "PREFETCHT0 $mem\t# Prefetch to level 1 and 2 caches for write" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6914 opcode(0x0F, 0x18); /* Opcode 0F 18 /1 */
a61af66fc99e Initial load
duke
parents:
diff changeset
6915 ins_encode(REX_mem(mem), OpcP, OpcS, RM_opc_mem(0x01, mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
6916 ins_pipe(ialu_mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
6917 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6918
a61af66fc99e Initial load
duke
parents:
diff changeset
6919 instruct prefetchwT2( memory mem ) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6920 predicate(AllocatePrefetchInstr==2);
a61af66fc99e Initial load
duke
parents:
diff changeset
6921 match(PrefetchWrite mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
6922 ins_cost(125);
a61af66fc99e Initial load
duke
parents:
diff changeset
6923
a61af66fc99e Initial load
duke
parents:
diff changeset
6924 format %{ "PREFETCHT2 $mem\t# Prefetch to level 2 cache for write" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6925 opcode(0x0F, 0x18); /* Opcode 0F 18 /3 */
a61af66fc99e Initial load
duke
parents:
diff changeset
6926 ins_encode(REX_mem(mem), OpcP, OpcS, RM_opc_mem(0x03, mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
6927 ins_pipe(ialu_mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
6928 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6929
a61af66fc99e Initial load
duke
parents:
diff changeset
6930 //----------Store Instructions-------------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
6931
a61af66fc99e Initial load
duke
parents:
diff changeset
6932 // Store Byte
a61af66fc99e Initial load
duke
parents:
diff changeset
6933 instruct storeB(memory mem, rRegI src)
a61af66fc99e Initial load
duke
parents:
diff changeset
6934 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6935 match(Set mem (StoreB mem src));
a61af66fc99e Initial load
duke
parents:
diff changeset
6936
a61af66fc99e Initial load
duke
parents:
diff changeset
6937 ins_cost(125); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
6938 format %{ "movb $mem, $src\t# byte" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6939 opcode(0x88);
a61af66fc99e Initial load
duke
parents:
diff changeset
6940 ins_encode(REX_breg_mem(src, mem), OpcP, reg_mem(src, mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
6941 ins_pipe(ialu_mem_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
6942 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6943
a61af66fc99e Initial load
duke
parents:
diff changeset
6944 // Store Char/Short
a61af66fc99e Initial load
duke
parents:
diff changeset
6945 instruct storeC(memory mem, rRegI src)
a61af66fc99e Initial load
duke
parents:
diff changeset
6946 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6947 match(Set mem (StoreC mem src));
a61af66fc99e Initial load
duke
parents:
diff changeset
6948
a61af66fc99e Initial load
duke
parents:
diff changeset
6949 ins_cost(125); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
6950 format %{ "movw $mem, $src\t# char/short" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6951 opcode(0x89);
a61af66fc99e Initial load
duke
parents:
diff changeset
6952 ins_encode(SizePrefix, REX_reg_mem(src, mem), OpcP, reg_mem(src, mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
6953 ins_pipe(ialu_mem_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
6954 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6955
a61af66fc99e Initial load
duke
parents:
diff changeset
6956 // Store Integer
a61af66fc99e Initial load
duke
parents:
diff changeset
6957 instruct storeI(memory mem, rRegI src)
a61af66fc99e Initial load
duke
parents:
diff changeset
6958 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6959 match(Set mem (StoreI mem src));
a61af66fc99e Initial load
duke
parents:
diff changeset
6960
a61af66fc99e Initial load
duke
parents:
diff changeset
6961 ins_cost(125); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
6962 format %{ "movl $mem, $src\t# int" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6963 opcode(0x89);
a61af66fc99e Initial load
duke
parents:
diff changeset
6964 ins_encode(REX_reg_mem(src, mem), OpcP, reg_mem(src, mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
6965 ins_pipe(ialu_mem_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
6966 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6967
a61af66fc99e Initial load
duke
parents:
diff changeset
6968 // Store Long
a61af66fc99e Initial load
duke
parents:
diff changeset
6969 instruct storeL(memory mem, rRegL src)
a61af66fc99e Initial load
duke
parents:
diff changeset
6970 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6971 match(Set mem (StoreL mem src));
a61af66fc99e Initial load
duke
parents:
diff changeset
6972
a61af66fc99e Initial load
duke
parents:
diff changeset
6973 ins_cost(125); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
6974 format %{ "movq $mem, $src\t# long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6975 opcode(0x89);
a61af66fc99e Initial load
duke
parents:
diff changeset
6976 ins_encode(REX_reg_mem_wide(src, mem), OpcP, reg_mem(src, mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
6977 ins_pipe(ialu_mem_reg); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
6978 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6979
a61af66fc99e Initial load
duke
parents:
diff changeset
6980 // Store Pointer
a61af66fc99e Initial load
duke
parents:
diff changeset
6981 instruct storeP(memory mem, any_RegP src)
a61af66fc99e Initial load
duke
parents:
diff changeset
6982 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
6983 match(Set mem (StoreP mem src));
a61af66fc99e Initial load
duke
parents:
diff changeset
6984
a61af66fc99e Initial load
duke
parents:
diff changeset
6985 ins_cost(125); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
6986 format %{ "movq $mem, $src\t# ptr" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6987 opcode(0x89);
a61af66fc99e Initial load
duke
parents:
diff changeset
6988 ins_encode(REX_reg_mem_wide(src, mem), OpcP, reg_mem(src, mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
6989 ins_pipe(ialu_mem_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
6990 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
6991
642
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6992 instruct storeImmP0(memory mem, immP0 zero)
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6993 %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6994 predicate(UseCompressedOops && (Universe::narrow_oop_base() == NULL));
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6995 match(Set mem (StoreP mem zero));
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6996
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6997 ins_cost(125); // XXX
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6998 format %{ "movq $mem, R12\t# ptr (R12_heapbase==0)" %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
6999 ins_encode %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7000 __ movq($mem$$Address, r12);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7001 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7002 ins_pipe(ialu_mem_reg);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7003 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7004
0
a61af66fc99e Initial load
duke
parents:
diff changeset
7005 // Store NULL Pointer, mark word, or other simple pointer constant.
a61af66fc99e Initial load
duke
parents:
diff changeset
7006 instruct storeImmP(memory mem, immP31 src)
a61af66fc99e Initial load
duke
parents:
diff changeset
7007 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
7008 match(Set mem (StoreP mem src));
a61af66fc99e Initial load
duke
parents:
diff changeset
7009
642
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7010 ins_cost(150); // XXX
0
a61af66fc99e Initial load
duke
parents:
diff changeset
7011 format %{ "movq $mem, $src\t# ptr" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7012 opcode(0xC7); /* C7 /0 */
a61af66fc99e Initial load
duke
parents:
diff changeset
7013 ins_encode(REX_mem_wide(mem), OpcP, RM_opc_mem(0x00, mem), Con32(src));
a61af66fc99e Initial load
duke
parents:
diff changeset
7014 ins_pipe(ialu_mem_imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
7015 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7016
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
7017 // Store Compressed Pointer
163
885ed790ecf0 6695810: null oop passed to encode_heap_oop_not_null
kvn
parents: 145
diff changeset
7018 instruct storeN(memory mem, rRegN src)
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
7019 %{
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
7020 match(Set mem (StoreN mem src));
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
7021
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
7022 ins_cost(125); // XXX
164
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
7023 format %{ "movl $mem, $src\t# compressed ptr" %}
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
7024 ins_encode %{
642
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7025 __ movl($mem$$Address, $src$$Register);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7026 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7027 ins_pipe(ialu_mem_reg);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7028 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7029
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7030 instruct storeImmN0(memory mem, immN0 zero)
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7031 %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7032 predicate(Universe::narrow_oop_base() == NULL);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7033 match(Set mem (StoreN mem zero));
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7034
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7035 ins_cost(125); // XXX
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7036 format %{ "movl $mem, R12\t# compressed ptr (R12_heapbase==0)" %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7037 ins_encode %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7038 __ movl($mem$$Address, r12);
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
7039 %}
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
7040 ins_pipe(ialu_mem_reg);
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
7041 %}
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
7042
642
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7043 instruct storeImmN(memory mem, immN src)
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7044 %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7045 match(Set mem (StoreN mem src));
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7046
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7047 ins_cost(150); // XXX
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7048 format %{ "movl $mem, $src\t# compressed ptr" %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7049 ins_encode %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7050 address con = (address)$src$$constant;
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7051 if (con == NULL) {
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7052 __ movl($mem$$Address, (int32_t)0);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7053 } else {
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7054 __ set_narrow_oop($mem$$Address, (jobject)$src$$constant);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7055 }
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7056 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7057 ins_pipe(ialu_mem_imm);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7058 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7059
0
a61af66fc99e Initial load
duke
parents:
diff changeset
7060 // Store Integer Immediate
642
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7061 instruct storeImmI0(memory mem, immI0 zero)
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7062 %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7063 predicate(UseCompressedOops && (Universe::narrow_oop_base() == NULL));
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7064 match(Set mem (StoreI mem zero));
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7065
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7066 ins_cost(125); // XXX
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7067 format %{ "movl $mem, R12\t# int (R12_heapbase==0)" %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7068 ins_encode %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7069 __ movl($mem$$Address, r12);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7070 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7071 ins_pipe(ialu_mem_reg);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7072 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7073
0
a61af66fc99e Initial load
duke
parents:
diff changeset
7074 instruct storeImmI(memory mem, immI src)
a61af66fc99e Initial load
duke
parents:
diff changeset
7075 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
7076 match(Set mem (StoreI mem src));
a61af66fc99e Initial load
duke
parents:
diff changeset
7077
a61af66fc99e Initial load
duke
parents:
diff changeset
7078 ins_cost(150);
a61af66fc99e Initial load
duke
parents:
diff changeset
7079 format %{ "movl $mem, $src\t# int" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7080 opcode(0xC7); /* C7 /0 */
a61af66fc99e Initial load
duke
parents:
diff changeset
7081 ins_encode(REX_mem(mem), OpcP, RM_opc_mem(0x00, mem), Con32(src));
a61af66fc99e Initial load
duke
parents:
diff changeset
7082 ins_pipe(ialu_mem_imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
7083 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7084
a61af66fc99e Initial load
duke
parents:
diff changeset
7085 // Store Long Immediate
642
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7086 instruct storeImmL0(memory mem, immL0 zero)
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7087 %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7088 predicate(UseCompressedOops && (Universe::narrow_oop_base() == NULL));
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7089 match(Set mem (StoreL mem zero));
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7090
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7091 ins_cost(125); // XXX
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7092 format %{ "movq $mem, R12\t# long (R12_heapbase==0)" %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7093 ins_encode %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7094 __ movq($mem$$Address, r12);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7095 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7096 ins_pipe(ialu_mem_reg);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7097 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7098
0
a61af66fc99e Initial load
duke
parents:
diff changeset
7099 instruct storeImmL(memory mem, immL32 src)
a61af66fc99e Initial load
duke
parents:
diff changeset
7100 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
7101 match(Set mem (StoreL mem src));
a61af66fc99e Initial load
duke
parents:
diff changeset
7102
a61af66fc99e Initial load
duke
parents:
diff changeset
7103 ins_cost(150);
a61af66fc99e Initial load
duke
parents:
diff changeset
7104 format %{ "movq $mem, $src\t# long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7105 opcode(0xC7); /* C7 /0 */
a61af66fc99e Initial load
duke
parents:
diff changeset
7106 ins_encode(REX_mem_wide(mem), OpcP, RM_opc_mem(0x00, mem), Con32(src));
a61af66fc99e Initial load
duke
parents:
diff changeset
7107 ins_pipe(ialu_mem_imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
7108 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7109
a61af66fc99e Initial load
duke
parents:
diff changeset
7110 // Store Short/Char Immediate
642
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7111 instruct storeImmC0(memory mem, immI0 zero)
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7112 %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7113 predicate(UseCompressedOops && (Universe::narrow_oop_base() == NULL));
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7114 match(Set mem (StoreC mem zero));
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7115
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7116 ins_cost(125); // XXX
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7117 format %{ "movw $mem, R12\t# short/char (R12_heapbase==0)" %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7118 ins_encode %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7119 __ movw($mem$$Address, r12);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7120 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7121 ins_pipe(ialu_mem_reg);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7122 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7123
0
a61af66fc99e Initial load
duke
parents:
diff changeset
7124 instruct storeImmI16(memory mem, immI16 src)
a61af66fc99e Initial load
duke
parents:
diff changeset
7125 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
7126 predicate(UseStoreImmI16);
a61af66fc99e Initial load
duke
parents:
diff changeset
7127 match(Set mem (StoreC mem src));
a61af66fc99e Initial load
duke
parents:
diff changeset
7128
a61af66fc99e Initial load
duke
parents:
diff changeset
7129 ins_cost(150);
a61af66fc99e Initial load
duke
parents:
diff changeset
7130 format %{ "movw $mem, $src\t# short/char" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7131 opcode(0xC7); /* C7 /0 Same as 32 store immediate with prefix */
a61af66fc99e Initial load
duke
parents:
diff changeset
7132 ins_encode(SizePrefix, REX_mem(mem), OpcP, RM_opc_mem(0x00, mem),Con16(src));
a61af66fc99e Initial load
duke
parents:
diff changeset
7133 ins_pipe(ialu_mem_imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
7134 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7135
a61af66fc99e Initial load
duke
parents:
diff changeset
7136 // Store Byte Immediate
642
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7137 instruct storeImmB0(memory mem, immI0 zero)
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7138 %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7139 predicate(UseCompressedOops && (Universe::narrow_oop_base() == NULL));
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7140 match(Set mem (StoreB mem zero));
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7141
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7142 ins_cost(125); // XXX
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7143 format %{ "movb $mem, R12\t# short/char (R12_heapbase==0)" %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7144 ins_encode %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7145 __ movb($mem$$Address, r12);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7146 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7147 ins_pipe(ialu_mem_reg);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7148 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7149
0
a61af66fc99e Initial load
duke
parents:
diff changeset
7150 instruct storeImmB(memory mem, immI8 src)
a61af66fc99e Initial load
duke
parents:
diff changeset
7151 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
7152 match(Set mem (StoreB mem src));
a61af66fc99e Initial load
duke
parents:
diff changeset
7153
a61af66fc99e Initial load
duke
parents:
diff changeset
7154 ins_cost(150); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
7155 format %{ "movb $mem, $src\t# byte" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7156 opcode(0xC6); /* C6 /0 */
a61af66fc99e Initial load
duke
parents:
diff changeset
7157 ins_encode(REX_mem(mem), OpcP, RM_opc_mem(0x00, mem), Con8or32(src));
a61af66fc99e Initial load
duke
parents:
diff changeset
7158 ins_pipe(ialu_mem_imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
7159 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7160
a61af66fc99e Initial load
duke
parents:
diff changeset
7161 // Store Aligned Packed Byte XMM register to memory
a61af66fc99e Initial load
duke
parents:
diff changeset
7162 instruct storeA8B(memory mem, regD src) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
7163 match(Set mem (Store8B mem src));
a61af66fc99e Initial load
duke
parents:
diff changeset
7164 ins_cost(145);
a61af66fc99e Initial load
duke
parents:
diff changeset
7165 format %{ "MOVQ $mem,$src\t! packed8B" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7166 ins_encode( movq_st(mem, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
7167 ins_pipe( pipe_slow );
a61af66fc99e Initial load
duke
parents:
diff changeset
7168 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7169
a61af66fc99e Initial load
duke
parents:
diff changeset
7170 // Store Aligned Packed Char/Short XMM register to memory
a61af66fc99e Initial load
duke
parents:
diff changeset
7171 instruct storeA4C(memory mem, regD src) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
7172 match(Set mem (Store4C mem src));
a61af66fc99e Initial load
duke
parents:
diff changeset
7173 ins_cost(145);
a61af66fc99e Initial load
duke
parents:
diff changeset
7174 format %{ "MOVQ $mem,$src\t! packed4C" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7175 ins_encode( movq_st(mem, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
7176 ins_pipe( pipe_slow );
a61af66fc99e Initial load
duke
parents:
diff changeset
7177 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7178
a61af66fc99e Initial load
duke
parents:
diff changeset
7179 // Store Aligned Packed Integer XMM register to memory
a61af66fc99e Initial load
duke
parents:
diff changeset
7180 instruct storeA2I(memory mem, regD src) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
7181 match(Set mem (Store2I mem src));
a61af66fc99e Initial load
duke
parents:
diff changeset
7182 ins_cost(145);
a61af66fc99e Initial load
duke
parents:
diff changeset
7183 format %{ "MOVQ $mem,$src\t! packed2I" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7184 ins_encode( movq_st(mem, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
7185 ins_pipe( pipe_slow );
a61af66fc99e Initial load
duke
parents:
diff changeset
7186 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7187
a61af66fc99e Initial load
duke
parents:
diff changeset
7188 // Store CMS card-mark Immediate
642
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7189 instruct storeImmCM0_reg(memory mem, immI0 zero)
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7190 %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7191 predicate(UseCompressedOops && (Universe::narrow_oop_base() == NULL));
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7192 match(Set mem (StoreCM mem zero));
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7193
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7194 ins_cost(125); // XXX
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7195 format %{ "movb $mem, R12\t# CMS card-mark byte 0 (R12_heapbase==0)" %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7196 ins_encode %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7197 __ movb($mem$$Address, r12);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7198 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7199 ins_pipe(ialu_mem_reg);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7200 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7201
0
a61af66fc99e Initial load
duke
parents:
diff changeset
7202 instruct storeImmCM0(memory mem, immI0 src)
a61af66fc99e Initial load
duke
parents:
diff changeset
7203 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
7204 match(Set mem (StoreCM mem src));
a61af66fc99e Initial load
duke
parents:
diff changeset
7205
a61af66fc99e Initial load
duke
parents:
diff changeset
7206 ins_cost(150); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
7207 format %{ "movb $mem, $src\t# CMS card-mark byte 0" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7208 opcode(0xC6); /* C6 /0 */
a61af66fc99e Initial load
duke
parents:
diff changeset
7209 ins_encode(REX_mem(mem), OpcP, RM_opc_mem(0x00, mem), Con8or32(src));
a61af66fc99e Initial load
duke
parents:
diff changeset
7210 ins_pipe(ialu_mem_imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
7211 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7212
a61af66fc99e Initial load
duke
parents:
diff changeset
7213 // Store Aligned Packed Single Float XMM register to memory
a61af66fc99e Initial load
duke
parents:
diff changeset
7214 instruct storeA2F(memory mem, regD src) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
7215 match(Set mem (Store2F mem src));
a61af66fc99e Initial load
duke
parents:
diff changeset
7216 ins_cost(145);
a61af66fc99e Initial load
duke
parents:
diff changeset
7217 format %{ "MOVQ $mem,$src\t! packed2F" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7218 ins_encode( movq_st(mem, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
7219 ins_pipe( pipe_slow );
a61af66fc99e Initial load
duke
parents:
diff changeset
7220 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7221
a61af66fc99e Initial load
duke
parents:
diff changeset
7222 // Store Float
a61af66fc99e Initial load
duke
parents:
diff changeset
7223 instruct storeF(memory mem, regF src)
a61af66fc99e Initial load
duke
parents:
diff changeset
7224 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
7225 match(Set mem (StoreF mem src));
a61af66fc99e Initial load
duke
parents:
diff changeset
7226
a61af66fc99e Initial load
duke
parents:
diff changeset
7227 ins_cost(95); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
7228 format %{ "movss $mem, $src\t# float" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7229 opcode(0xF3, 0x0F, 0x11);
a61af66fc99e Initial load
duke
parents:
diff changeset
7230 ins_encode(OpcP, REX_reg_mem(src, mem), OpcS, OpcT, reg_mem(src, mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
7231 ins_pipe(pipe_slow); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
7232 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7233
a61af66fc99e Initial load
duke
parents:
diff changeset
7234 // Store immediate Float value (it is faster than store from XMM register)
642
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7235 instruct storeF0(memory mem, immF0 zero)
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7236 %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7237 predicate(UseCompressedOops && (Universe::narrow_oop_base() == NULL));
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7238 match(Set mem (StoreF mem zero));
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7239
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7240 ins_cost(25); // XXX
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7241 format %{ "movl $mem, R12\t# float 0. (R12_heapbase==0)" %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7242 ins_encode %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7243 __ movl($mem$$Address, r12);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7244 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7245 ins_pipe(ialu_mem_reg);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7246 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7247
0
a61af66fc99e Initial load
duke
parents:
diff changeset
7248 instruct storeF_imm(memory mem, immF src)
a61af66fc99e Initial load
duke
parents:
diff changeset
7249 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
7250 match(Set mem (StoreF mem src));
a61af66fc99e Initial load
duke
parents:
diff changeset
7251
a61af66fc99e Initial load
duke
parents:
diff changeset
7252 ins_cost(50);
a61af66fc99e Initial load
duke
parents:
diff changeset
7253 format %{ "movl $mem, $src\t# float" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7254 opcode(0xC7); /* C7 /0 */
a61af66fc99e Initial load
duke
parents:
diff changeset
7255 ins_encode(REX_mem(mem), OpcP, RM_opc_mem(0x00, mem), Con32F_as_bits(src));
a61af66fc99e Initial load
duke
parents:
diff changeset
7256 ins_pipe(ialu_mem_imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
7257 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7258
a61af66fc99e Initial load
duke
parents:
diff changeset
7259 // Store Double
a61af66fc99e Initial load
duke
parents:
diff changeset
7260 instruct storeD(memory mem, regD src)
a61af66fc99e Initial load
duke
parents:
diff changeset
7261 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
7262 match(Set mem (StoreD mem src));
a61af66fc99e Initial load
duke
parents:
diff changeset
7263
a61af66fc99e Initial load
duke
parents:
diff changeset
7264 ins_cost(95); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
7265 format %{ "movsd $mem, $src\t# double" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7266 opcode(0xF2, 0x0F, 0x11);
a61af66fc99e Initial load
duke
parents:
diff changeset
7267 ins_encode(OpcP, REX_reg_mem(src, mem), OpcS, OpcT, reg_mem(src, mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
7268 ins_pipe(pipe_slow); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
7269 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7270
a61af66fc99e Initial load
duke
parents:
diff changeset
7271 // Store immediate double 0.0 (it is faster than store from XMM register)
a61af66fc99e Initial load
duke
parents:
diff changeset
7272 instruct storeD0_imm(memory mem, immD0 src)
a61af66fc99e Initial load
duke
parents:
diff changeset
7273 %{
642
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7274 predicate(!UseCompressedOops || (Universe::narrow_oop_base() != NULL));
0
a61af66fc99e Initial load
duke
parents:
diff changeset
7275 match(Set mem (StoreD mem src));
a61af66fc99e Initial load
duke
parents:
diff changeset
7276
a61af66fc99e Initial load
duke
parents:
diff changeset
7277 ins_cost(50);
a61af66fc99e Initial load
duke
parents:
diff changeset
7278 format %{ "movq $mem, $src\t# double 0." %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7279 opcode(0xC7); /* C7 /0 */
a61af66fc99e Initial load
duke
parents:
diff changeset
7280 ins_encode(REX_mem_wide(mem), OpcP, RM_opc_mem(0x00, mem), Con32F_as_bits(src));
a61af66fc99e Initial load
duke
parents:
diff changeset
7281 ins_pipe(ialu_mem_imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
7282 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7283
642
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7284 instruct storeD0(memory mem, immD0 zero)
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7285 %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7286 predicate(UseCompressedOops && (Universe::narrow_oop_base() == NULL));
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7287 match(Set mem (StoreD mem zero));
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7288
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7289 ins_cost(25); // XXX
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7290 format %{ "movq $mem, R12\t# double 0. (R12_heapbase==0)" %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7291 ins_encode %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7292 __ movq($mem$$Address, r12);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7293 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7294 ins_pipe(ialu_mem_reg);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7295 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7296
0
a61af66fc99e Initial load
duke
parents:
diff changeset
7297 instruct storeSSI(stackSlotI dst, rRegI src)
a61af66fc99e Initial load
duke
parents:
diff changeset
7298 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
7299 match(Set dst src);
a61af66fc99e Initial load
duke
parents:
diff changeset
7300
a61af66fc99e Initial load
duke
parents:
diff changeset
7301 ins_cost(100);
a61af66fc99e Initial load
duke
parents:
diff changeset
7302 format %{ "movl $dst, $src\t# int stk" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7303 opcode(0x89);
a61af66fc99e Initial load
duke
parents:
diff changeset
7304 ins_encode(REX_reg_mem(src, dst), OpcP, reg_mem(src, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
7305 ins_pipe( ialu_mem_reg );
a61af66fc99e Initial load
duke
parents:
diff changeset
7306 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7307
a61af66fc99e Initial load
duke
parents:
diff changeset
7308 instruct storeSSL(stackSlotL dst, rRegL src)
a61af66fc99e Initial load
duke
parents:
diff changeset
7309 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
7310 match(Set dst src);
a61af66fc99e Initial load
duke
parents:
diff changeset
7311
a61af66fc99e Initial load
duke
parents:
diff changeset
7312 ins_cost(100);
a61af66fc99e Initial load
duke
parents:
diff changeset
7313 format %{ "movq $dst, $src\t# long stk" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7314 opcode(0x89);
a61af66fc99e Initial load
duke
parents:
diff changeset
7315 ins_encode(REX_reg_mem_wide(src, dst), OpcP, reg_mem(src, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
7316 ins_pipe(ialu_mem_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
7317 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7318
a61af66fc99e Initial load
duke
parents:
diff changeset
7319 instruct storeSSP(stackSlotP dst, rRegP src)
a61af66fc99e Initial load
duke
parents:
diff changeset
7320 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
7321 match(Set dst src);
a61af66fc99e Initial load
duke
parents:
diff changeset
7322
a61af66fc99e Initial load
duke
parents:
diff changeset
7323 ins_cost(100);
a61af66fc99e Initial load
duke
parents:
diff changeset
7324 format %{ "movq $dst, $src\t# ptr stk" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7325 opcode(0x89);
a61af66fc99e Initial load
duke
parents:
diff changeset
7326 ins_encode(REX_reg_mem_wide(src, dst), OpcP, reg_mem(src, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
7327 ins_pipe(ialu_mem_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
7328 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7329
a61af66fc99e Initial load
duke
parents:
diff changeset
7330 instruct storeSSF(stackSlotF dst, regF src)
a61af66fc99e Initial load
duke
parents:
diff changeset
7331 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
7332 match(Set dst src);
a61af66fc99e Initial load
duke
parents:
diff changeset
7333
a61af66fc99e Initial load
duke
parents:
diff changeset
7334 ins_cost(95); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
7335 format %{ "movss $dst, $src\t# float stk" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7336 opcode(0xF3, 0x0F, 0x11);
a61af66fc99e Initial load
duke
parents:
diff changeset
7337 ins_encode(OpcP, REX_reg_mem(src, dst), OpcS, OpcT, reg_mem(src, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
7338 ins_pipe(pipe_slow); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
7339 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7340
a61af66fc99e Initial load
duke
parents:
diff changeset
7341 instruct storeSSD(stackSlotD dst, regD src)
a61af66fc99e Initial load
duke
parents:
diff changeset
7342 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
7343 match(Set dst src);
a61af66fc99e Initial load
duke
parents:
diff changeset
7344
a61af66fc99e Initial load
duke
parents:
diff changeset
7345 ins_cost(95); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
7346 format %{ "movsd $dst, $src\t# double stk" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7347 opcode(0xF2, 0x0F, 0x11);
a61af66fc99e Initial load
duke
parents:
diff changeset
7348 ins_encode(OpcP, REX_reg_mem(src, dst), OpcS, OpcT, reg_mem(src, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
7349 ins_pipe(pipe_slow); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
7350 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7351
a61af66fc99e Initial load
duke
parents:
diff changeset
7352 //----------BSWAP Instructions-------------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
7353 instruct bytes_reverse_int(rRegI dst) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
7354 match(Set dst (ReverseBytesI dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
7355
a61af66fc99e Initial load
duke
parents:
diff changeset
7356 format %{ "bswapl $dst" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7357 opcode(0x0F, 0xC8); /*Opcode 0F /C8 */
a61af66fc99e Initial load
duke
parents:
diff changeset
7358 ins_encode( REX_reg(dst), OpcP, opc2_reg(dst) );
a61af66fc99e Initial load
duke
parents:
diff changeset
7359 ins_pipe( ialu_reg );
a61af66fc99e Initial load
duke
parents:
diff changeset
7360 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7361
a61af66fc99e Initial load
duke
parents:
diff changeset
7362 instruct bytes_reverse_long(rRegL dst) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
7363 match(Set dst (ReverseBytesL dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
7364
a61af66fc99e Initial load
duke
parents:
diff changeset
7365 format %{ "bswapq $dst" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7366
a61af66fc99e Initial load
duke
parents:
diff changeset
7367 opcode(0x0F, 0xC8); /* Opcode 0F /C8 */
a61af66fc99e Initial load
duke
parents:
diff changeset
7368 ins_encode( REX_reg_wide(dst), OpcP, opc2_reg(dst) );
a61af66fc99e Initial load
duke
parents:
diff changeset
7369 ins_pipe( ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
7370 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7371
a61af66fc99e Initial load
duke
parents:
diff changeset
7372 instruct loadI_reversed(rRegI dst, memory src) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
7373 match(Set dst (ReverseBytesI (LoadI src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
7374
a61af66fc99e Initial load
duke
parents:
diff changeset
7375 format %{ "bswap_movl $dst, $src" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7376 opcode(0x8B, 0x0F, 0xC8); /* Opcode 8B 0F C8 */
a61af66fc99e Initial load
duke
parents:
diff changeset
7377 ins_encode(REX_reg_mem(dst, src), OpcP, reg_mem(dst, src), REX_reg(dst), OpcS, opc3_reg(dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
7378 ins_pipe( ialu_reg_mem );
a61af66fc99e Initial load
duke
parents:
diff changeset
7379 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7380
a61af66fc99e Initial load
duke
parents:
diff changeset
7381 instruct loadL_reversed(rRegL dst, memory src) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
7382 match(Set dst (ReverseBytesL (LoadL src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
7383
a61af66fc99e Initial load
duke
parents:
diff changeset
7384 format %{ "bswap_movq $dst, $src" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7385 opcode(0x8B, 0x0F, 0xC8); /* Opcode 8B 0F C8 */
a61af66fc99e Initial load
duke
parents:
diff changeset
7386 ins_encode(REX_reg_mem_wide(dst, src), OpcP, reg_mem(dst, src), REX_reg_wide(dst), OpcS, opc3_reg(dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
7387 ins_pipe( ialu_reg_mem );
a61af66fc99e Initial load
duke
parents:
diff changeset
7388 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7389
a61af66fc99e Initial load
duke
parents:
diff changeset
7390 instruct storeI_reversed(memory dst, rRegI src) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
7391 match(Set dst (StoreI dst (ReverseBytesI src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
7392
a61af66fc99e Initial load
duke
parents:
diff changeset
7393 format %{ "movl_bswap $dst, $src" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7394 opcode(0x0F, 0xC8, 0x89); /* Opcode 0F C8 89 */
a61af66fc99e Initial load
duke
parents:
diff changeset
7395 ins_encode( REX_reg(src), OpcP, opc2_reg(src), REX_reg_mem(src, dst), OpcT, reg_mem(src, dst) );
a61af66fc99e Initial load
duke
parents:
diff changeset
7396 ins_pipe( ialu_mem_reg );
a61af66fc99e Initial load
duke
parents:
diff changeset
7397 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7398
a61af66fc99e Initial load
duke
parents:
diff changeset
7399 instruct storeL_reversed(memory dst, rRegL src) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
7400 match(Set dst (StoreL dst (ReverseBytesL src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
7401
a61af66fc99e Initial load
duke
parents:
diff changeset
7402 format %{ "movq_bswap $dst, $src" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7403 opcode(0x0F, 0xC8, 0x89); /* Opcode 0F C8 89 */
a61af66fc99e Initial load
duke
parents:
diff changeset
7404 ins_encode( REX_reg_wide(src), OpcP, opc2_reg(src), REX_reg_mem_wide(src, dst), OpcT, reg_mem(src, dst) );
a61af66fc99e Initial load
duke
parents:
diff changeset
7405 ins_pipe( ialu_mem_reg );
a61af66fc99e Initial load
duke
parents:
diff changeset
7406 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7407
643
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7408
775
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7409 //---------- Zeros Count Instructions ------------------------------------------
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7410
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7411 instruct countLeadingZerosI(rRegI dst, rRegI src, rFlagsReg cr) %{
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7412 predicate(UseCountLeadingZerosInstruction);
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7413 match(Set dst (CountLeadingZerosI src));
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7414 effect(KILL cr);
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7415
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7416 format %{ "lzcntl $dst, $src\t# count leading zeros (int)" %}
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7417 ins_encode %{
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7418 __ lzcntl($dst$$Register, $src$$Register);
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7419 %}
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7420 ins_pipe(ialu_reg);
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7421 %}
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7422
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7423 instruct countLeadingZerosI_bsr(rRegI dst, rRegI src, rFlagsReg cr) %{
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7424 predicate(!UseCountLeadingZerosInstruction);
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7425 match(Set dst (CountLeadingZerosI src));
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7426 effect(KILL cr);
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7427
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7428 format %{ "bsrl $dst, $src\t# count leading zeros (int)\n\t"
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7429 "jnz skip\n\t"
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7430 "movl $dst, -1\n"
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7431 "skip:\n\t"
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7432 "negl $dst\n\t"
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7433 "addl $dst, 31" %}
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7434 ins_encode %{
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7435 Register Rdst = $dst$$Register;
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7436 Register Rsrc = $src$$Register;
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7437 Label skip;
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7438 __ bsrl(Rdst, Rsrc);
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7439 __ jccb(Assembler::notZero, skip);
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7440 __ movl(Rdst, -1);
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7441 __ bind(skip);
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7442 __ negl(Rdst);
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7443 __ addl(Rdst, BitsPerInt - 1);
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7444 %}
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7445 ins_pipe(ialu_reg);
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7446 %}
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7447
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7448 instruct countLeadingZerosL(rRegI dst, rRegL src, rFlagsReg cr) %{
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7449 predicate(UseCountLeadingZerosInstruction);
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7450 match(Set dst (CountLeadingZerosL src));
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7451 effect(KILL cr);
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7452
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7453 format %{ "lzcntq $dst, $src\t# count leading zeros (long)" %}
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7454 ins_encode %{
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7455 __ lzcntq($dst$$Register, $src$$Register);
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7456 %}
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7457 ins_pipe(ialu_reg);
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7458 %}
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7459
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7460 instruct countLeadingZerosL_bsr(rRegI dst, rRegL src, rFlagsReg cr) %{
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7461 predicate(!UseCountLeadingZerosInstruction);
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7462 match(Set dst (CountLeadingZerosL src));
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7463 effect(KILL cr);
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7464
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7465 format %{ "bsrq $dst, $src\t# count leading zeros (long)\n\t"
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7466 "jnz skip\n\t"
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7467 "movl $dst, -1\n"
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7468 "skip:\n\t"
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7469 "negl $dst\n\t"
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7470 "addl $dst, 63" %}
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7471 ins_encode %{
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7472 Register Rdst = $dst$$Register;
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7473 Register Rsrc = $src$$Register;
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7474 Label skip;
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7475 __ bsrq(Rdst, Rsrc);
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7476 __ jccb(Assembler::notZero, skip);
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7477 __ movl(Rdst, -1);
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7478 __ bind(skip);
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7479 __ negl(Rdst);
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7480 __ addl(Rdst, BitsPerLong - 1);
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7481 %}
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7482 ins_pipe(ialu_reg);
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7483 %}
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7484
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7485 instruct countTrailingZerosI(rRegI dst, rRegI src, rFlagsReg cr) %{
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7486 match(Set dst (CountTrailingZerosI src));
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7487 effect(KILL cr);
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7488
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7489 format %{ "bsfl $dst, $src\t# count trailing zeros (int)\n\t"
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7490 "jnz done\n\t"
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7491 "movl $dst, 32\n"
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7492 "done:" %}
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7493 ins_encode %{
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7494 Register Rdst = $dst$$Register;
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7495 Label done;
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7496 __ bsfl(Rdst, $src$$Register);
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7497 __ jccb(Assembler::notZero, done);
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7498 __ movl(Rdst, BitsPerInt);
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7499 __ bind(done);
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7500 %}
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7501 ins_pipe(ialu_reg);
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7502 %}
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7503
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7504 instruct countTrailingZerosL(rRegI dst, rRegL src, rFlagsReg cr) %{
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7505 match(Set dst (CountTrailingZerosL src));
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7506 effect(KILL cr);
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7507
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7508 format %{ "bsfq $dst, $src\t# count trailing zeros (long)\n\t"
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7509 "jnz done\n\t"
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7510 "movl $dst, 64\n"
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7511 "done:" %}
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7512 ins_encode %{
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7513 Register Rdst = $dst$$Register;
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7514 Label done;
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7515 __ bsfq(Rdst, $src$$Register);
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7516 __ jccb(Assembler::notZero, done);
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7517 __ movl(Rdst, BitsPerLong);
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7518 __ bind(done);
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7519 %}
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7520 ins_pipe(ialu_reg);
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7521 %}
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7522
93c14e5562c4 6823354: Add intrinsics for {Integer,Long}.{numberOfLeadingZeros,numberOfTrailingZeros}()
twisti
parents: 681
diff changeset
7523
643
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7524 //---------- Population Count Instructions -------------------------------------
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7525
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7526 instruct popCountI(rRegI dst, rRegI src) %{
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7527 predicate(UsePopCountInstruction);
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7528 match(Set dst (PopCountI src));
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7529
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7530 format %{ "popcnt $dst, $src" %}
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7531 ins_encode %{
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7532 __ popcntl($dst$$Register, $src$$Register);
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7533 %}
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7534 ins_pipe(ialu_reg);
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7535 %}
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7536
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7537 instruct popCountI_mem(rRegI dst, memory mem) %{
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7538 predicate(UsePopCountInstruction);
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7539 match(Set dst (PopCountI (LoadI mem)));
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7540
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7541 format %{ "popcnt $dst, $mem" %}
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7542 ins_encode %{
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7543 __ popcntl($dst$$Register, $mem$$Address);
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7544 %}
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7545 ins_pipe(ialu_reg);
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7546 %}
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7547
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7548 // Note: Long.bitCount(long) returns an int.
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7549 instruct popCountL(rRegI dst, rRegL src) %{
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7550 predicate(UsePopCountInstruction);
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7551 match(Set dst (PopCountL src));
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7552
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7553 format %{ "popcnt $dst, $src" %}
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7554 ins_encode %{
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7555 __ popcntq($dst$$Register, $src$$Register);
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7556 %}
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7557 ins_pipe(ialu_reg);
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7558 %}
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7559
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7560 // Note: Long.bitCount(long) returns an int.
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7561 instruct popCountL_mem(rRegI dst, memory mem) %{
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7562 predicate(UsePopCountInstruction);
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7563 match(Set dst (PopCountL (LoadL mem)));
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7564
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7565 format %{ "popcnt $dst, $mem" %}
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7566 ins_encode %{
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7567 __ popcntq($dst$$Register, $mem$$Address);
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7568 %}
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7569 ins_pipe(ialu_reg);
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7570 %}
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7571
c771b7f43bbf 6378821: bitCount() should use POPC on SPARC processors and AMD+10h
twisti
parents: 642
diff changeset
7572
0
a61af66fc99e Initial load
duke
parents:
diff changeset
7573 //----------MemBar Instructions-----------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
7574 // Memory barrier flavors
a61af66fc99e Initial load
duke
parents:
diff changeset
7575
a61af66fc99e Initial load
duke
parents:
diff changeset
7576 instruct membar_acquire()
a61af66fc99e Initial load
duke
parents:
diff changeset
7577 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
7578 match(MemBarAcquire);
a61af66fc99e Initial load
duke
parents:
diff changeset
7579 ins_cost(0);
a61af66fc99e Initial load
duke
parents:
diff changeset
7580
a61af66fc99e Initial load
duke
parents:
diff changeset
7581 size(0);
671
d0994e5bebce 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 647
diff changeset
7582 format %{ "MEMBAR-acquire ! (empty encoding)" %}
0
a61af66fc99e Initial load
duke
parents:
diff changeset
7583 ins_encode();
a61af66fc99e Initial load
duke
parents:
diff changeset
7584 ins_pipe(empty);
a61af66fc99e Initial load
duke
parents:
diff changeset
7585 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7586
a61af66fc99e Initial load
duke
parents:
diff changeset
7587 instruct membar_acquire_lock()
a61af66fc99e Initial load
duke
parents:
diff changeset
7588 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
7589 match(MemBarAcquire);
a61af66fc99e Initial load
duke
parents:
diff changeset
7590 predicate(Matcher::prior_fast_lock(n));
a61af66fc99e Initial load
duke
parents:
diff changeset
7591 ins_cost(0);
a61af66fc99e Initial load
duke
parents:
diff changeset
7592
a61af66fc99e Initial load
duke
parents:
diff changeset
7593 size(0);
a61af66fc99e Initial load
duke
parents:
diff changeset
7594 format %{ "MEMBAR-acquire (prior CMPXCHG in FastLock so empty encoding)" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7595 ins_encode();
a61af66fc99e Initial load
duke
parents:
diff changeset
7596 ins_pipe(empty);
a61af66fc99e Initial load
duke
parents:
diff changeset
7597 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7598
a61af66fc99e Initial load
duke
parents:
diff changeset
7599 instruct membar_release()
a61af66fc99e Initial load
duke
parents:
diff changeset
7600 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
7601 match(MemBarRelease);
a61af66fc99e Initial load
duke
parents:
diff changeset
7602 ins_cost(0);
a61af66fc99e Initial load
duke
parents:
diff changeset
7603
a61af66fc99e Initial load
duke
parents:
diff changeset
7604 size(0);
671
d0994e5bebce 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 647
diff changeset
7605 format %{ "MEMBAR-release ! (empty encoding)" %}
0
a61af66fc99e Initial load
duke
parents:
diff changeset
7606 ins_encode();
a61af66fc99e Initial load
duke
parents:
diff changeset
7607 ins_pipe(empty);
a61af66fc99e Initial load
duke
parents:
diff changeset
7608 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7609
a61af66fc99e Initial load
duke
parents:
diff changeset
7610 instruct membar_release_lock()
a61af66fc99e Initial load
duke
parents:
diff changeset
7611 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
7612 match(MemBarRelease);
a61af66fc99e Initial load
duke
parents:
diff changeset
7613 predicate(Matcher::post_fast_unlock(n));
a61af66fc99e Initial load
duke
parents:
diff changeset
7614 ins_cost(0);
a61af66fc99e Initial load
duke
parents:
diff changeset
7615
a61af66fc99e Initial load
duke
parents:
diff changeset
7616 size(0);
a61af66fc99e Initial load
duke
parents:
diff changeset
7617 format %{ "MEMBAR-release (a FastUnlock follows so empty encoding)" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7618 ins_encode();
a61af66fc99e Initial load
duke
parents:
diff changeset
7619 ins_pipe(empty);
a61af66fc99e Initial load
duke
parents:
diff changeset
7620 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7621
671
d0994e5bebce 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 647
diff changeset
7622 instruct membar_volatile(rFlagsReg cr) %{
0
a61af66fc99e Initial load
duke
parents:
diff changeset
7623 match(MemBarVolatile);
671
d0994e5bebce 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 647
diff changeset
7624 effect(KILL cr);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
7625 ins_cost(400);
a61af66fc99e Initial load
duke
parents:
diff changeset
7626
671
d0994e5bebce 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 647
diff changeset
7627 format %{
d0994e5bebce 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 647
diff changeset
7628 $$template
d0994e5bebce 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 647
diff changeset
7629 if (os::is_MP()) {
d0994e5bebce 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 647
diff changeset
7630 $$emit$$"lock addl [rsp + #0], 0\t! membar_volatile"
d0994e5bebce 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 647
diff changeset
7631 } else {
d0994e5bebce 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 647
diff changeset
7632 $$emit$$"MEMBAR-volatile ! (empty encoding)"
d0994e5bebce 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 647
diff changeset
7633 }
d0994e5bebce 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 647
diff changeset
7634 %}
d0994e5bebce 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 647
diff changeset
7635 ins_encode %{
d0994e5bebce 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 647
diff changeset
7636 __ membar(Assembler::StoreLoad);
d0994e5bebce 6822204: volatile fences should prefer lock:addl to actual mfence instructions
never
parents: 647
diff changeset
7637 %}
0
a61af66fc99e Initial load
duke
parents:
diff changeset
7638 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
7639 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7640
a61af66fc99e Initial load
duke
parents:
diff changeset
7641 instruct unnecessary_membar_volatile()
a61af66fc99e Initial load
duke
parents:
diff changeset
7642 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
7643 match(MemBarVolatile);
a61af66fc99e Initial load
duke
parents:
diff changeset
7644 predicate(Matcher::post_store_load_barrier(n));
a61af66fc99e Initial load
duke
parents:
diff changeset
7645 ins_cost(0);
a61af66fc99e Initial load
duke
parents:
diff changeset
7646
a61af66fc99e Initial load
duke
parents:
diff changeset
7647 size(0);
a61af66fc99e Initial load
duke
parents:
diff changeset
7648 format %{ "MEMBAR-volatile (unnecessary so empty encoding)" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7649 ins_encode();
a61af66fc99e Initial load
duke
parents:
diff changeset
7650 ins_pipe(empty);
a61af66fc99e Initial load
duke
parents:
diff changeset
7651 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7652
a61af66fc99e Initial load
duke
parents:
diff changeset
7653 //----------Move Instructions--------------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
7654
a61af66fc99e Initial load
duke
parents:
diff changeset
7655 instruct castX2P(rRegP dst, rRegL src)
a61af66fc99e Initial load
duke
parents:
diff changeset
7656 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
7657 match(Set dst (CastX2P src));
a61af66fc99e Initial load
duke
parents:
diff changeset
7658
a61af66fc99e Initial load
duke
parents:
diff changeset
7659 format %{ "movq $dst, $src\t# long->ptr" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7660 ins_encode(enc_copy_wide(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
7661 ins_pipe(ialu_reg_reg); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
7662 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7663
a61af66fc99e Initial load
duke
parents:
diff changeset
7664 instruct castP2X(rRegL dst, rRegP src)
a61af66fc99e Initial load
duke
parents:
diff changeset
7665 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
7666 match(Set dst (CastP2X src));
a61af66fc99e Initial load
duke
parents:
diff changeset
7667
a61af66fc99e Initial load
duke
parents:
diff changeset
7668 format %{ "movq $dst, $src\t# ptr -> long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7669 ins_encode(enc_copy_wide(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
7670 ins_pipe(ialu_reg_reg); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
7671 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7672
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
7673
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
7674 // Convert oop pointer into compressed form
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
7675 instruct encodeHeapOop(rRegN dst, rRegP src, rFlagsReg cr) %{
221
1e026f8da827 6710487: More than half of JDI Regression tests hang with COOPs in -Xcomp mode
kvn
parents: 182
diff changeset
7676 predicate(n->bottom_type()->make_ptr()->ptr() != TypePtr::NotNull);
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
7677 match(Set dst (EncodeP src));
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
7678 effect(KILL cr);
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
7679 format %{ "encode_heap_oop $dst,$src" %}
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
7680 ins_encode %{
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
7681 Register s = $src$$Register;
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
7682 Register d = $dst$$Register;
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
7683 if (s != d) {
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
7684 __ movq(d, s);
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
7685 }
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
7686 __ encode_heap_oop(d);
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
7687 %}
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
7688 ins_pipe(ialu_reg_long);
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
7689 %}
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
7690
124
b130b98db9cf 6689060: Escape Analysis does not work with Compressed Oops
kvn
parents: 113
diff changeset
7691 instruct encodeHeapOop_not_null(rRegN dst, rRegP src, rFlagsReg cr) %{
221
1e026f8da827 6710487: More than half of JDI Regression tests hang with COOPs in -Xcomp mode
kvn
parents: 182
diff changeset
7692 predicate(n->bottom_type()->make_ptr()->ptr() == TypePtr::NotNull);
124
b130b98db9cf 6689060: Escape Analysis does not work with Compressed Oops
kvn
parents: 113
diff changeset
7693 match(Set dst (EncodeP src));
b130b98db9cf 6689060: Escape Analysis does not work with Compressed Oops
kvn
parents: 113
diff changeset
7694 effect(KILL cr);
b130b98db9cf 6689060: Escape Analysis does not work with Compressed Oops
kvn
parents: 113
diff changeset
7695 format %{ "encode_heap_oop_not_null $dst,$src" %}
b130b98db9cf 6689060: Escape Analysis does not work with Compressed Oops
kvn
parents: 113
diff changeset
7696 ins_encode %{
642
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7697 __ encode_heap_oop_not_null($dst$$Register, $src$$Register);
124
b130b98db9cf 6689060: Escape Analysis does not work with Compressed Oops
kvn
parents: 113
diff changeset
7698 %}
b130b98db9cf 6689060: Escape Analysis does not work with Compressed Oops
kvn
parents: 113
diff changeset
7699 ins_pipe(ialu_reg_long);
b130b98db9cf 6689060: Escape Analysis does not work with Compressed Oops
kvn
parents: 113
diff changeset
7700 %}
b130b98db9cf 6689060: Escape Analysis does not work with Compressed Oops
kvn
parents: 113
diff changeset
7701
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
7702 instruct decodeHeapOop(rRegP dst, rRegN src, rFlagsReg cr) %{
182
44abbb0d4c18 6709093: Compressed Oops: reduce size of compiled methods
kvn
parents: 169
diff changeset
7703 predicate(n->bottom_type()->is_oopptr()->ptr() != TypePtr::NotNull &&
44abbb0d4c18 6709093: Compressed Oops: reduce size of compiled methods
kvn
parents: 169
diff changeset
7704 n->bottom_type()->is_oopptr()->ptr() != TypePtr::Constant);
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
7705 match(Set dst (DecodeN src));
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
7706 effect(KILL cr);
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
7707 format %{ "decode_heap_oop $dst,$src" %}
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
7708 ins_encode %{
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
7709 Register s = $src$$Register;
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
7710 Register d = $dst$$Register;
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
7711 if (s != d) {
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
7712 __ movq(d, s);
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
7713 }
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
7714 __ decode_heap_oop(d);
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
7715 %}
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
7716 ins_pipe(ialu_reg_long);
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
7717 %}
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
7718
124
b130b98db9cf 6689060: Escape Analysis does not work with Compressed Oops
kvn
parents: 113
diff changeset
7719 instruct decodeHeapOop_not_null(rRegP dst, rRegN src) %{
182
44abbb0d4c18 6709093: Compressed Oops: reduce size of compiled methods
kvn
parents: 169
diff changeset
7720 predicate(n->bottom_type()->is_oopptr()->ptr() == TypePtr::NotNull ||
44abbb0d4c18 6709093: Compressed Oops: reduce size of compiled methods
kvn
parents: 169
diff changeset
7721 n->bottom_type()->is_oopptr()->ptr() == TypePtr::Constant);
124
b130b98db9cf 6689060: Escape Analysis does not work with Compressed Oops
kvn
parents: 113
diff changeset
7722 match(Set dst (DecodeN src));
b130b98db9cf 6689060: Escape Analysis does not work with Compressed Oops
kvn
parents: 113
diff changeset
7723 format %{ "decode_heap_oop_not_null $dst,$src" %}
b130b98db9cf 6689060: Escape Analysis does not work with Compressed Oops
kvn
parents: 113
diff changeset
7724 ins_encode %{
b130b98db9cf 6689060: Escape Analysis does not work with Compressed Oops
kvn
parents: 113
diff changeset
7725 Register s = $src$$Register;
b130b98db9cf 6689060: Escape Analysis does not work with Compressed Oops
kvn
parents: 113
diff changeset
7726 Register d = $dst$$Register;
642
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7727 if (s != d) {
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7728 __ decode_heap_oop_not_null(d, s);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7729 } else {
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7730 __ decode_heap_oop_not_null(d);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
7731 }
124
b130b98db9cf 6689060: Escape Analysis does not work with Compressed Oops
kvn
parents: 113
diff changeset
7732 %}
b130b98db9cf 6689060: Escape Analysis does not work with Compressed Oops
kvn
parents: 113
diff changeset
7733 ins_pipe(ialu_reg_long);
b130b98db9cf 6689060: Escape Analysis does not work with Compressed Oops
kvn
parents: 113
diff changeset
7734 %}
b130b98db9cf 6689060: Escape Analysis does not work with Compressed Oops
kvn
parents: 113
diff changeset
7735
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
7736
0
a61af66fc99e Initial load
duke
parents:
diff changeset
7737 //----------Conditional Move---------------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
7738 // Jump
a61af66fc99e Initial load
duke
parents:
diff changeset
7739 // dummy instruction for generating temp registers
a61af66fc99e Initial load
duke
parents:
diff changeset
7740 instruct jumpXtnd_offset(rRegL switch_val, immI2 shift, rRegI dest) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
7741 match(Jump (LShiftL switch_val shift));
a61af66fc99e Initial load
duke
parents:
diff changeset
7742 ins_cost(350);
a61af66fc99e Initial load
duke
parents:
diff changeset
7743 predicate(false);
a61af66fc99e Initial load
duke
parents:
diff changeset
7744 effect(TEMP dest);
a61af66fc99e Initial load
duke
parents:
diff changeset
7745
a61af66fc99e Initial load
duke
parents:
diff changeset
7746 format %{ "leaq $dest, table_base\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
7747 "jmp [$dest + $switch_val << $shift]\n\t" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7748 ins_encode(jump_enc_offset(switch_val, shift, dest));
a61af66fc99e Initial load
duke
parents:
diff changeset
7749 ins_pipe(pipe_jmp);
a61af66fc99e Initial load
duke
parents:
diff changeset
7750 ins_pc_relative(1);
a61af66fc99e Initial load
duke
parents:
diff changeset
7751 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7752
a61af66fc99e Initial load
duke
parents:
diff changeset
7753 instruct jumpXtnd_addr(rRegL switch_val, immI2 shift, immL32 offset, rRegI dest) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
7754 match(Jump (AddL (LShiftL switch_val shift) offset));
a61af66fc99e Initial load
duke
parents:
diff changeset
7755 ins_cost(350);
a61af66fc99e Initial load
duke
parents:
diff changeset
7756 effect(TEMP dest);
a61af66fc99e Initial load
duke
parents:
diff changeset
7757
a61af66fc99e Initial load
duke
parents:
diff changeset
7758 format %{ "leaq $dest, table_base\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
7759 "jmp [$dest + $switch_val << $shift + $offset]\n\t" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7760 ins_encode(jump_enc_addr(switch_val, shift, offset, dest));
a61af66fc99e Initial load
duke
parents:
diff changeset
7761 ins_pipe(pipe_jmp);
a61af66fc99e Initial load
duke
parents:
diff changeset
7762 ins_pc_relative(1);
a61af66fc99e Initial load
duke
parents:
diff changeset
7763 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7764
a61af66fc99e Initial load
duke
parents:
diff changeset
7765 instruct jumpXtnd(rRegL switch_val, rRegI dest) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
7766 match(Jump switch_val);
a61af66fc99e Initial load
duke
parents:
diff changeset
7767 ins_cost(350);
a61af66fc99e Initial load
duke
parents:
diff changeset
7768 effect(TEMP dest);
a61af66fc99e Initial load
duke
parents:
diff changeset
7769
a61af66fc99e Initial load
duke
parents:
diff changeset
7770 format %{ "leaq $dest, table_base\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
7771 "jmp [$dest + $switch_val]\n\t" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7772 ins_encode(jump_enc(switch_val, dest));
a61af66fc99e Initial load
duke
parents:
diff changeset
7773 ins_pipe(pipe_jmp);
a61af66fc99e Initial load
duke
parents:
diff changeset
7774 ins_pc_relative(1);
a61af66fc99e Initial load
duke
parents:
diff changeset
7775 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7776
a61af66fc99e Initial load
duke
parents:
diff changeset
7777 // Conditional move
a61af66fc99e Initial load
duke
parents:
diff changeset
7778 instruct cmovI_reg(rRegI dst, rRegI src, rFlagsReg cr, cmpOp cop)
a61af66fc99e Initial load
duke
parents:
diff changeset
7779 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
7780 match(Set dst (CMoveI (Binary cop cr) (Binary dst src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
7781
a61af66fc99e Initial load
duke
parents:
diff changeset
7782 ins_cost(200); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
7783 format %{ "cmovl$cop $dst, $src\t# signed, int" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7784 opcode(0x0F, 0x40);
a61af66fc99e Initial load
duke
parents:
diff changeset
7785 ins_encode(REX_reg_reg(dst, src), enc_cmov(cop), reg_reg(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
7786 ins_pipe(pipe_cmov_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
7787 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7788
415
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7789 instruct cmovI_regU(cmpOpU cop, rFlagsRegU cr, rRegI dst, rRegI src) %{
0
a61af66fc99e Initial load
duke
parents:
diff changeset
7790 match(Set dst (CMoveI (Binary cop cr) (Binary dst src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
7791
a61af66fc99e Initial load
duke
parents:
diff changeset
7792 ins_cost(200); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
7793 format %{ "cmovl$cop $dst, $src\t# unsigned, int" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7794 opcode(0x0F, 0x40);
a61af66fc99e Initial load
duke
parents:
diff changeset
7795 ins_encode(REX_reg_reg(dst, src), enc_cmov(cop), reg_reg(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
7796 ins_pipe(pipe_cmov_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
7797 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7798
415
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7799 instruct cmovI_regUCF(cmpOpUCF cop, rFlagsRegUCF cr, rRegI dst, rRegI src) %{
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7800 match(Set dst (CMoveI (Binary cop cr) (Binary dst src)));
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7801 ins_cost(200);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7802 expand %{
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7803 cmovI_regU(cop, cr, dst, src);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7804 %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7805 %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7806
0
a61af66fc99e Initial load
duke
parents:
diff changeset
7807 // Conditional move
415
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7808 instruct cmovI_mem(cmpOp cop, rFlagsReg cr, rRegI dst, memory src) %{
0
a61af66fc99e Initial load
duke
parents:
diff changeset
7809 match(Set dst (CMoveI (Binary cop cr) (Binary dst (LoadI src))));
a61af66fc99e Initial load
duke
parents:
diff changeset
7810
a61af66fc99e Initial load
duke
parents:
diff changeset
7811 ins_cost(250); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
7812 format %{ "cmovl$cop $dst, $src\t# signed, int" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7813 opcode(0x0F, 0x40);
a61af66fc99e Initial load
duke
parents:
diff changeset
7814 ins_encode(REX_reg_mem(dst, src), enc_cmov(cop), reg_mem(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
7815 ins_pipe(pipe_cmov_mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
7816 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7817
a61af66fc99e Initial load
duke
parents:
diff changeset
7818 // Conditional move
a61af66fc99e Initial load
duke
parents:
diff changeset
7819 instruct cmovI_memU(cmpOpU cop, rFlagsRegU cr, rRegI dst, memory src)
a61af66fc99e Initial load
duke
parents:
diff changeset
7820 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
7821 match(Set dst (CMoveI (Binary cop cr) (Binary dst (LoadI src))));
a61af66fc99e Initial load
duke
parents:
diff changeset
7822
a61af66fc99e Initial load
duke
parents:
diff changeset
7823 ins_cost(250); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
7824 format %{ "cmovl$cop $dst, $src\t# unsigned, int" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7825 opcode(0x0F, 0x40);
a61af66fc99e Initial load
duke
parents:
diff changeset
7826 ins_encode(REX_reg_mem(dst, src), enc_cmov(cop), reg_mem(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
7827 ins_pipe(pipe_cmov_mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
7828 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7829
415
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7830 instruct cmovI_memUCF(cmpOpUCF cop, rFlagsRegUCF cr, rRegI dst, memory src) %{
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7831 match(Set dst (CMoveI (Binary cop cr) (Binary dst (LoadI src))));
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7832 ins_cost(250);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7833 expand %{
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7834 cmovI_memU(cop, cr, dst, src);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7835 %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7836 %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7837
0
a61af66fc99e Initial load
duke
parents:
diff changeset
7838 // Conditional move
164
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
7839 instruct cmovN_reg(rRegN dst, rRegN src, rFlagsReg cr, cmpOp cop)
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
7840 %{
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
7841 match(Set dst (CMoveN (Binary cop cr) (Binary dst src)));
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
7842
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
7843 ins_cost(200); // XXX
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
7844 format %{ "cmovl$cop $dst, $src\t# signed, compressed ptr" %}
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
7845 opcode(0x0F, 0x40);
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
7846 ins_encode(REX_reg_reg(dst, src), enc_cmov(cop), reg_reg(dst, src));
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
7847 ins_pipe(pipe_cmov_reg);
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
7848 %}
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
7849
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
7850 // Conditional move
415
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7851 instruct cmovN_regU(cmpOpU cop, rFlagsRegU cr, rRegN dst, rRegN src)
164
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
7852 %{
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
7853 match(Set dst (CMoveN (Binary cop cr) (Binary dst src)));
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
7854
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
7855 ins_cost(200); // XXX
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
7856 format %{ "cmovl$cop $dst, $src\t# unsigned, compressed ptr" %}
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
7857 opcode(0x0F, 0x40);
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
7858 ins_encode(REX_reg_reg(dst, src), enc_cmov(cop), reg_reg(dst, src));
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
7859 ins_pipe(pipe_cmov_reg);
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
7860 %}
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
7861
415
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7862 instruct cmovN_regUCF(cmpOpUCF cop, rFlagsRegUCF cr, rRegN dst, rRegN src) %{
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7863 match(Set dst (CMoveN (Binary cop cr) (Binary dst src)));
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7864 ins_cost(200);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7865 expand %{
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7866 cmovN_regU(cop, cr, dst, src);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7867 %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7868 %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7869
164
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
7870 // Conditional move
0
a61af66fc99e Initial load
duke
parents:
diff changeset
7871 instruct cmovP_reg(rRegP dst, rRegP src, rFlagsReg cr, cmpOp cop)
a61af66fc99e Initial load
duke
parents:
diff changeset
7872 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
7873 match(Set dst (CMoveP (Binary cop cr) (Binary dst src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
7874
a61af66fc99e Initial load
duke
parents:
diff changeset
7875 ins_cost(200); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
7876 format %{ "cmovq$cop $dst, $src\t# signed, ptr" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7877 opcode(0x0F, 0x40);
a61af66fc99e Initial load
duke
parents:
diff changeset
7878 ins_encode(REX_reg_reg_wide(dst, src), enc_cmov(cop), reg_reg(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
7879 ins_pipe(pipe_cmov_reg); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
7880 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7881
a61af66fc99e Initial load
duke
parents:
diff changeset
7882 // Conditional move
415
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7883 instruct cmovP_regU(cmpOpU cop, rFlagsRegU cr, rRegP dst, rRegP src)
0
a61af66fc99e Initial load
duke
parents:
diff changeset
7884 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
7885 match(Set dst (CMoveP (Binary cop cr) (Binary dst src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
7886
a61af66fc99e Initial load
duke
parents:
diff changeset
7887 ins_cost(200); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
7888 format %{ "cmovq$cop $dst, $src\t# unsigned, ptr" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7889 opcode(0x0F, 0x40);
a61af66fc99e Initial load
duke
parents:
diff changeset
7890 ins_encode(REX_reg_reg_wide(dst, src), enc_cmov(cop), reg_reg(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
7891 ins_pipe(pipe_cmov_reg); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
7892 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7893
415
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7894 instruct cmovP_regUCF(cmpOpUCF cop, rFlagsRegUCF cr, rRegP dst, rRegP src) %{
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7895 match(Set dst (CMoveP (Binary cop cr) (Binary dst src)));
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7896 ins_cost(200);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7897 expand %{
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7898 cmovP_regU(cop, cr, dst, src);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7899 %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7900 %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7901
0
a61af66fc99e Initial load
duke
parents:
diff changeset
7902 // DISABLED: Requires the ADLC to emit a bottom_type call that
a61af66fc99e Initial load
duke
parents:
diff changeset
7903 // correctly meets the two pointer arguments; one is an incoming
a61af66fc99e Initial load
duke
parents:
diff changeset
7904 // register but the other is a memory operand. ALSO appears to
a61af66fc99e Initial load
duke
parents:
diff changeset
7905 // be buggy with implicit null checks.
a61af66fc99e Initial load
duke
parents:
diff changeset
7906 //
a61af66fc99e Initial load
duke
parents:
diff changeset
7907 //// Conditional move
a61af66fc99e Initial load
duke
parents:
diff changeset
7908 //instruct cmovP_mem(cmpOp cop, rFlagsReg cr, rRegP dst, memory src)
a61af66fc99e Initial load
duke
parents:
diff changeset
7909 //%{
a61af66fc99e Initial load
duke
parents:
diff changeset
7910 // match(Set dst (CMoveP (Binary cop cr) (Binary dst (LoadP src))));
a61af66fc99e Initial load
duke
parents:
diff changeset
7911 // ins_cost(250);
a61af66fc99e Initial load
duke
parents:
diff changeset
7912 // format %{ "CMOV$cop $dst,$src\t# ptr" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7913 // opcode(0x0F,0x40);
a61af66fc99e Initial load
duke
parents:
diff changeset
7914 // ins_encode( enc_cmov(cop), reg_mem( dst, src ) );
a61af66fc99e Initial load
duke
parents:
diff changeset
7915 // ins_pipe( pipe_cmov_mem );
a61af66fc99e Initial load
duke
parents:
diff changeset
7916 //%}
a61af66fc99e Initial load
duke
parents:
diff changeset
7917 //
a61af66fc99e Initial load
duke
parents:
diff changeset
7918 //// Conditional move
a61af66fc99e Initial load
duke
parents:
diff changeset
7919 //instruct cmovP_memU(cmpOpU cop, rFlagsRegU cr, rRegP dst, memory src)
a61af66fc99e Initial load
duke
parents:
diff changeset
7920 //%{
a61af66fc99e Initial load
duke
parents:
diff changeset
7921 // match(Set dst (CMoveP (Binary cop cr) (Binary dst (LoadP src))));
a61af66fc99e Initial load
duke
parents:
diff changeset
7922 // ins_cost(250);
a61af66fc99e Initial load
duke
parents:
diff changeset
7923 // format %{ "CMOV$cop $dst,$src\t# ptr" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7924 // opcode(0x0F,0x40);
a61af66fc99e Initial load
duke
parents:
diff changeset
7925 // ins_encode( enc_cmov(cop), reg_mem( dst, src ) );
a61af66fc99e Initial load
duke
parents:
diff changeset
7926 // ins_pipe( pipe_cmov_mem );
a61af66fc99e Initial load
duke
parents:
diff changeset
7927 //%}
a61af66fc99e Initial load
duke
parents:
diff changeset
7928
a61af66fc99e Initial load
duke
parents:
diff changeset
7929 instruct cmovL_reg(cmpOp cop, rFlagsReg cr, rRegL dst, rRegL src)
a61af66fc99e Initial load
duke
parents:
diff changeset
7930 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
7931 match(Set dst (CMoveL (Binary cop cr) (Binary dst src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
7932
a61af66fc99e Initial load
duke
parents:
diff changeset
7933 ins_cost(200); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
7934 format %{ "cmovq$cop $dst, $src\t# signed, long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7935 opcode(0x0F, 0x40);
a61af66fc99e Initial load
duke
parents:
diff changeset
7936 ins_encode(REX_reg_reg_wide(dst, src), enc_cmov(cop), reg_reg(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
7937 ins_pipe(pipe_cmov_reg); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
7938 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7939
a61af66fc99e Initial load
duke
parents:
diff changeset
7940 instruct cmovL_mem(cmpOp cop, rFlagsReg cr, rRegL dst, memory src)
a61af66fc99e Initial load
duke
parents:
diff changeset
7941 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
7942 match(Set dst (CMoveL (Binary cop cr) (Binary dst (LoadL src))));
a61af66fc99e Initial load
duke
parents:
diff changeset
7943
a61af66fc99e Initial load
duke
parents:
diff changeset
7944 ins_cost(200); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
7945 format %{ "cmovq$cop $dst, $src\t# signed, long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7946 opcode(0x0F, 0x40);
a61af66fc99e Initial load
duke
parents:
diff changeset
7947 ins_encode(REX_reg_mem_wide(dst, src), enc_cmov(cop), reg_mem(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
7948 ins_pipe(pipe_cmov_mem); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
7949 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7950
a61af66fc99e Initial load
duke
parents:
diff changeset
7951 instruct cmovL_regU(cmpOpU cop, rFlagsRegU cr, rRegL dst, rRegL src)
a61af66fc99e Initial load
duke
parents:
diff changeset
7952 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
7953 match(Set dst (CMoveL (Binary cop cr) (Binary dst src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
7954
a61af66fc99e Initial load
duke
parents:
diff changeset
7955 ins_cost(200); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
7956 format %{ "cmovq$cop $dst, $src\t# unsigned, long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7957 opcode(0x0F, 0x40);
a61af66fc99e Initial load
duke
parents:
diff changeset
7958 ins_encode(REX_reg_reg_wide(dst, src), enc_cmov(cop), reg_reg(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
7959 ins_pipe(pipe_cmov_reg); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
7960 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7961
415
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7962 instruct cmovL_regUCF(cmpOpUCF cop, rFlagsRegUCF cr, rRegL dst, rRegL src) %{
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7963 match(Set dst (CMoveL (Binary cop cr) (Binary dst src)));
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7964 ins_cost(200);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7965 expand %{
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7966 cmovL_regU(cop, cr, dst, src);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7967 %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7968 %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7969
0
a61af66fc99e Initial load
duke
parents:
diff changeset
7970 instruct cmovL_memU(cmpOpU cop, rFlagsRegU cr, rRegL dst, memory src)
a61af66fc99e Initial load
duke
parents:
diff changeset
7971 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
7972 match(Set dst (CMoveL (Binary cop cr) (Binary dst (LoadL src))));
a61af66fc99e Initial load
duke
parents:
diff changeset
7973
a61af66fc99e Initial load
duke
parents:
diff changeset
7974 ins_cost(200); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
7975 format %{ "cmovq$cop $dst, $src\t# unsigned, long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7976 opcode(0x0F, 0x40);
a61af66fc99e Initial load
duke
parents:
diff changeset
7977 ins_encode(REX_reg_mem_wide(dst, src), enc_cmov(cop), reg_mem(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
7978 ins_pipe(pipe_cmov_mem); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
7979 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7980
415
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7981 instruct cmovL_memUCF(cmpOpUCF cop, rFlagsRegUCF cr, rRegL dst, memory src) %{
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7982 match(Set dst (CMoveL (Binary cop cr) (Binary dst (LoadL src))));
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7983 ins_cost(200);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7984 expand %{
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7985 cmovL_memU(cop, cr, dst, src);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7986 %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7987 %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
7988
0
a61af66fc99e Initial load
duke
parents:
diff changeset
7989 instruct cmovF_reg(cmpOp cop, rFlagsReg cr, regF dst, regF src)
a61af66fc99e Initial load
duke
parents:
diff changeset
7990 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
7991 match(Set dst (CMoveF (Binary cop cr) (Binary dst src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
7992
a61af66fc99e Initial load
duke
parents:
diff changeset
7993 ins_cost(200); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
7994 format %{ "jn$cop skip\t# signed cmove float\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
7995 "movss $dst, $src\n"
a61af66fc99e Initial load
duke
parents:
diff changeset
7996 "skip:" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
7997 ins_encode(enc_cmovf_branch(cop, dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
7998 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
7999 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8000
a61af66fc99e Initial load
duke
parents:
diff changeset
8001 // instruct cmovF_mem(cmpOp cop, rFlagsReg cr, regF dst, memory src)
a61af66fc99e Initial load
duke
parents:
diff changeset
8002 // %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8003 // match(Set dst (CMoveF (Binary cop cr) (Binary dst (LoadL src))));
a61af66fc99e Initial load
duke
parents:
diff changeset
8004
a61af66fc99e Initial load
duke
parents:
diff changeset
8005 // ins_cost(200); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
8006 // format %{ "jn$cop skip\t# signed cmove float\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
8007 // "movss $dst, $src\n"
a61af66fc99e Initial load
duke
parents:
diff changeset
8008 // "skip:" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8009 // ins_encode(enc_cmovf_mem_branch(cop, dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
8010 // ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
8011 // %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8012
a61af66fc99e Initial load
duke
parents:
diff changeset
8013 instruct cmovF_regU(cmpOpU cop, rFlagsRegU cr, regF dst, regF src)
a61af66fc99e Initial load
duke
parents:
diff changeset
8014 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8015 match(Set dst (CMoveF (Binary cop cr) (Binary dst src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
8016
a61af66fc99e Initial load
duke
parents:
diff changeset
8017 ins_cost(200); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
8018 format %{ "jn$cop skip\t# unsigned cmove float\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
8019 "movss $dst, $src\n"
a61af66fc99e Initial load
duke
parents:
diff changeset
8020 "skip:" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8021 ins_encode(enc_cmovf_branch(cop, dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
8022 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
8023 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8024
415
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
8025 instruct cmovF_regUCF(cmpOpUCF cop, rFlagsRegUCF cr, regF dst, regF src) %{
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
8026 match(Set dst (CMoveF (Binary cop cr) (Binary dst src)));
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
8027 ins_cost(200);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
8028 expand %{
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
8029 cmovF_regU(cop, cr, dst, src);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
8030 %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
8031 %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
8032
0
a61af66fc99e Initial load
duke
parents:
diff changeset
8033 instruct cmovD_reg(cmpOp cop, rFlagsReg cr, regD dst, regD src)
a61af66fc99e Initial load
duke
parents:
diff changeset
8034 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8035 match(Set dst (CMoveD (Binary cop cr) (Binary dst src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
8036
a61af66fc99e Initial load
duke
parents:
diff changeset
8037 ins_cost(200); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
8038 format %{ "jn$cop skip\t# signed cmove double\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
8039 "movsd $dst, $src\n"
a61af66fc99e Initial load
duke
parents:
diff changeset
8040 "skip:" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8041 ins_encode(enc_cmovd_branch(cop, dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
8042 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
8043 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8044
a61af66fc99e Initial load
duke
parents:
diff changeset
8045 instruct cmovD_regU(cmpOpU cop, rFlagsRegU cr, regD dst, regD src)
a61af66fc99e Initial load
duke
parents:
diff changeset
8046 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8047 match(Set dst (CMoveD (Binary cop cr) (Binary dst src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
8048
a61af66fc99e Initial load
duke
parents:
diff changeset
8049 ins_cost(200); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
8050 format %{ "jn$cop skip\t# unsigned cmove double\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
8051 "movsd $dst, $src\n"
a61af66fc99e Initial load
duke
parents:
diff changeset
8052 "skip:" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8053 ins_encode(enc_cmovd_branch(cop, dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
8054 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
8055 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8056
415
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
8057 instruct cmovD_regUCF(cmpOpUCF cop, rFlagsRegUCF cr, regD dst, regD src) %{
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
8058 match(Set dst (CMoveD (Binary cop cr) (Binary dst src)));
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
8059 ins_cost(200);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
8060 expand %{
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
8061 cmovD_regU(cop, cr, dst, src);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
8062 %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
8063 %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
8064
0
a61af66fc99e Initial load
duke
parents:
diff changeset
8065 //----------Arithmetic Instructions--------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
8066 //----------Addition Instructions----------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
8067
a61af66fc99e Initial load
duke
parents:
diff changeset
8068 instruct addI_rReg(rRegI dst, rRegI src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8069 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8070 match(Set dst (AddI dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
8071 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8072
a61af66fc99e Initial load
duke
parents:
diff changeset
8073 format %{ "addl $dst, $src\t# int" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8074 opcode(0x03);
a61af66fc99e Initial load
duke
parents:
diff changeset
8075 ins_encode(REX_reg_reg(dst, src), OpcP, reg_reg(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
8076 ins_pipe(ialu_reg_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
8077 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8078
a61af66fc99e Initial load
duke
parents:
diff changeset
8079 instruct addI_rReg_imm(rRegI dst, immI src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8080 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8081 match(Set dst (AddI dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
8082 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8083
a61af66fc99e Initial load
duke
parents:
diff changeset
8084 format %{ "addl $dst, $src\t# int" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8085 opcode(0x81, 0x00); /* /0 id */
a61af66fc99e Initial load
duke
parents:
diff changeset
8086 ins_encode(OpcSErm(dst, src), Con8or32(src));
a61af66fc99e Initial load
duke
parents:
diff changeset
8087 ins_pipe( ialu_reg );
a61af66fc99e Initial load
duke
parents:
diff changeset
8088 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8089
a61af66fc99e Initial load
duke
parents:
diff changeset
8090 instruct addI_rReg_mem(rRegI dst, memory src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8091 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8092 match(Set dst (AddI dst (LoadI src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
8093 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8094
a61af66fc99e Initial load
duke
parents:
diff changeset
8095 ins_cost(125); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
8096 format %{ "addl $dst, $src\t# int" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8097 opcode(0x03);
a61af66fc99e Initial load
duke
parents:
diff changeset
8098 ins_encode(REX_reg_mem(dst, src), OpcP, reg_mem(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
8099 ins_pipe(ialu_reg_mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
8100 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8101
a61af66fc99e Initial load
duke
parents:
diff changeset
8102 instruct addI_mem_rReg(memory dst, rRegI src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8103 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8104 match(Set dst (StoreI dst (AddI (LoadI dst) src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
8105 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8106
a61af66fc99e Initial load
duke
parents:
diff changeset
8107 ins_cost(150); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
8108 format %{ "addl $dst, $src\t# int" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8109 opcode(0x01); /* Opcode 01 /r */
a61af66fc99e Initial load
duke
parents:
diff changeset
8110 ins_encode(REX_reg_mem(src, dst), OpcP, reg_mem(src, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
8111 ins_pipe(ialu_mem_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
8112 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8113
a61af66fc99e Initial load
duke
parents:
diff changeset
8114 instruct addI_mem_imm(memory dst, immI src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8115 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8116 match(Set dst (StoreI dst (AddI (LoadI dst) src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
8117 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8118
a61af66fc99e Initial load
duke
parents:
diff changeset
8119 ins_cost(125); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
8120 format %{ "addl $dst, $src\t# int" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8121 opcode(0x81); /* Opcode 81 /0 id */
a61af66fc99e Initial load
duke
parents:
diff changeset
8122 ins_encode(REX_mem(dst), OpcSE(src), RM_opc_mem(0x00, dst), Con8or32(src));
a61af66fc99e Initial load
duke
parents:
diff changeset
8123 ins_pipe(ialu_mem_imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
8124 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8125
a61af66fc99e Initial load
duke
parents:
diff changeset
8126 instruct incI_rReg(rRegI dst, immI1 src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8127 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8128 predicate(UseIncDec);
a61af66fc99e Initial load
duke
parents:
diff changeset
8129 match(Set dst (AddI dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
8130 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8131
a61af66fc99e Initial load
duke
parents:
diff changeset
8132 format %{ "incl $dst\t# int" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8133 opcode(0xFF, 0x00); // FF /0
a61af66fc99e Initial load
duke
parents:
diff changeset
8134 ins_encode(REX_reg(dst), OpcP, reg_opc(dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
8135 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
8136 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8137
a61af66fc99e Initial load
duke
parents:
diff changeset
8138 instruct incI_mem(memory dst, immI1 src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8139 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8140 predicate(UseIncDec);
a61af66fc99e Initial load
duke
parents:
diff changeset
8141 match(Set dst (StoreI dst (AddI (LoadI dst) src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
8142 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8143
a61af66fc99e Initial load
duke
parents:
diff changeset
8144 ins_cost(125); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
8145 format %{ "incl $dst\t# int" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8146 opcode(0xFF); /* Opcode FF /0 */
a61af66fc99e Initial load
duke
parents:
diff changeset
8147 ins_encode(REX_mem(dst), OpcP, RM_opc_mem(0x00, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
8148 ins_pipe(ialu_mem_imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
8149 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8150
a61af66fc99e Initial load
duke
parents:
diff changeset
8151 // XXX why does that use AddI
a61af66fc99e Initial load
duke
parents:
diff changeset
8152 instruct decI_rReg(rRegI dst, immI_M1 src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8153 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8154 predicate(UseIncDec);
a61af66fc99e Initial load
duke
parents:
diff changeset
8155 match(Set dst (AddI dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
8156 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8157
a61af66fc99e Initial load
duke
parents:
diff changeset
8158 format %{ "decl $dst\t# int" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8159 opcode(0xFF, 0x01); // FF /1
a61af66fc99e Initial load
duke
parents:
diff changeset
8160 ins_encode(REX_reg(dst), OpcP, reg_opc(dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
8161 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
8162 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8163
a61af66fc99e Initial load
duke
parents:
diff changeset
8164 // XXX why does that use AddI
a61af66fc99e Initial load
duke
parents:
diff changeset
8165 instruct decI_mem(memory dst, immI_M1 src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8166 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8167 predicate(UseIncDec);
a61af66fc99e Initial load
duke
parents:
diff changeset
8168 match(Set dst (StoreI dst (AddI (LoadI dst) src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
8169 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8170
a61af66fc99e Initial load
duke
parents:
diff changeset
8171 ins_cost(125); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
8172 format %{ "decl $dst\t# int" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8173 opcode(0xFF); /* Opcode FF /1 */
a61af66fc99e Initial load
duke
parents:
diff changeset
8174 ins_encode(REX_mem(dst), OpcP, RM_opc_mem(0x01, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
8175 ins_pipe(ialu_mem_imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
8176 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8177
a61af66fc99e Initial load
duke
parents:
diff changeset
8178 instruct leaI_rReg_immI(rRegI dst, rRegI src0, immI src1)
a61af66fc99e Initial load
duke
parents:
diff changeset
8179 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8180 match(Set dst (AddI src0 src1));
a61af66fc99e Initial load
duke
parents:
diff changeset
8181
a61af66fc99e Initial load
duke
parents:
diff changeset
8182 ins_cost(110);
a61af66fc99e Initial load
duke
parents:
diff changeset
8183 format %{ "addr32 leal $dst, [$src0 + $src1]\t# int" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8184 opcode(0x8D); /* 0x8D /r */
a61af66fc99e Initial load
duke
parents:
diff changeset
8185 ins_encode(Opcode(0x67), REX_reg_reg(dst, src0), OpcP, reg_lea(dst, src0, src1)); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
8186 ins_pipe(ialu_reg_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
8187 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8188
a61af66fc99e Initial load
duke
parents:
diff changeset
8189 instruct addL_rReg(rRegL dst, rRegL src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8190 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8191 match(Set dst (AddL dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
8192 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8193
a61af66fc99e Initial load
duke
parents:
diff changeset
8194 format %{ "addq $dst, $src\t# long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8195 opcode(0x03);
a61af66fc99e Initial load
duke
parents:
diff changeset
8196 ins_encode(REX_reg_reg_wide(dst, src), OpcP, reg_reg(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
8197 ins_pipe(ialu_reg_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
8198 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8199
a61af66fc99e Initial load
duke
parents:
diff changeset
8200 instruct addL_rReg_imm(rRegL dst, immL32 src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8201 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8202 match(Set dst (AddL dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
8203 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8204
a61af66fc99e Initial load
duke
parents:
diff changeset
8205 format %{ "addq $dst, $src\t# long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8206 opcode(0x81, 0x00); /* /0 id */
a61af66fc99e Initial load
duke
parents:
diff changeset
8207 ins_encode(OpcSErm_wide(dst, src), Con8or32(src));
a61af66fc99e Initial load
duke
parents:
diff changeset
8208 ins_pipe( ialu_reg );
a61af66fc99e Initial load
duke
parents:
diff changeset
8209 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8210
a61af66fc99e Initial load
duke
parents:
diff changeset
8211 instruct addL_rReg_mem(rRegL dst, memory src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8212 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8213 match(Set dst (AddL dst (LoadL src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
8214 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8215
a61af66fc99e Initial load
duke
parents:
diff changeset
8216 ins_cost(125); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
8217 format %{ "addq $dst, $src\t# long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8218 opcode(0x03);
a61af66fc99e Initial load
duke
parents:
diff changeset
8219 ins_encode(REX_reg_mem_wide(dst, src), OpcP, reg_mem(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
8220 ins_pipe(ialu_reg_mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
8221 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8222
a61af66fc99e Initial load
duke
parents:
diff changeset
8223 instruct addL_mem_rReg(memory dst, rRegL src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8224 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8225 match(Set dst (StoreL dst (AddL (LoadL dst) src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
8226 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8227
a61af66fc99e Initial load
duke
parents:
diff changeset
8228 ins_cost(150); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
8229 format %{ "addq $dst, $src\t# long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8230 opcode(0x01); /* Opcode 01 /r */
a61af66fc99e Initial load
duke
parents:
diff changeset
8231 ins_encode(REX_reg_mem_wide(src, dst), OpcP, reg_mem(src, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
8232 ins_pipe(ialu_mem_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
8233 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8234
a61af66fc99e Initial load
duke
parents:
diff changeset
8235 instruct addL_mem_imm(memory dst, immL32 src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8236 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8237 match(Set dst (StoreL dst (AddL (LoadL dst) src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
8238 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8239
a61af66fc99e Initial load
duke
parents:
diff changeset
8240 ins_cost(125); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
8241 format %{ "addq $dst, $src\t# long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8242 opcode(0x81); /* Opcode 81 /0 id */
a61af66fc99e Initial load
duke
parents:
diff changeset
8243 ins_encode(REX_mem_wide(dst),
a61af66fc99e Initial load
duke
parents:
diff changeset
8244 OpcSE(src), RM_opc_mem(0x00, dst), Con8or32(src));
a61af66fc99e Initial load
duke
parents:
diff changeset
8245 ins_pipe(ialu_mem_imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
8246 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8247
a61af66fc99e Initial load
duke
parents:
diff changeset
8248 instruct incL_rReg(rRegI dst, immL1 src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8249 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8250 predicate(UseIncDec);
a61af66fc99e Initial load
duke
parents:
diff changeset
8251 match(Set dst (AddL dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
8252 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8253
a61af66fc99e Initial load
duke
parents:
diff changeset
8254 format %{ "incq $dst\t# long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8255 opcode(0xFF, 0x00); // FF /0
a61af66fc99e Initial load
duke
parents:
diff changeset
8256 ins_encode(REX_reg_wide(dst), OpcP, reg_opc(dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
8257 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
8258 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8259
a61af66fc99e Initial load
duke
parents:
diff changeset
8260 instruct incL_mem(memory dst, immL1 src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8261 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8262 predicate(UseIncDec);
a61af66fc99e Initial load
duke
parents:
diff changeset
8263 match(Set dst (StoreL dst (AddL (LoadL dst) src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
8264 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8265
a61af66fc99e Initial load
duke
parents:
diff changeset
8266 ins_cost(125); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
8267 format %{ "incq $dst\t# long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8268 opcode(0xFF); /* Opcode FF /0 */
a61af66fc99e Initial load
duke
parents:
diff changeset
8269 ins_encode(REX_mem_wide(dst), OpcP, RM_opc_mem(0x00, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
8270 ins_pipe(ialu_mem_imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
8271 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8272
a61af66fc99e Initial load
duke
parents:
diff changeset
8273 // XXX why does that use AddL
a61af66fc99e Initial load
duke
parents:
diff changeset
8274 instruct decL_rReg(rRegL dst, immL_M1 src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8275 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8276 predicate(UseIncDec);
a61af66fc99e Initial load
duke
parents:
diff changeset
8277 match(Set dst (AddL dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
8278 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8279
a61af66fc99e Initial load
duke
parents:
diff changeset
8280 format %{ "decq $dst\t# long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8281 opcode(0xFF, 0x01); // FF /1
a61af66fc99e Initial load
duke
parents:
diff changeset
8282 ins_encode(REX_reg_wide(dst), OpcP, reg_opc(dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
8283 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
8284 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8285
a61af66fc99e Initial load
duke
parents:
diff changeset
8286 // XXX why does that use AddL
a61af66fc99e Initial load
duke
parents:
diff changeset
8287 instruct decL_mem(memory dst, immL_M1 src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8288 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8289 predicate(UseIncDec);
a61af66fc99e Initial load
duke
parents:
diff changeset
8290 match(Set dst (StoreL dst (AddL (LoadL dst) src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
8291 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8292
a61af66fc99e Initial load
duke
parents:
diff changeset
8293 ins_cost(125); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
8294 format %{ "decq $dst\t# long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8295 opcode(0xFF); /* Opcode FF /1 */
a61af66fc99e Initial load
duke
parents:
diff changeset
8296 ins_encode(REX_mem_wide(dst), OpcP, RM_opc_mem(0x01, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
8297 ins_pipe(ialu_mem_imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
8298 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8299
a61af66fc99e Initial load
duke
parents:
diff changeset
8300 instruct leaL_rReg_immL(rRegL dst, rRegL src0, immL32 src1)
a61af66fc99e Initial load
duke
parents:
diff changeset
8301 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8302 match(Set dst (AddL src0 src1));
a61af66fc99e Initial load
duke
parents:
diff changeset
8303
a61af66fc99e Initial load
duke
parents:
diff changeset
8304 ins_cost(110);
a61af66fc99e Initial load
duke
parents:
diff changeset
8305 format %{ "leaq $dst, [$src0 + $src1]\t# long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8306 opcode(0x8D); /* 0x8D /r */
a61af66fc99e Initial load
duke
parents:
diff changeset
8307 ins_encode(REX_reg_reg_wide(dst, src0), OpcP, reg_lea(dst, src0, src1)); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
8308 ins_pipe(ialu_reg_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
8309 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8310
a61af66fc99e Initial load
duke
parents:
diff changeset
8311 instruct addP_rReg(rRegP dst, rRegL src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8312 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8313 match(Set dst (AddP dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
8314 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8315
a61af66fc99e Initial load
duke
parents:
diff changeset
8316 format %{ "addq $dst, $src\t# ptr" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8317 opcode(0x03);
a61af66fc99e Initial load
duke
parents:
diff changeset
8318 ins_encode(REX_reg_reg_wide(dst, src), OpcP, reg_reg(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
8319 ins_pipe(ialu_reg_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
8320 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8321
a61af66fc99e Initial load
duke
parents:
diff changeset
8322 instruct addP_rReg_imm(rRegP dst, immL32 src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8323 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8324 match(Set dst (AddP dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
8325 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8326
a61af66fc99e Initial load
duke
parents:
diff changeset
8327 format %{ "addq $dst, $src\t# ptr" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8328 opcode(0x81, 0x00); /* /0 id */
a61af66fc99e Initial load
duke
parents:
diff changeset
8329 ins_encode(OpcSErm_wide(dst, src), Con8or32(src));
a61af66fc99e Initial load
duke
parents:
diff changeset
8330 ins_pipe( ialu_reg );
a61af66fc99e Initial load
duke
parents:
diff changeset
8331 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8332
a61af66fc99e Initial load
duke
parents:
diff changeset
8333 // XXX addP mem ops ????
a61af66fc99e Initial load
duke
parents:
diff changeset
8334
a61af66fc99e Initial load
duke
parents:
diff changeset
8335 instruct leaP_rReg_imm(rRegP dst, rRegP src0, immL32 src1)
a61af66fc99e Initial load
duke
parents:
diff changeset
8336 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8337 match(Set dst (AddP src0 src1));
a61af66fc99e Initial load
duke
parents:
diff changeset
8338
a61af66fc99e Initial load
duke
parents:
diff changeset
8339 ins_cost(110);
a61af66fc99e Initial load
duke
parents:
diff changeset
8340 format %{ "leaq $dst, [$src0 + $src1]\t# ptr" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8341 opcode(0x8D); /* 0x8D /r */
a61af66fc99e Initial load
duke
parents:
diff changeset
8342 ins_encode(REX_reg_reg_wide(dst, src0), OpcP, reg_lea(dst, src0, src1));// XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
8343 ins_pipe(ialu_reg_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
8344 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8345
a61af66fc99e Initial load
duke
parents:
diff changeset
8346 instruct checkCastPP(rRegP dst)
a61af66fc99e Initial load
duke
parents:
diff changeset
8347 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8348 match(Set dst (CheckCastPP dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
8349
a61af66fc99e Initial load
duke
parents:
diff changeset
8350 size(0);
a61af66fc99e Initial load
duke
parents:
diff changeset
8351 format %{ "# checkcastPP of $dst" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8352 ins_encode(/* empty encoding */);
a61af66fc99e Initial load
duke
parents:
diff changeset
8353 ins_pipe(empty);
a61af66fc99e Initial load
duke
parents:
diff changeset
8354 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8355
a61af66fc99e Initial load
duke
parents:
diff changeset
8356 instruct castPP(rRegP dst)
a61af66fc99e Initial load
duke
parents:
diff changeset
8357 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8358 match(Set dst (CastPP dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
8359
a61af66fc99e Initial load
duke
parents:
diff changeset
8360 size(0);
a61af66fc99e Initial load
duke
parents:
diff changeset
8361 format %{ "# castPP of $dst" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8362 ins_encode(/* empty encoding */);
a61af66fc99e Initial load
duke
parents:
diff changeset
8363 ins_pipe(empty);
a61af66fc99e Initial load
duke
parents:
diff changeset
8364 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8365
a61af66fc99e Initial load
duke
parents:
diff changeset
8366 instruct castII(rRegI dst)
a61af66fc99e Initial load
duke
parents:
diff changeset
8367 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8368 match(Set dst (CastII dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
8369
a61af66fc99e Initial load
duke
parents:
diff changeset
8370 size(0);
a61af66fc99e Initial load
duke
parents:
diff changeset
8371 format %{ "# castII of $dst" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8372 ins_encode(/* empty encoding */);
a61af66fc99e Initial load
duke
parents:
diff changeset
8373 ins_cost(0);
a61af66fc99e Initial load
duke
parents:
diff changeset
8374 ins_pipe(empty);
a61af66fc99e Initial load
duke
parents:
diff changeset
8375 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8376
a61af66fc99e Initial load
duke
parents:
diff changeset
8377 // LoadP-locked same as a regular LoadP when used with compare-swap
a61af66fc99e Initial load
duke
parents:
diff changeset
8378 instruct loadPLocked(rRegP dst, memory mem)
a61af66fc99e Initial load
duke
parents:
diff changeset
8379 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8380 match(Set dst (LoadPLocked mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
8381
a61af66fc99e Initial load
duke
parents:
diff changeset
8382 ins_cost(125); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
8383 format %{ "movq $dst, $mem\t# ptr locked" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8384 opcode(0x8B);
a61af66fc99e Initial load
duke
parents:
diff changeset
8385 ins_encode(REX_reg_mem_wide(dst, mem), OpcP, reg_mem(dst, mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
8386 ins_pipe(ialu_reg_mem); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
8387 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8388
a61af66fc99e Initial load
duke
parents:
diff changeset
8389 // LoadL-locked - same as a regular LoadL when used with compare-swap
a61af66fc99e Initial load
duke
parents:
diff changeset
8390 instruct loadLLocked(rRegL dst, memory mem)
a61af66fc99e Initial load
duke
parents:
diff changeset
8391 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8392 match(Set dst (LoadLLocked mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
8393
a61af66fc99e Initial load
duke
parents:
diff changeset
8394 ins_cost(125); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
8395 format %{ "movq $dst, $mem\t# long locked" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8396 opcode(0x8B);
a61af66fc99e Initial load
duke
parents:
diff changeset
8397 ins_encode(REX_reg_mem_wide(dst, mem), OpcP, reg_mem(dst, mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
8398 ins_pipe(ialu_reg_mem); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
8399 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8400
a61af66fc99e Initial load
duke
parents:
diff changeset
8401 // Conditional-store of the updated heap-top.
a61af66fc99e Initial load
duke
parents:
diff changeset
8402 // Used during allocation of the shared heap.
a61af66fc99e Initial load
duke
parents:
diff changeset
8403 // Sets flags (EQ) on success. Implemented with a CMPXCHG on Intel.
a61af66fc99e Initial load
duke
parents:
diff changeset
8404
a61af66fc99e Initial load
duke
parents:
diff changeset
8405 instruct storePConditional(memory heap_top_ptr,
a61af66fc99e Initial load
duke
parents:
diff changeset
8406 rax_RegP oldval, rRegP newval,
a61af66fc99e Initial load
duke
parents:
diff changeset
8407 rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8408 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8409 match(Set cr (StorePConditional heap_top_ptr (Binary oldval newval)));
420
a1980da045cc 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 415
diff changeset
8410
0
a61af66fc99e Initial load
duke
parents:
diff changeset
8411 format %{ "cmpxchgq $heap_top_ptr, $newval\t# (ptr) "
a61af66fc99e Initial load
duke
parents:
diff changeset
8412 "If rax == $heap_top_ptr then store $newval into $heap_top_ptr" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8413 opcode(0x0F, 0xB1);
a61af66fc99e Initial load
duke
parents:
diff changeset
8414 ins_encode(lock_prefix,
a61af66fc99e Initial load
duke
parents:
diff changeset
8415 REX_reg_mem_wide(newval, heap_top_ptr),
a61af66fc99e Initial load
duke
parents:
diff changeset
8416 OpcP, OpcS,
a61af66fc99e Initial load
duke
parents:
diff changeset
8417 reg_mem(newval, heap_top_ptr));
a61af66fc99e Initial load
duke
parents:
diff changeset
8418 ins_pipe(pipe_cmpxchg);
a61af66fc99e Initial load
duke
parents:
diff changeset
8419 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8420
420
a1980da045cc 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 415
diff changeset
8421 // Conditional-store of an int value.
a1980da045cc 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 415
diff changeset
8422 // ZF flag is set on success, reset otherwise. Implemented with a CMPXCHG.
a1980da045cc 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 415
diff changeset
8423 instruct storeIConditional(memory mem, rax_RegI oldval, rRegI newval, rFlagsReg cr)
a1980da045cc 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 415
diff changeset
8424 %{
a1980da045cc 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 415
diff changeset
8425 match(Set cr (StoreIConditional mem (Binary oldval newval)));
a1980da045cc 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 415
diff changeset
8426 effect(KILL oldval);
a1980da045cc 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 415
diff changeset
8427
a1980da045cc 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 415
diff changeset
8428 format %{ "cmpxchgl $mem, $newval\t# If rax == $mem then store $newval into $mem" %}
0
a61af66fc99e Initial load
duke
parents:
diff changeset
8429 opcode(0x0F, 0xB1);
a61af66fc99e Initial load
duke
parents:
diff changeset
8430 ins_encode(lock_prefix,
420
a1980da045cc 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 415
diff changeset
8431 REX_reg_mem(newval, mem),
0
a61af66fc99e Initial load
duke
parents:
diff changeset
8432 OpcP, OpcS,
420
a1980da045cc 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 415
diff changeset
8433 reg_mem(newval, mem));
0
a61af66fc99e Initial load
duke
parents:
diff changeset
8434 ins_pipe(pipe_cmpxchg);
a61af66fc99e Initial load
duke
parents:
diff changeset
8435 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8436
420
a1980da045cc 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 415
diff changeset
8437 // Conditional-store of a long value.
a1980da045cc 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 415
diff changeset
8438 // ZF flag is set on success, reset otherwise. Implemented with a CMPXCHG.
a1980da045cc 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 415
diff changeset
8439 instruct storeLConditional(memory mem, rax_RegL oldval, rRegL newval, rFlagsReg cr)
a1980da045cc 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 415
diff changeset
8440 %{
a1980da045cc 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 415
diff changeset
8441 match(Set cr (StoreLConditional mem (Binary oldval newval)));
a1980da045cc 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 415
diff changeset
8442 effect(KILL oldval);
a1980da045cc 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 415
diff changeset
8443
a1980da045cc 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 415
diff changeset
8444 format %{ "cmpxchgq $mem, $newval\t# If rax == $mem then store $newval into $mem" %}
0
a61af66fc99e Initial load
duke
parents:
diff changeset
8445 opcode(0x0F, 0xB1);
a61af66fc99e Initial load
duke
parents:
diff changeset
8446 ins_encode(lock_prefix,
420
a1980da045cc 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 415
diff changeset
8447 REX_reg_mem_wide(newval, mem),
0
a61af66fc99e Initial load
duke
parents:
diff changeset
8448 OpcP, OpcS,
420
a1980da045cc 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 415
diff changeset
8449 reg_mem(newval, mem));
0
a61af66fc99e Initial load
duke
parents:
diff changeset
8450 ins_pipe(pipe_cmpxchg);
a61af66fc99e Initial load
duke
parents:
diff changeset
8451 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8452
420
a1980da045cc 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 415
diff changeset
8453
a1980da045cc 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 415
diff changeset
8454 // XXX No flag versions for CompareAndSwap{P,I,L} because matcher can't match them
0
a61af66fc99e Initial load
duke
parents:
diff changeset
8455 instruct compareAndSwapP(rRegI res,
a61af66fc99e Initial load
duke
parents:
diff changeset
8456 memory mem_ptr,
a61af66fc99e Initial load
duke
parents:
diff changeset
8457 rax_RegP oldval, rRegP newval,
a61af66fc99e Initial load
duke
parents:
diff changeset
8458 rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8459 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8460 match(Set res (CompareAndSwapP mem_ptr (Binary oldval newval)));
a61af66fc99e Initial load
duke
parents:
diff changeset
8461 effect(KILL cr, KILL oldval);
a61af66fc99e Initial load
duke
parents:
diff changeset
8462
a61af66fc99e Initial load
duke
parents:
diff changeset
8463 format %{ "cmpxchgq $mem_ptr,$newval\t# "
a61af66fc99e Initial load
duke
parents:
diff changeset
8464 "If rax == $mem_ptr then store $newval into $mem_ptr\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
8465 "sete $res\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
8466 "movzbl $res, $res" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8467 opcode(0x0F, 0xB1);
a61af66fc99e Initial load
duke
parents:
diff changeset
8468 ins_encode(lock_prefix,
a61af66fc99e Initial load
duke
parents:
diff changeset
8469 REX_reg_mem_wide(newval, mem_ptr),
a61af66fc99e Initial load
duke
parents:
diff changeset
8470 OpcP, OpcS,
a61af66fc99e Initial load
duke
parents:
diff changeset
8471 reg_mem(newval, mem_ptr),
a61af66fc99e Initial load
duke
parents:
diff changeset
8472 REX_breg(res), Opcode(0x0F), Opcode(0x94), reg(res), // sete
a61af66fc99e Initial load
duke
parents:
diff changeset
8473 REX_reg_breg(res, res), // movzbl
a61af66fc99e Initial load
duke
parents:
diff changeset
8474 Opcode(0xF), Opcode(0xB6), reg_reg(res, res));
a61af66fc99e Initial load
duke
parents:
diff changeset
8475 ins_pipe( pipe_cmpxchg );
a61af66fc99e Initial load
duke
parents:
diff changeset
8476 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8477
a61af66fc99e Initial load
duke
parents:
diff changeset
8478 instruct compareAndSwapL(rRegI res,
a61af66fc99e Initial load
duke
parents:
diff changeset
8479 memory mem_ptr,
a61af66fc99e Initial load
duke
parents:
diff changeset
8480 rax_RegL oldval, rRegL newval,
a61af66fc99e Initial load
duke
parents:
diff changeset
8481 rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8482 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8483 match(Set res (CompareAndSwapL mem_ptr (Binary oldval newval)));
a61af66fc99e Initial load
duke
parents:
diff changeset
8484 effect(KILL cr, KILL oldval);
a61af66fc99e Initial load
duke
parents:
diff changeset
8485
a61af66fc99e Initial load
duke
parents:
diff changeset
8486 format %{ "cmpxchgq $mem_ptr,$newval\t# "
a61af66fc99e Initial load
duke
parents:
diff changeset
8487 "If rax == $mem_ptr then store $newval into $mem_ptr\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
8488 "sete $res\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
8489 "movzbl $res, $res" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8490 opcode(0x0F, 0xB1);
a61af66fc99e Initial load
duke
parents:
diff changeset
8491 ins_encode(lock_prefix,
a61af66fc99e Initial load
duke
parents:
diff changeset
8492 REX_reg_mem_wide(newval, mem_ptr),
a61af66fc99e Initial load
duke
parents:
diff changeset
8493 OpcP, OpcS,
a61af66fc99e Initial load
duke
parents:
diff changeset
8494 reg_mem(newval, mem_ptr),
a61af66fc99e Initial load
duke
parents:
diff changeset
8495 REX_breg(res), Opcode(0x0F), Opcode(0x94), reg(res), // sete
a61af66fc99e Initial load
duke
parents:
diff changeset
8496 REX_reg_breg(res, res), // movzbl
a61af66fc99e Initial load
duke
parents:
diff changeset
8497 Opcode(0xF), Opcode(0xB6), reg_reg(res, res));
a61af66fc99e Initial load
duke
parents:
diff changeset
8498 ins_pipe( pipe_cmpxchg );
a61af66fc99e Initial load
duke
parents:
diff changeset
8499 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8500
a61af66fc99e Initial load
duke
parents:
diff changeset
8501 instruct compareAndSwapI(rRegI res,
a61af66fc99e Initial load
duke
parents:
diff changeset
8502 memory mem_ptr,
a61af66fc99e Initial load
duke
parents:
diff changeset
8503 rax_RegI oldval, rRegI newval,
a61af66fc99e Initial load
duke
parents:
diff changeset
8504 rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8505 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8506 match(Set res (CompareAndSwapI mem_ptr (Binary oldval newval)));
a61af66fc99e Initial load
duke
parents:
diff changeset
8507 effect(KILL cr, KILL oldval);
a61af66fc99e Initial load
duke
parents:
diff changeset
8508
a61af66fc99e Initial load
duke
parents:
diff changeset
8509 format %{ "cmpxchgl $mem_ptr,$newval\t# "
a61af66fc99e Initial load
duke
parents:
diff changeset
8510 "If rax == $mem_ptr then store $newval into $mem_ptr\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
8511 "sete $res\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
8512 "movzbl $res, $res" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8513 opcode(0x0F, 0xB1);
a61af66fc99e Initial load
duke
parents:
diff changeset
8514 ins_encode(lock_prefix,
a61af66fc99e Initial load
duke
parents:
diff changeset
8515 REX_reg_mem(newval, mem_ptr),
a61af66fc99e Initial load
duke
parents:
diff changeset
8516 OpcP, OpcS,
a61af66fc99e Initial load
duke
parents:
diff changeset
8517 reg_mem(newval, mem_ptr),
a61af66fc99e Initial load
duke
parents:
diff changeset
8518 REX_breg(res), Opcode(0x0F), Opcode(0x94), reg(res), // sete
a61af66fc99e Initial load
duke
parents:
diff changeset
8519 REX_reg_breg(res, res), // movzbl
a61af66fc99e Initial load
duke
parents:
diff changeset
8520 Opcode(0xF), Opcode(0xB6), reg_reg(res, res));
a61af66fc99e Initial load
duke
parents:
diff changeset
8521 ins_pipe( pipe_cmpxchg );
a61af66fc99e Initial load
duke
parents:
diff changeset
8522 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8523
a61af66fc99e Initial load
duke
parents:
diff changeset
8524
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
8525 instruct compareAndSwapN(rRegI res,
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
8526 memory mem_ptr,
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
8527 rax_RegN oldval, rRegN newval,
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
8528 rFlagsReg cr) %{
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
8529 match(Set res (CompareAndSwapN mem_ptr (Binary oldval newval)));
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
8530 effect(KILL cr, KILL oldval);
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
8531
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
8532 format %{ "cmpxchgl $mem_ptr,$newval\t# "
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
8533 "If rax == $mem_ptr then store $newval into $mem_ptr\n\t"
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
8534 "sete $res\n\t"
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
8535 "movzbl $res, $res" %}
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
8536 opcode(0x0F, 0xB1);
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
8537 ins_encode(lock_prefix,
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
8538 REX_reg_mem(newval, mem_ptr),
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
8539 OpcP, OpcS,
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
8540 reg_mem(newval, mem_ptr),
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
8541 REX_breg(res), Opcode(0x0F), Opcode(0x94), reg(res), // sete
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
8542 REX_reg_breg(res, res), // movzbl
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
8543 Opcode(0xF), Opcode(0xB6), reg_reg(res, res));
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
8544 ins_pipe( pipe_cmpxchg );
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
8545 %}
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
8546
0
a61af66fc99e Initial load
duke
parents:
diff changeset
8547 //----------Subtraction Instructions-------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
8548
a61af66fc99e Initial load
duke
parents:
diff changeset
8549 // Integer Subtraction Instructions
a61af66fc99e Initial load
duke
parents:
diff changeset
8550 instruct subI_rReg(rRegI dst, rRegI src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8551 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8552 match(Set dst (SubI dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
8553 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8554
a61af66fc99e Initial load
duke
parents:
diff changeset
8555 format %{ "subl $dst, $src\t# int" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8556 opcode(0x2B);
a61af66fc99e Initial load
duke
parents:
diff changeset
8557 ins_encode(REX_reg_reg(dst, src), OpcP, reg_reg(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
8558 ins_pipe(ialu_reg_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
8559 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8560
a61af66fc99e Initial load
duke
parents:
diff changeset
8561 instruct subI_rReg_imm(rRegI dst, immI src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8562 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8563 match(Set dst (SubI dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
8564 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8565
a61af66fc99e Initial load
duke
parents:
diff changeset
8566 format %{ "subl $dst, $src\t# int" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8567 opcode(0x81, 0x05); /* Opcode 81 /5 */
a61af66fc99e Initial load
duke
parents:
diff changeset
8568 ins_encode(OpcSErm(dst, src), Con8or32(src));
a61af66fc99e Initial load
duke
parents:
diff changeset
8569 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
8570 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8571
a61af66fc99e Initial load
duke
parents:
diff changeset
8572 instruct subI_rReg_mem(rRegI dst, memory src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8573 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8574 match(Set dst (SubI dst (LoadI src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
8575 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8576
a61af66fc99e Initial load
duke
parents:
diff changeset
8577 ins_cost(125);
a61af66fc99e Initial load
duke
parents:
diff changeset
8578 format %{ "subl $dst, $src\t# int" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8579 opcode(0x2B);
a61af66fc99e Initial load
duke
parents:
diff changeset
8580 ins_encode(REX_reg_mem(dst, src), OpcP, reg_mem(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
8581 ins_pipe(ialu_reg_mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
8582 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8583
a61af66fc99e Initial load
duke
parents:
diff changeset
8584 instruct subI_mem_rReg(memory dst, rRegI src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8585 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8586 match(Set dst (StoreI dst (SubI (LoadI dst) src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
8587 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8588
a61af66fc99e Initial load
duke
parents:
diff changeset
8589 ins_cost(150);
a61af66fc99e Initial load
duke
parents:
diff changeset
8590 format %{ "subl $dst, $src\t# int" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8591 opcode(0x29); /* Opcode 29 /r */
a61af66fc99e Initial load
duke
parents:
diff changeset
8592 ins_encode(REX_reg_mem(src, dst), OpcP, reg_mem(src, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
8593 ins_pipe(ialu_mem_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
8594 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8595
a61af66fc99e Initial load
duke
parents:
diff changeset
8596 instruct subI_mem_imm(memory dst, immI src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8597 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8598 match(Set dst (StoreI dst (SubI (LoadI dst) src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
8599 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8600
a61af66fc99e Initial load
duke
parents:
diff changeset
8601 ins_cost(125); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
8602 format %{ "subl $dst, $src\t# int" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8603 opcode(0x81); /* Opcode 81 /5 id */
a61af66fc99e Initial load
duke
parents:
diff changeset
8604 ins_encode(REX_mem(dst), OpcSE(src), RM_opc_mem(0x05, dst), Con8or32(src));
a61af66fc99e Initial load
duke
parents:
diff changeset
8605 ins_pipe(ialu_mem_imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
8606 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8607
a61af66fc99e Initial load
duke
parents:
diff changeset
8608 instruct subL_rReg(rRegL dst, rRegL src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8609 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8610 match(Set dst (SubL dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
8611 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8612
a61af66fc99e Initial load
duke
parents:
diff changeset
8613 format %{ "subq $dst, $src\t# long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8614 opcode(0x2B);
a61af66fc99e Initial load
duke
parents:
diff changeset
8615 ins_encode(REX_reg_reg_wide(dst, src), OpcP, reg_reg(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
8616 ins_pipe(ialu_reg_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
8617 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8618
a61af66fc99e Initial load
duke
parents:
diff changeset
8619 instruct subL_rReg_imm(rRegI dst, immL32 src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8620 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8621 match(Set dst (SubL dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
8622 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8623
a61af66fc99e Initial load
duke
parents:
diff changeset
8624 format %{ "subq $dst, $src\t# long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8625 opcode(0x81, 0x05); /* Opcode 81 /5 */
a61af66fc99e Initial load
duke
parents:
diff changeset
8626 ins_encode(OpcSErm_wide(dst, src), Con8or32(src));
a61af66fc99e Initial load
duke
parents:
diff changeset
8627 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
8628 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8629
a61af66fc99e Initial load
duke
parents:
diff changeset
8630 instruct subL_rReg_mem(rRegL dst, memory src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8631 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8632 match(Set dst (SubL dst (LoadL src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
8633 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8634
a61af66fc99e Initial load
duke
parents:
diff changeset
8635 ins_cost(125);
a61af66fc99e Initial load
duke
parents:
diff changeset
8636 format %{ "subq $dst, $src\t# long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8637 opcode(0x2B);
a61af66fc99e Initial load
duke
parents:
diff changeset
8638 ins_encode(REX_reg_mem_wide(dst, src), OpcP, reg_mem(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
8639 ins_pipe(ialu_reg_mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
8640 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8641
a61af66fc99e Initial load
duke
parents:
diff changeset
8642 instruct subL_mem_rReg(memory dst, rRegL src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8643 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8644 match(Set dst (StoreL dst (SubL (LoadL dst) src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
8645 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8646
a61af66fc99e Initial load
duke
parents:
diff changeset
8647 ins_cost(150);
a61af66fc99e Initial load
duke
parents:
diff changeset
8648 format %{ "subq $dst, $src\t# long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8649 opcode(0x29); /* Opcode 29 /r */
a61af66fc99e Initial load
duke
parents:
diff changeset
8650 ins_encode(REX_reg_mem_wide(src, dst), OpcP, reg_mem(src, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
8651 ins_pipe(ialu_mem_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
8652 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8653
a61af66fc99e Initial load
duke
parents:
diff changeset
8654 instruct subL_mem_imm(memory dst, immL32 src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8655 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8656 match(Set dst (StoreL dst (SubL (LoadL dst) src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
8657 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8658
a61af66fc99e Initial load
duke
parents:
diff changeset
8659 ins_cost(125); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
8660 format %{ "subq $dst, $src\t# long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8661 opcode(0x81); /* Opcode 81 /5 id */
a61af66fc99e Initial load
duke
parents:
diff changeset
8662 ins_encode(REX_mem_wide(dst),
a61af66fc99e Initial load
duke
parents:
diff changeset
8663 OpcSE(src), RM_opc_mem(0x05, dst), Con8or32(src));
a61af66fc99e Initial load
duke
parents:
diff changeset
8664 ins_pipe(ialu_mem_imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
8665 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8666
a61af66fc99e Initial load
duke
parents:
diff changeset
8667 // Subtract from a pointer
a61af66fc99e Initial load
duke
parents:
diff changeset
8668 // XXX hmpf???
a61af66fc99e Initial load
duke
parents:
diff changeset
8669 instruct subP_rReg(rRegP dst, rRegI src, immI0 zero, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8670 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8671 match(Set dst (AddP dst (SubI zero src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
8672 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8673
a61af66fc99e Initial load
duke
parents:
diff changeset
8674 format %{ "subq $dst, $src\t# ptr - int" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8675 opcode(0x2B);
a61af66fc99e Initial load
duke
parents:
diff changeset
8676 ins_encode(REX_reg_reg_wide(dst, src), OpcP, reg_reg(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
8677 ins_pipe(ialu_reg_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
8678 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8679
a61af66fc99e Initial load
duke
parents:
diff changeset
8680 instruct negI_rReg(rRegI dst, immI0 zero, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8681 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8682 match(Set dst (SubI zero dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
8683 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8684
a61af66fc99e Initial load
duke
parents:
diff changeset
8685 format %{ "negl $dst\t# int" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8686 opcode(0xF7, 0x03); // Opcode F7 /3
a61af66fc99e Initial load
duke
parents:
diff changeset
8687 ins_encode(REX_reg(dst), OpcP, reg_opc(dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
8688 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
8689 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8690
a61af66fc99e Initial load
duke
parents:
diff changeset
8691 instruct negI_mem(memory dst, immI0 zero, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8692 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8693 match(Set dst (StoreI dst (SubI zero (LoadI dst))));
a61af66fc99e Initial load
duke
parents:
diff changeset
8694 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8695
a61af66fc99e Initial load
duke
parents:
diff changeset
8696 format %{ "negl $dst\t# int" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8697 opcode(0xF7, 0x03); // Opcode F7 /3
a61af66fc99e Initial load
duke
parents:
diff changeset
8698 ins_encode(REX_mem(dst), OpcP, RM_opc_mem(secondary, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
8699 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
8700 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8701
a61af66fc99e Initial load
duke
parents:
diff changeset
8702 instruct negL_rReg(rRegL dst, immL0 zero, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8703 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8704 match(Set dst (SubL zero dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
8705 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8706
a61af66fc99e Initial load
duke
parents:
diff changeset
8707 format %{ "negq $dst\t# long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8708 opcode(0xF7, 0x03); // Opcode F7 /3
a61af66fc99e Initial load
duke
parents:
diff changeset
8709 ins_encode(REX_reg_wide(dst), OpcP, reg_opc(dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
8710 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
8711 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8712
a61af66fc99e Initial load
duke
parents:
diff changeset
8713 instruct negL_mem(memory dst, immL0 zero, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8714 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8715 match(Set dst (StoreL dst (SubL zero (LoadL dst))));
a61af66fc99e Initial load
duke
parents:
diff changeset
8716 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8717
a61af66fc99e Initial load
duke
parents:
diff changeset
8718 format %{ "negq $dst\t# long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8719 opcode(0xF7, 0x03); // Opcode F7 /3
a61af66fc99e Initial load
duke
parents:
diff changeset
8720 ins_encode(REX_mem_wide(dst), OpcP, RM_opc_mem(secondary, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
8721 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
8722 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8723
a61af66fc99e Initial load
duke
parents:
diff changeset
8724
a61af66fc99e Initial load
duke
parents:
diff changeset
8725 //----------Multiplication/Division Instructions-------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
8726 // Integer Multiplication Instructions
a61af66fc99e Initial load
duke
parents:
diff changeset
8727 // Multiply Register
a61af66fc99e Initial load
duke
parents:
diff changeset
8728
a61af66fc99e Initial load
duke
parents:
diff changeset
8729 instruct mulI_rReg(rRegI dst, rRegI src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8730 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8731 match(Set dst (MulI dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
8732 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8733
a61af66fc99e Initial load
duke
parents:
diff changeset
8734 ins_cost(300);
a61af66fc99e Initial load
duke
parents:
diff changeset
8735 format %{ "imull $dst, $src\t# int" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8736 opcode(0x0F, 0xAF);
a61af66fc99e Initial load
duke
parents:
diff changeset
8737 ins_encode(REX_reg_reg(dst, src), OpcP, OpcS, reg_reg(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
8738 ins_pipe(ialu_reg_reg_alu0);
a61af66fc99e Initial load
duke
parents:
diff changeset
8739 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8740
a61af66fc99e Initial load
duke
parents:
diff changeset
8741 instruct mulI_rReg_imm(rRegI dst, rRegI src, immI imm, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8742 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8743 match(Set dst (MulI src imm));
a61af66fc99e Initial load
duke
parents:
diff changeset
8744 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8745
a61af66fc99e Initial load
duke
parents:
diff changeset
8746 ins_cost(300);
a61af66fc99e Initial load
duke
parents:
diff changeset
8747 format %{ "imull $dst, $src, $imm\t# int" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8748 opcode(0x69); /* 69 /r id */
a61af66fc99e Initial load
duke
parents:
diff changeset
8749 ins_encode(REX_reg_reg(dst, src),
a61af66fc99e Initial load
duke
parents:
diff changeset
8750 OpcSE(imm), reg_reg(dst, src), Con8or32(imm));
a61af66fc99e Initial load
duke
parents:
diff changeset
8751 ins_pipe(ialu_reg_reg_alu0);
a61af66fc99e Initial load
duke
parents:
diff changeset
8752 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8753
a61af66fc99e Initial load
duke
parents:
diff changeset
8754 instruct mulI_mem(rRegI dst, memory src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8755 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8756 match(Set dst (MulI dst (LoadI src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
8757 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8758
a61af66fc99e Initial load
duke
parents:
diff changeset
8759 ins_cost(350);
a61af66fc99e Initial load
duke
parents:
diff changeset
8760 format %{ "imull $dst, $src\t# int" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8761 opcode(0x0F, 0xAF);
a61af66fc99e Initial load
duke
parents:
diff changeset
8762 ins_encode(REX_reg_mem(dst, src), OpcP, OpcS, reg_mem(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
8763 ins_pipe(ialu_reg_mem_alu0);
a61af66fc99e Initial load
duke
parents:
diff changeset
8764 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8765
a61af66fc99e Initial load
duke
parents:
diff changeset
8766 instruct mulI_mem_imm(rRegI dst, memory src, immI imm, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8767 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8768 match(Set dst (MulI (LoadI src) imm));
a61af66fc99e Initial load
duke
parents:
diff changeset
8769 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8770
a61af66fc99e Initial load
duke
parents:
diff changeset
8771 ins_cost(300);
a61af66fc99e Initial load
duke
parents:
diff changeset
8772 format %{ "imull $dst, $src, $imm\t# int" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8773 opcode(0x69); /* 69 /r id */
a61af66fc99e Initial load
duke
parents:
diff changeset
8774 ins_encode(REX_reg_mem(dst, src),
a61af66fc99e Initial load
duke
parents:
diff changeset
8775 OpcSE(imm), reg_mem(dst, src), Con8or32(imm));
a61af66fc99e Initial load
duke
parents:
diff changeset
8776 ins_pipe(ialu_reg_mem_alu0);
a61af66fc99e Initial load
duke
parents:
diff changeset
8777 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8778
a61af66fc99e Initial load
duke
parents:
diff changeset
8779 instruct mulL_rReg(rRegL dst, rRegL src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8780 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8781 match(Set dst (MulL dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
8782 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8783
a61af66fc99e Initial load
duke
parents:
diff changeset
8784 ins_cost(300);
a61af66fc99e Initial load
duke
parents:
diff changeset
8785 format %{ "imulq $dst, $src\t# long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8786 opcode(0x0F, 0xAF);
a61af66fc99e Initial load
duke
parents:
diff changeset
8787 ins_encode(REX_reg_reg_wide(dst, src), OpcP, OpcS, reg_reg(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
8788 ins_pipe(ialu_reg_reg_alu0);
a61af66fc99e Initial load
duke
parents:
diff changeset
8789 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8790
a61af66fc99e Initial load
duke
parents:
diff changeset
8791 instruct mulL_rReg_imm(rRegL dst, rRegL src, immL32 imm, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8792 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8793 match(Set dst (MulL src imm));
a61af66fc99e Initial load
duke
parents:
diff changeset
8794 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8795
a61af66fc99e Initial load
duke
parents:
diff changeset
8796 ins_cost(300);
a61af66fc99e Initial load
duke
parents:
diff changeset
8797 format %{ "imulq $dst, $src, $imm\t# long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8798 opcode(0x69); /* 69 /r id */
a61af66fc99e Initial load
duke
parents:
diff changeset
8799 ins_encode(REX_reg_reg_wide(dst, src),
a61af66fc99e Initial load
duke
parents:
diff changeset
8800 OpcSE(imm), reg_reg(dst, src), Con8or32(imm));
a61af66fc99e Initial load
duke
parents:
diff changeset
8801 ins_pipe(ialu_reg_reg_alu0);
a61af66fc99e Initial load
duke
parents:
diff changeset
8802 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8803
a61af66fc99e Initial load
duke
parents:
diff changeset
8804 instruct mulL_mem(rRegL dst, memory src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8805 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8806 match(Set dst (MulL dst (LoadL src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
8807 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8808
a61af66fc99e Initial load
duke
parents:
diff changeset
8809 ins_cost(350);
a61af66fc99e Initial load
duke
parents:
diff changeset
8810 format %{ "imulq $dst, $src\t# long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8811 opcode(0x0F, 0xAF);
a61af66fc99e Initial load
duke
parents:
diff changeset
8812 ins_encode(REX_reg_mem_wide(dst, src), OpcP, OpcS, reg_mem(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
8813 ins_pipe(ialu_reg_mem_alu0);
a61af66fc99e Initial load
duke
parents:
diff changeset
8814 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8815
a61af66fc99e Initial load
duke
parents:
diff changeset
8816 instruct mulL_mem_imm(rRegL dst, memory src, immL32 imm, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8817 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8818 match(Set dst (MulL (LoadL src) imm));
a61af66fc99e Initial load
duke
parents:
diff changeset
8819 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8820
a61af66fc99e Initial load
duke
parents:
diff changeset
8821 ins_cost(300);
a61af66fc99e Initial load
duke
parents:
diff changeset
8822 format %{ "imulq $dst, $src, $imm\t# long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8823 opcode(0x69); /* 69 /r id */
a61af66fc99e Initial load
duke
parents:
diff changeset
8824 ins_encode(REX_reg_mem_wide(dst, src),
a61af66fc99e Initial load
duke
parents:
diff changeset
8825 OpcSE(imm), reg_mem(dst, src), Con8or32(imm));
a61af66fc99e Initial load
duke
parents:
diff changeset
8826 ins_pipe(ialu_reg_mem_alu0);
a61af66fc99e Initial load
duke
parents:
diff changeset
8827 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8828
145
f3de1255b035 6603011: RFE: Optimize long division
rasbold
parents: 124
diff changeset
8829 instruct mulHiL_rReg(rdx_RegL dst, no_rax_RegL src, rax_RegL rax, rFlagsReg cr)
f3de1255b035 6603011: RFE: Optimize long division
rasbold
parents: 124
diff changeset
8830 %{
f3de1255b035 6603011: RFE: Optimize long division
rasbold
parents: 124
diff changeset
8831 match(Set dst (MulHiL src rax));
f3de1255b035 6603011: RFE: Optimize long division
rasbold
parents: 124
diff changeset
8832 effect(USE_KILL rax, KILL cr);
f3de1255b035 6603011: RFE: Optimize long division
rasbold
parents: 124
diff changeset
8833
f3de1255b035 6603011: RFE: Optimize long division
rasbold
parents: 124
diff changeset
8834 ins_cost(300);
f3de1255b035 6603011: RFE: Optimize long division
rasbold
parents: 124
diff changeset
8835 format %{ "imulq RDX:RAX, RAX, $src\t# mulhi" %}
f3de1255b035 6603011: RFE: Optimize long division
rasbold
parents: 124
diff changeset
8836 opcode(0xF7, 0x5); /* Opcode F7 /5 */
f3de1255b035 6603011: RFE: Optimize long division
rasbold
parents: 124
diff changeset
8837 ins_encode(REX_reg_wide(src), OpcP, reg_opc(src));
f3de1255b035 6603011: RFE: Optimize long division
rasbold
parents: 124
diff changeset
8838 ins_pipe(ialu_reg_reg_alu0);
f3de1255b035 6603011: RFE: Optimize long division
rasbold
parents: 124
diff changeset
8839 %}
f3de1255b035 6603011: RFE: Optimize long division
rasbold
parents: 124
diff changeset
8840
0
a61af66fc99e Initial load
duke
parents:
diff changeset
8841 instruct divI_rReg(rax_RegI rax, rdx_RegI rdx, no_rax_rdx_RegI div,
a61af66fc99e Initial load
duke
parents:
diff changeset
8842 rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8843 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8844 match(Set rax (DivI rax div));
a61af66fc99e Initial load
duke
parents:
diff changeset
8845 effect(KILL rdx, KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8846
a61af66fc99e Initial load
duke
parents:
diff changeset
8847 ins_cost(30*100+10*100); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
8848 format %{ "cmpl rax, 0x80000000\t# idiv\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
8849 "jne,s normal\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
8850 "xorl rdx, rdx\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
8851 "cmpl $div, -1\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
8852 "je,s done\n"
a61af66fc99e Initial load
duke
parents:
diff changeset
8853 "normal: cdql\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
8854 "idivl $div\n"
a61af66fc99e Initial load
duke
parents:
diff changeset
8855 "done:" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8856 opcode(0xF7, 0x7); /* Opcode F7 /7 */
a61af66fc99e Initial load
duke
parents:
diff changeset
8857 ins_encode(cdql_enc(div), REX_reg(div), OpcP, reg_opc(div));
a61af66fc99e Initial load
duke
parents:
diff changeset
8858 ins_pipe(ialu_reg_reg_alu0);
a61af66fc99e Initial load
duke
parents:
diff changeset
8859 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8860
a61af66fc99e Initial load
duke
parents:
diff changeset
8861 instruct divL_rReg(rax_RegL rax, rdx_RegL rdx, no_rax_rdx_RegL div,
a61af66fc99e Initial load
duke
parents:
diff changeset
8862 rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8863 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8864 match(Set rax (DivL rax div));
a61af66fc99e Initial load
duke
parents:
diff changeset
8865 effect(KILL rdx, KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8866
a61af66fc99e Initial load
duke
parents:
diff changeset
8867 ins_cost(30*100+10*100); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
8868 format %{ "movq rdx, 0x8000000000000000\t# ldiv\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
8869 "cmpq rax, rdx\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
8870 "jne,s normal\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
8871 "xorl rdx, rdx\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
8872 "cmpq $div, -1\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
8873 "je,s done\n"
a61af66fc99e Initial load
duke
parents:
diff changeset
8874 "normal: cdqq\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
8875 "idivq $div\n"
a61af66fc99e Initial load
duke
parents:
diff changeset
8876 "done:" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8877 opcode(0xF7, 0x7); /* Opcode F7 /7 */
a61af66fc99e Initial load
duke
parents:
diff changeset
8878 ins_encode(cdqq_enc(div), REX_reg_wide(div), OpcP, reg_opc(div));
a61af66fc99e Initial load
duke
parents:
diff changeset
8879 ins_pipe(ialu_reg_reg_alu0);
a61af66fc99e Initial load
duke
parents:
diff changeset
8880 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8881
a61af66fc99e Initial load
duke
parents:
diff changeset
8882 // Integer DIVMOD with Register, both quotient and mod results
a61af66fc99e Initial load
duke
parents:
diff changeset
8883 instruct divModI_rReg_divmod(rax_RegI rax, rdx_RegI rdx, no_rax_rdx_RegI div,
a61af66fc99e Initial load
duke
parents:
diff changeset
8884 rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8885 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8886 match(DivModI rax div);
a61af66fc99e Initial load
duke
parents:
diff changeset
8887 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8888
a61af66fc99e Initial load
duke
parents:
diff changeset
8889 ins_cost(30*100+10*100); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
8890 format %{ "cmpl rax, 0x80000000\t# idiv\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
8891 "jne,s normal\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
8892 "xorl rdx, rdx\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
8893 "cmpl $div, -1\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
8894 "je,s done\n"
a61af66fc99e Initial load
duke
parents:
diff changeset
8895 "normal: cdql\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
8896 "idivl $div\n"
a61af66fc99e Initial load
duke
parents:
diff changeset
8897 "done:" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8898 opcode(0xF7, 0x7); /* Opcode F7 /7 */
a61af66fc99e Initial load
duke
parents:
diff changeset
8899 ins_encode(cdql_enc(div), REX_reg(div), OpcP, reg_opc(div));
a61af66fc99e Initial load
duke
parents:
diff changeset
8900 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
8901 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8902
a61af66fc99e Initial load
duke
parents:
diff changeset
8903 // Long DIVMOD with Register, both quotient and mod results
a61af66fc99e Initial load
duke
parents:
diff changeset
8904 instruct divModL_rReg_divmod(rax_RegL rax, rdx_RegL rdx, no_rax_rdx_RegL div,
a61af66fc99e Initial load
duke
parents:
diff changeset
8905 rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8906 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8907 match(DivModL rax div);
a61af66fc99e Initial load
duke
parents:
diff changeset
8908 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8909
a61af66fc99e Initial load
duke
parents:
diff changeset
8910 ins_cost(30*100+10*100); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
8911 format %{ "movq rdx, 0x8000000000000000\t# ldiv\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
8912 "cmpq rax, rdx\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
8913 "jne,s normal\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
8914 "xorl rdx, rdx\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
8915 "cmpq $div, -1\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
8916 "je,s done\n"
a61af66fc99e Initial load
duke
parents:
diff changeset
8917 "normal: cdqq\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
8918 "idivq $div\n"
a61af66fc99e Initial load
duke
parents:
diff changeset
8919 "done:" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8920 opcode(0xF7, 0x7); /* Opcode F7 /7 */
a61af66fc99e Initial load
duke
parents:
diff changeset
8921 ins_encode(cdqq_enc(div), REX_reg_wide(div), OpcP, reg_opc(div));
a61af66fc99e Initial load
duke
parents:
diff changeset
8922 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
8923 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8924
a61af66fc99e Initial load
duke
parents:
diff changeset
8925 //----------- DivL-By-Constant-Expansions--------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
8926 // DivI cases are handled by the compiler
a61af66fc99e Initial load
duke
parents:
diff changeset
8927
605
98cb887364d3 6810672: Comment typos
twisti
parents: 569
diff changeset
8928 // Magic constant, reciprocal of 10
0
a61af66fc99e Initial load
duke
parents:
diff changeset
8929 instruct loadConL_0x6666666666666667(rRegL dst)
a61af66fc99e Initial load
duke
parents:
diff changeset
8930 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8931 effect(DEF dst);
a61af66fc99e Initial load
duke
parents:
diff changeset
8932
a61af66fc99e Initial load
duke
parents:
diff changeset
8933 format %{ "movq $dst, #0x666666666666667\t# Used in div-by-10" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8934 ins_encode(load_immL(dst, 0x6666666666666667));
a61af66fc99e Initial load
duke
parents:
diff changeset
8935 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
8936 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8937
a61af66fc99e Initial load
duke
parents:
diff changeset
8938 instruct mul_hi(rdx_RegL dst, no_rax_RegL src, rax_RegL rax, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8939 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8940 effect(DEF dst, USE src, USE_KILL rax, KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8941
a61af66fc99e Initial load
duke
parents:
diff changeset
8942 format %{ "imulq rdx:rax, rax, $src\t# Used in div-by-10" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8943 opcode(0xF7, 0x5); /* Opcode F7 /5 */
a61af66fc99e Initial load
duke
parents:
diff changeset
8944 ins_encode(REX_reg_wide(src), OpcP, reg_opc(src));
a61af66fc99e Initial load
duke
parents:
diff changeset
8945 ins_pipe(ialu_reg_reg_alu0);
a61af66fc99e Initial load
duke
parents:
diff changeset
8946 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8947
a61af66fc99e Initial load
duke
parents:
diff changeset
8948 instruct sarL_rReg_63(rRegL dst, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8949 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8950 effect(USE_DEF dst, KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8951
a61af66fc99e Initial load
duke
parents:
diff changeset
8952 format %{ "sarq $dst, #63\t# Used in div-by-10" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8953 opcode(0xC1, 0x7); /* C1 /7 ib */
a61af66fc99e Initial load
duke
parents:
diff changeset
8954 ins_encode(reg_opc_imm_wide(dst, 0x3F));
a61af66fc99e Initial load
duke
parents:
diff changeset
8955 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
8956 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8957
a61af66fc99e Initial load
duke
parents:
diff changeset
8958 instruct sarL_rReg_2(rRegL dst, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8959 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8960 effect(USE_DEF dst, KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8961
a61af66fc99e Initial load
duke
parents:
diff changeset
8962 format %{ "sarq $dst, #2\t# Used in div-by-10" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8963 opcode(0xC1, 0x7); /* C1 /7 ib */
a61af66fc99e Initial load
duke
parents:
diff changeset
8964 ins_encode(reg_opc_imm_wide(dst, 0x2));
a61af66fc99e Initial load
duke
parents:
diff changeset
8965 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
8966 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8967
a61af66fc99e Initial load
duke
parents:
diff changeset
8968 instruct divL_10(rdx_RegL dst, no_rax_RegL src, immL10 div)
a61af66fc99e Initial load
duke
parents:
diff changeset
8969 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8970 match(Set dst (DivL src div));
a61af66fc99e Initial load
duke
parents:
diff changeset
8971
a61af66fc99e Initial load
duke
parents:
diff changeset
8972 ins_cost((5+8)*100);
a61af66fc99e Initial load
duke
parents:
diff changeset
8973 expand %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8974 rax_RegL rax; // Killed temp
a61af66fc99e Initial load
duke
parents:
diff changeset
8975 rFlagsReg cr; // Killed
a61af66fc99e Initial load
duke
parents:
diff changeset
8976 loadConL_0x6666666666666667(rax); // movq rax, 0x6666666666666667
a61af66fc99e Initial load
duke
parents:
diff changeset
8977 mul_hi(dst, src, rax, cr); // mulq rdx:rax <= rax * $src
a61af66fc99e Initial load
duke
parents:
diff changeset
8978 sarL_rReg_63(src, cr); // sarq src, 63
a61af66fc99e Initial load
duke
parents:
diff changeset
8979 sarL_rReg_2(dst, cr); // sarq rdx, 2
a61af66fc99e Initial load
duke
parents:
diff changeset
8980 subL_rReg(dst, src, cr); // subl rdx, src
a61af66fc99e Initial load
duke
parents:
diff changeset
8981 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8982 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
8983
a61af66fc99e Initial load
duke
parents:
diff changeset
8984 //-----------------------------------------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
8985
a61af66fc99e Initial load
duke
parents:
diff changeset
8986 instruct modI_rReg(rdx_RegI rdx, rax_RegI rax, no_rax_rdx_RegI div,
a61af66fc99e Initial load
duke
parents:
diff changeset
8987 rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
8988 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
8989 match(Set rdx (ModI rax div));
a61af66fc99e Initial load
duke
parents:
diff changeset
8990 effect(KILL rax, KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
8991
a61af66fc99e Initial load
duke
parents:
diff changeset
8992 ins_cost(300); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
8993 format %{ "cmpl rax, 0x80000000\t# irem\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
8994 "jne,s normal\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
8995 "xorl rdx, rdx\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
8996 "cmpl $div, -1\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
8997 "je,s done\n"
a61af66fc99e Initial load
duke
parents:
diff changeset
8998 "normal: cdql\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
8999 "idivl $div\n"
a61af66fc99e Initial load
duke
parents:
diff changeset
9000 "done:" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9001 opcode(0xF7, 0x7); /* Opcode F7 /7 */
a61af66fc99e Initial load
duke
parents:
diff changeset
9002 ins_encode(cdql_enc(div), REX_reg(div), OpcP, reg_opc(div));
a61af66fc99e Initial load
duke
parents:
diff changeset
9003 ins_pipe(ialu_reg_reg_alu0);
a61af66fc99e Initial load
duke
parents:
diff changeset
9004 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9005
a61af66fc99e Initial load
duke
parents:
diff changeset
9006 instruct modL_rReg(rdx_RegL rdx, rax_RegL rax, no_rax_rdx_RegL div,
a61af66fc99e Initial load
duke
parents:
diff changeset
9007 rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9008 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9009 match(Set rdx (ModL rax div));
a61af66fc99e Initial load
duke
parents:
diff changeset
9010 effect(KILL rax, KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9011
a61af66fc99e Initial load
duke
parents:
diff changeset
9012 ins_cost(300); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
9013 format %{ "movq rdx, 0x8000000000000000\t# lrem\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
9014 "cmpq rax, rdx\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
9015 "jne,s normal\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
9016 "xorl rdx, rdx\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
9017 "cmpq $div, -1\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
9018 "je,s done\n"
a61af66fc99e Initial load
duke
parents:
diff changeset
9019 "normal: cdqq\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
9020 "idivq $div\n"
a61af66fc99e Initial load
duke
parents:
diff changeset
9021 "done:" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9022 opcode(0xF7, 0x7); /* Opcode F7 /7 */
a61af66fc99e Initial load
duke
parents:
diff changeset
9023 ins_encode(cdqq_enc(div), REX_reg_wide(div), OpcP, reg_opc(div));
a61af66fc99e Initial load
duke
parents:
diff changeset
9024 ins_pipe(ialu_reg_reg_alu0);
a61af66fc99e Initial load
duke
parents:
diff changeset
9025 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9026
a61af66fc99e Initial load
duke
parents:
diff changeset
9027 // Integer Shift Instructions
a61af66fc99e Initial load
duke
parents:
diff changeset
9028 // Shift Left by one
a61af66fc99e Initial load
duke
parents:
diff changeset
9029 instruct salI_rReg_1(rRegI dst, immI1 shift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9030 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9031 match(Set dst (LShiftI dst shift));
a61af66fc99e Initial load
duke
parents:
diff changeset
9032 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9033
a61af66fc99e Initial load
duke
parents:
diff changeset
9034 format %{ "sall $dst, $shift" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9035 opcode(0xD1, 0x4); /* D1 /4 */
a61af66fc99e Initial load
duke
parents:
diff changeset
9036 ins_encode(REX_reg(dst), OpcP, reg_opc(dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
9037 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
9038 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9039
a61af66fc99e Initial load
duke
parents:
diff changeset
9040 // Shift Left by one
a61af66fc99e Initial load
duke
parents:
diff changeset
9041 instruct salI_mem_1(memory dst, immI1 shift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9042 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9043 match(Set dst (StoreI dst (LShiftI (LoadI dst) shift)));
a61af66fc99e Initial load
duke
parents:
diff changeset
9044 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9045
a61af66fc99e Initial load
duke
parents:
diff changeset
9046 format %{ "sall $dst, $shift\t" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9047 opcode(0xD1, 0x4); /* D1 /4 */
a61af66fc99e Initial load
duke
parents:
diff changeset
9048 ins_encode(REX_mem(dst), OpcP, RM_opc_mem(secondary, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
9049 ins_pipe(ialu_mem_imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
9050 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9051
a61af66fc99e Initial load
duke
parents:
diff changeset
9052 // Shift Left by 8-bit immediate
a61af66fc99e Initial load
duke
parents:
diff changeset
9053 instruct salI_rReg_imm(rRegI dst, immI8 shift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9054 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9055 match(Set dst (LShiftI dst shift));
a61af66fc99e Initial load
duke
parents:
diff changeset
9056 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9057
a61af66fc99e Initial load
duke
parents:
diff changeset
9058 format %{ "sall $dst, $shift" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9059 opcode(0xC1, 0x4); /* C1 /4 ib */
a61af66fc99e Initial load
duke
parents:
diff changeset
9060 ins_encode(reg_opc_imm(dst, shift));
a61af66fc99e Initial load
duke
parents:
diff changeset
9061 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
9062 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9063
a61af66fc99e Initial load
duke
parents:
diff changeset
9064 // Shift Left by 8-bit immediate
a61af66fc99e Initial load
duke
parents:
diff changeset
9065 instruct salI_mem_imm(memory dst, immI8 shift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9066 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9067 match(Set dst (StoreI dst (LShiftI (LoadI dst) shift)));
a61af66fc99e Initial load
duke
parents:
diff changeset
9068 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9069
a61af66fc99e Initial load
duke
parents:
diff changeset
9070 format %{ "sall $dst, $shift" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9071 opcode(0xC1, 0x4); /* C1 /4 ib */
a61af66fc99e Initial load
duke
parents:
diff changeset
9072 ins_encode(REX_mem(dst), OpcP, RM_opc_mem(secondary, dst), Con8or32(shift));
a61af66fc99e Initial load
duke
parents:
diff changeset
9073 ins_pipe(ialu_mem_imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
9074 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9075
a61af66fc99e Initial load
duke
parents:
diff changeset
9076 // Shift Left by variable
a61af66fc99e Initial load
duke
parents:
diff changeset
9077 instruct salI_rReg_CL(rRegI dst, rcx_RegI shift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9078 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9079 match(Set dst (LShiftI dst shift));
a61af66fc99e Initial load
duke
parents:
diff changeset
9080 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9081
a61af66fc99e Initial load
duke
parents:
diff changeset
9082 format %{ "sall $dst, $shift" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9083 opcode(0xD3, 0x4); /* D3 /4 */
a61af66fc99e Initial load
duke
parents:
diff changeset
9084 ins_encode(REX_reg(dst), OpcP, reg_opc(dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
9085 ins_pipe(ialu_reg_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
9086 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9087
a61af66fc99e Initial load
duke
parents:
diff changeset
9088 // Shift Left by variable
a61af66fc99e Initial load
duke
parents:
diff changeset
9089 instruct salI_mem_CL(memory dst, rcx_RegI shift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9090 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9091 match(Set dst (StoreI dst (LShiftI (LoadI dst) shift)));
a61af66fc99e Initial load
duke
parents:
diff changeset
9092 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9093
a61af66fc99e Initial load
duke
parents:
diff changeset
9094 format %{ "sall $dst, $shift" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9095 opcode(0xD3, 0x4); /* D3 /4 */
a61af66fc99e Initial load
duke
parents:
diff changeset
9096 ins_encode(REX_mem(dst), OpcP, RM_opc_mem(secondary, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
9097 ins_pipe(ialu_mem_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
9098 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9099
a61af66fc99e Initial load
duke
parents:
diff changeset
9100 // Arithmetic shift right by one
a61af66fc99e Initial load
duke
parents:
diff changeset
9101 instruct sarI_rReg_1(rRegI dst, immI1 shift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9102 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9103 match(Set dst (RShiftI dst shift));
a61af66fc99e Initial load
duke
parents:
diff changeset
9104 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9105
a61af66fc99e Initial load
duke
parents:
diff changeset
9106 format %{ "sarl $dst, $shift" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9107 opcode(0xD1, 0x7); /* D1 /7 */
a61af66fc99e Initial load
duke
parents:
diff changeset
9108 ins_encode(REX_reg(dst), OpcP, reg_opc(dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
9109 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
9110 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9111
a61af66fc99e Initial load
duke
parents:
diff changeset
9112 // Arithmetic shift right by one
a61af66fc99e Initial load
duke
parents:
diff changeset
9113 instruct sarI_mem_1(memory dst, immI1 shift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9114 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9115 match(Set dst (StoreI dst (RShiftI (LoadI dst) shift)));
a61af66fc99e Initial load
duke
parents:
diff changeset
9116 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9117
a61af66fc99e Initial load
duke
parents:
diff changeset
9118 format %{ "sarl $dst, $shift" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9119 opcode(0xD1, 0x7); /* D1 /7 */
a61af66fc99e Initial load
duke
parents:
diff changeset
9120 ins_encode(REX_mem(dst), OpcP, RM_opc_mem(secondary, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
9121 ins_pipe(ialu_mem_imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
9122 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9123
a61af66fc99e Initial load
duke
parents:
diff changeset
9124 // Arithmetic Shift Right by 8-bit immediate
a61af66fc99e Initial load
duke
parents:
diff changeset
9125 instruct sarI_rReg_imm(rRegI dst, immI8 shift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9126 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9127 match(Set dst (RShiftI dst shift));
a61af66fc99e Initial load
duke
parents:
diff changeset
9128 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9129
a61af66fc99e Initial load
duke
parents:
diff changeset
9130 format %{ "sarl $dst, $shift" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9131 opcode(0xC1, 0x7); /* C1 /7 ib */
a61af66fc99e Initial load
duke
parents:
diff changeset
9132 ins_encode(reg_opc_imm(dst, shift));
a61af66fc99e Initial load
duke
parents:
diff changeset
9133 ins_pipe(ialu_mem_imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
9134 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9135
a61af66fc99e Initial load
duke
parents:
diff changeset
9136 // Arithmetic Shift Right by 8-bit immediate
a61af66fc99e Initial load
duke
parents:
diff changeset
9137 instruct sarI_mem_imm(memory dst, immI8 shift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9138 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9139 match(Set dst (StoreI dst (RShiftI (LoadI dst) shift)));
a61af66fc99e Initial load
duke
parents:
diff changeset
9140 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9141
a61af66fc99e Initial load
duke
parents:
diff changeset
9142 format %{ "sarl $dst, $shift" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9143 opcode(0xC1, 0x7); /* C1 /7 ib */
a61af66fc99e Initial load
duke
parents:
diff changeset
9144 ins_encode(REX_mem(dst), OpcP, RM_opc_mem(secondary, dst), Con8or32(shift));
a61af66fc99e Initial load
duke
parents:
diff changeset
9145 ins_pipe(ialu_mem_imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
9146 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9147
a61af66fc99e Initial load
duke
parents:
diff changeset
9148 // Arithmetic Shift Right by variable
a61af66fc99e Initial load
duke
parents:
diff changeset
9149 instruct sarI_rReg_CL(rRegI dst, rcx_RegI shift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9150 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9151 match(Set dst (RShiftI dst shift));
a61af66fc99e Initial load
duke
parents:
diff changeset
9152 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9153
a61af66fc99e Initial load
duke
parents:
diff changeset
9154 format %{ "sarl $dst, $shift" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9155 opcode(0xD3, 0x7); /* D3 /7 */
a61af66fc99e Initial load
duke
parents:
diff changeset
9156 ins_encode(REX_reg(dst), OpcP, reg_opc(dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
9157 ins_pipe(ialu_reg_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
9158 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9159
a61af66fc99e Initial load
duke
parents:
diff changeset
9160 // Arithmetic Shift Right by variable
a61af66fc99e Initial load
duke
parents:
diff changeset
9161 instruct sarI_mem_CL(memory dst, rcx_RegI shift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9162 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9163 match(Set dst (StoreI dst (RShiftI (LoadI dst) shift)));
a61af66fc99e Initial load
duke
parents:
diff changeset
9164 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9165
a61af66fc99e Initial load
duke
parents:
diff changeset
9166 format %{ "sarl $dst, $shift" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9167 opcode(0xD3, 0x7); /* D3 /7 */
a61af66fc99e Initial load
duke
parents:
diff changeset
9168 ins_encode(REX_mem(dst), OpcP, RM_opc_mem(secondary, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
9169 ins_pipe(ialu_mem_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
9170 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9171
a61af66fc99e Initial load
duke
parents:
diff changeset
9172 // Logical shift right by one
a61af66fc99e Initial load
duke
parents:
diff changeset
9173 instruct shrI_rReg_1(rRegI dst, immI1 shift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9174 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9175 match(Set dst (URShiftI dst shift));
a61af66fc99e Initial load
duke
parents:
diff changeset
9176 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9177
a61af66fc99e Initial load
duke
parents:
diff changeset
9178 format %{ "shrl $dst, $shift" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9179 opcode(0xD1, 0x5); /* D1 /5 */
a61af66fc99e Initial load
duke
parents:
diff changeset
9180 ins_encode(REX_reg(dst), OpcP, reg_opc(dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
9181 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
9182 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9183
a61af66fc99e Initial load
duke
parents:
diff changeset
9184 // Logical shift right by one
a61af66fc99e Initial load
duke
parents:
diff changeset
9185 instruct shrI_mem_1(memory dst, immI1 shift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9186 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9187 match(Set dst (StoreI dst (URShiftI (LoadI dst) shift)));
a61af66fc99e Initial load
duke
parents:
diff changeset
9188 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9189
a61af66fc99e Initial load
duke
parents:
diff changeset
9190 format %{ "shrl $dst, $shift" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9191 opcode(0xD1, 0x5); /* D1 /5 */
a61af66fc99e Initial load
duke
parents:
diff changeset
9192 ins_encode(REX_mem(dst), OpcP, RM_opc_mem(secondary, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
9193 ins_pipe(ialu_mem_imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
9194 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9195
a61af66fc99e Initial load
duke
parents:
diff changeset
9196 // Logical Shift Right by 8-bit immediate
a61af66fc99e Initial load
duke
parents:
diff changeset
9197 instruct shrI_rReg_imm(rRegI dst, immI8 shift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9198 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9199 match(Set dst (URShiftI dst shift));
a61af66fc99e Initial load
duke
parents:
diff changeset
9200 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9201
a61af66fc99e Initial load
duke
parents:
diff changeset
9202 format %{ "shrl $dst, $shift" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9203 opcode(0xC1, 0x5); /* C1 /5 ib */
a61af66fc99e Initial load
duke
parents:
diff changeset
9204 ins_encode(reg_opc_imm(dst, shift));
a61af66fc99e Initial load
duke
parents:
diff changeset
9205 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
9206 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9207
a61af66fc99e Initial load
duke
parents:
diff changeset
9208 // Logical Shift Right by 8-bit immediate
a61af66fc99e Initial load
duke
parents:
diff changeset
9209 instruct shrI_mem_imm(memory dst, immI8 shift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9210 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9211 match(Set dst (StoreI dst (URShiftI (LoadI dst) shift)));
a61af66fc99e Initial load
duke
parents:
diff changeset
9212 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9213
a61af66fc99e Initial load
duke
parents:
diff changeset
9214 format %{ "shrl $dst, $shift" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9215 opcode(0xC1, 0x5); /* C1 /5 ib */
a61af66fc99e Initial load
duke
parents:
diff changeset
9216 ins_encode(REX_mem(dst), OpcP, RM_opc_mem(secondary, dst), Con8or32(shift));
a61af66fc99e Initial load
duke
parents:
diff changeset
9217 ins_pipe(ialu_mem_imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
9218 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9219
a61af66fc99e Initial load
duke
parents:
diff changeset
9220 // Logical Shift Right by variable
a61af66fc99e Initial load
duke
parents:
diff changeset
9221 instruct shrI_rReg_CL(rRegI dst, rcx_RegI shift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9222 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9223 match(Set dst (URShiftI dst shift));
a61af66fc99e Initial load
duke
parents:
diff changeset
9224 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9225
a61af66fc99e Initial load
duke
parents:
diff changeset
9226 format %{ "shrl $dst, $shift" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9227 opcode(0xD3, 0x5); /* D3 /5 */
a61af66fc99e Initial load
duke
parents:
diff changeset
9228 ins_encode(REX_reg(dst), OpcP, reg_opc(dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
9229 ins_pipe(ialu_reg_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
9230 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9231
a61af66fc99e Initial load
duke
parents:
diff changeset
9232 // Logical Shift Right by variable
a61af66fc99e Initial load
duke
parents:
diff changeset
9233 instruct shrI_mem_CL(memory dst, rcx_RegI shift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9234 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9235 match(Set dst (StoreI dst (URShiftI (LoadI dst) shift)));
a61af66fc99e Initial load
duke
parents:
diff changeset
9236 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9237
a61af66fc99e Initial load
duke
parents:
diff changeset
9238 format %{ "shrl $dst, $shift" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9239 opcode(0xD3, 0x5); /* D3 /5 */
a61af66fc99e Initial load
duke
parents:
diff changeset
9240 ins_encode(REX_mem(dst), OpcP, RM_opc_mem(secondary, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
9241 ins_pipe(ialu_mem_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
9242 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9243
a61af66fc99e Initial load
duke
parents:
diff changeset
9244 // Long Shift Instructions
a61af66fc99e Initial load
duke
parents:
diff changeset
9245 // Shift Left by one
a61af66fc99e Initial load
duke
parents:
diff changeset
9246 instruct salL_rReg_1(rRegL dst, immI1 shift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9247 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9248 match(Set dst (LShiftL dst shift));
a61af66fc99e Initial load
duke
parents:
diff changeset
9249 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9250
a61af66fc99e Initial load
duke
parents:
diff changeset
9251 format %{ "salq $dst, $shift" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9252 opcode(0xD1, 0x4); /* D1 /4 */
a61af66fc99e Initial load
duke
parents:
diff changeset
9253 ins_encode(REX_reg_wide(dst), OpcP, reg_opc(dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
9254 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
9255 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9256
a61af66fc99e Initial load
duke
parents:
diff changeset
9257 // Shift Left by one
a61af66fc99e Initial load
duke
parents:
diff changeset
9258 instruct salL_mem_1(memory dst, immI1 shift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9259 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9260 match(Set dst (StoreL dst (LShiftL (LoadL dst) shift)));
a61af66fc99e Initial load
duke
parents:
diff changeset
9261 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9262
a61af66fc99e Initial load
duke
parents:
diff changeset
9263 format %{ "salq $dst, $shift" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9264 opcode(0xD1, 0x4); /* D1 /4 */
a61af66fc99e Initial load
duke
parents:
diff changeset
9265 ins_encode(REX_mem_wide(dst), OpcP, RM_opc_mem(secondary, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
9266 ins_pipe(ialu_mem_imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
9267 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9268
a61af66fc99e Initial load
duke
parents:
diff changeset
9269 // Shift Left by 8-bit immediate
a61af66fc99e Initial load
duke
parents:
diff changeset
9270 instruct salL_rReg_imm(rRegL dst, immI8 shift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9271 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9272 match(Set dst (LShiftL dst shift));
a61af66fc99e Initial load
duke
parents:
diff changeset
9273 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9274
a61af66fc99e Initial load
duke
parents:
diff changeset
9275 format %{ "salq $dst, $shift" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9276 opcode(0xC1, 0x4); /* C1 /4 ib */
a61af66fc99e Initial load
duke
parents:
diff changeset
9277 ins_encode(reg_opc_imm_wide(dst, shift));
a61af66fc99e Initial load
duke
parents:
diff changeset
9278 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
9279 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9280
a61af66fc99e Initial load
duke
parents:
diff changeset
9281 // Shift Left by 8-bit immediate
a61af66fc99e Initial load
duke
parents:
diff changeset
9282 instruct salL_mem_imm(memory dst, immI8 shift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9283 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9284 match(Set dst (StoreL dst (LShiftL (LoadL dst) shift)));
a61af66fc99e Initial load
duke
parents:
diff changeset
9285 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9286
a61af66fc99e Initial load
duke
parents:
diff changeset
9287 format %{ "salq $dst, $shift" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9288 opcode(0xC1, 0x4); /* C1 /4 ib */
a61af66fc99e Initial load
duke
parents:
diff changeset
9289 ins_encode(REX_mem_wide(dst), OpcP,
a61af66fc99e Initial load
duke
parents:
diff changeset
9290 RM_opc_mem(secondary, dst), Con8or32(shift));
a61af66fc99e Initial load
duke
parents:
diff changeset
9291 ins_pipe(ialu_mem_imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
9292 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9293
a61af66fc99e Initial load
duke
parents:
diff changeset
9294 // Shift Left by variable
a61af66fc99e Initial load
duke
parents:
diff changeset
9295 instruct salL_rReg_CL(rRegL dst, rcx_RegI shift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9296 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9297 match(Set dst (LShiftL dst shift));
a61af66fc99e Initial load
duke
parents:
diff changeset
9298 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9299
a61af66fc99e Initial load
duke
parents:
diff changeset
9300 format %{ "salq $dst, $shift" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9301 opcode(0xD3, 0x4); /* D3 /4 */
a61af66fc99e Initial load
duke
parents:
diff changeset
9302 ins_encode(REX_reg_wide(dst), OpcP, reg_opc(dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
9303 ins_pipe(ialu_reg_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
9304 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9305
a61af66fc99e Initial load
duke
parents:
diff changeset
9306 // Shift Left by variable
a61af66fc99e Initial load
duke
parents:
diff changeset
9307 instruct salL_mem_CL(memory dst, rcx_RegI shift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9308 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9309 match(Set dst (StoreL dst (LShiftL (LoadL dst) shift)));
a61af66fc99e Initial load
duke
parents:
diff changeset
9310 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9311
a61af66fc99e Initial load
duke
parents:
diff changeset
9312 format %{ "salq $dst, $shift" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9313 opcode(0xD3, 0x4); /* D3 /4 */
a61af66fc99e Initial load
duke
parents:
diff changeset
9314 ins_encode(REX_mem_wide(dst), OpcP, RM_opc_mem(secondary, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
9315 ins_pipe(ialu_mem_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
9316 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9317
a61af66fc99e Initial load
duke
parents:
diff changeset
9318 // Arithmetic shift right by one
a61af66fc99e Initial load
duke
parents:
diff changeset
9319 instruct sarL_rReg_1(rRegL dst, immI1 shift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9320 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9321 match(Set dst (RShiftL dst shift));
a61af66fc99e Initial load
duke
parents:
diff changeset
9322 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9323
a61af66fc99e Initial load
duke
parents:
diff changeset
9324 format %{ "sarq $dst, $shift" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9325 opcode(0xD1, 0x7); /* D1 /7 */
a61af66fc99e Initial load
duke
parents:
diff changeset
9326 ins_encode(REX_reg_wide(dst), OpcP, reg_opc(dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
9327 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
9328 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9329
a61af66fc99e Initial load
duke
parents:
diff changeset
9330 // Arithmetic shift right by one
a61af66fc99e Initial load
duke
parents:
diff changeset
9331 instruct sarL_mem_1(memory dst, immI1 shift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9332 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9333 match(Set dst (StoreL dst (RShiftL (LoadL dst) shift)));
a61af66fc99e Initial load
duke
parents:
diff changeset
9334 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9335
a61af66fc99e Initial load
duke
parents:
diff changeset
9336 format %{ "sarq $dst, $shift" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9337 opcode(0xD1, 0x7); /* D1 /7 */
a61af66fc99e Initial load
duke
parents:
diff changeset
9338 ins_encode(REX_mem_wide(dst), OpcP, RM_opc_mem(secondary, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
9339 ins_pipe(ialu_mem_imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
9340 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9341
a61af66fc99e Initial load
duke
parents:
diff changeset
9342 // Arithmetic Shift Right by 8-bit immediate
a61af66fc99e Initial load
duke
parents:
diff changeset
9343 instruct sarL_rReg_imm(rRegL dst, immI8 shift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9344 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9345 match(Set dst (RShiftL dst shift));
a61af66fc99e Initial load
duke
parents:
diff changeset
9346 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9347
a61af66fc99e Initial load
duke
parents:
diff changeset
9348 format %{ "sarq $dst, $shift" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9349 opcode(0xC1, 0x7); /* C1 /7 ib */
a61af66fc99e Initial load
duke
parents:
diff changeset
9350 ins_encode(reg_opc_imm_wide(dst, shift));
a61af66fc99e Initial load
duke
parents:
diff changeset
9351 ins_pipe(ialu_mem_imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
9352 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9353
a61af66fc99e Initial load
duke
parents:
diff changeset
9354 // Arithmetic Shift Right by 8-bit immediate
a61af66fc99e Initial load
duke
parents:
diff changeset
9355 instruct sarL_mem_imm(memory dst, immI8 shift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9356 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9357 match(Set dst (StoreL dst (RShiftL (LoadL dst) shift)));
a61af66fc99e Initial load
duke
parents:
diff changeset
9358 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9359
a61af66fc99e Initial load
duke
parents:
diff changeset
9360 format %{ "sarq $dst, $shift" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9361 opcode(0xC1, 0x7); /* C1 /7 ib */
a61af66fc99e Initial load
duke
parents:
diff changeset
9362 ins_encode(REX_mem_wide(dst), OpcP,
a61af66fc99e Initial load
duke
parents:
diff changeset
9363 RM_opc_mem(secondary, dst), Con8or32(shift));
a61af66fc99e Initial load
duke
parents:
diff changeset
9364 ins_pipe(ialu_mem_imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
9365 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9366
a61af66fc99e Initial load
duke
parents:
diff changeset
9367 // Arithmetic Shift Right by variable
a61af66fc99e Initial load
duke
parents:
diff changeset
9368 instruct sarL_rReg_CL(rRegL dst, rcx_RegI shift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9369 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9370 match(Set dst (RShiftL dst shift));
a61af66fc99e Initial load
duke
parents:
diff changeset
9371 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9372
a61af66fc99e Initial load
duke
parents:
diff changeset
9373 format %{ "sarq $dst, $shift" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9374 opcode(0xD3, 0x7); /* D3 /7 */
a61af66fc99e Initial load
duke
parents:
diff changeset
9375 ins_encode(REX_reg_wide(dst), OpcP, reg_opc(dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
9376 ins_pipe(ialu_reg_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
9377 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9378
a61af66fc99e Initial load
duke
parents:
diff changeset
9379 // Arithmetic Shift Right by variable
a61af66fc99e Initial load
duke
parents:
diff changeset
9380 instruct sarL_mem_CL(memory dst, rcx_RegI shift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9381 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9382 match(Set dst (StoreL dst (RShiftL (LoadL dst) shift)));
a61af66fc99e Initial load
duke
parents:
diff changeset
9383 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9384
a61af66fc99e Initial load
duke
parents:
diff changeset
9385 format %{ "sarq $dst, $shift" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9386 opcode(0xD3, 0x7); /* D3 /7 */
a61af66fc99e Initial load
duke
parents:
diff changeset
9387 ins_encode(REX_mem_wide(dst), OpcP, RM_opc_mem(secondary, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
9388 ins_pipe(ialu_mem_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
9389 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9390
a61af66fc99e Initial load
duke
parents:
diff changeset
9391 // Logical shift right by one
a61af66fc99e Initial load
duke
parents:
diff changeset
9392 instruct shrL_rReg_1(rRegL dst, immI1 shift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9393 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9394 match(Set dst (URShiftL dst shift));
a61af66fc99e Initial load
duke
parents:
diff changeset
9395 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9396
a61af66fc99e Initial load
duke
parents:
diff changeset
9397 format %{ "shrq $dst, $shift" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9398 opcode(0xD1, 0x5); /* D1 /5 */
a61af66fc99e Initial load
duke
parents:
diff changeset
9399 ins_encode(REX_reg_wide(dst), OpcP, reg_opc(dst ));
a61af66fc99e Initial load
duke
parents:
diff changeset
9400 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
9401 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9402
a61af66fc99e Initial load
duke
parents:
diff changeset
9403 // Logical shift right by one
a61af66fc99e Initial load
duke
parents:
diff changeset
9404 instruct shrL_mem_1(memory dst, immI1 shift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9405 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9406 match(Set dst (StoreL dst (URShiftL (LoadL dst) shift)));
a61af66fc99e Initial load
duke
parents:
diff changeset
9407 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9408
a61af66fc99e Initial load
duke
parents:
diff changeset
9409 format %{ "shrq $dst, $shift" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9410 opcode(0xD1, 0x5); /* D1 /5 */
a61af66fc99e Initial load
duke
parents:
diff changeset
9411 ins_encode(REX_mem_wide(dst), OpcP, RM_opc_mem(secondary, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
9412 ins_pipe(ialu_mem_imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
9413 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9414
a61af66fc99e Initial load
duke
parents:
diff changeset
9415 // Logical Shift Right by 8-bit immediate
a61af66fc99e Initial load
duke
parents:
diff changeset
9416 instruct shrL_rReg_imm(rRegL dst, immI8 shift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9417 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9418 match(Set dst (URShiftL dst shift));
a61af66fc99e Initial load
duke
parents:
diff changeset
9419 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9420
a61af66fc99e Initial load
duke
parents:
diff changeset
9421 format %{ "shrq $dst, $shift" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9422 opcode(0xC1, 0x5); /* C1 /5 ib */
a61af66fc99e Initial load
duke
parents:
diff changeset
9423 ins_encode(reg_opc_imm_wide(dst, shift));
a61af66fc99e Initial load
duke
parents:
diff changeset
9424 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
9425 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9426
420
a1980da045cc 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 415
diff changeset
9427
0
a61af66fc99e Initial load
duke
parents:
diff changeset
9428 // Logical Shift Right by 8-bit immediate
a61af66fc99e Initial load
duke
parents:
diff changeset
9429 instruct shrL_mem_imm(memory dst, immI8 shift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9430 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9431 match(Set dst (StoreL dst (URShiftL (LoadL dst) shift)));
a61af66fc99e Initial load
duke
parents:
diff changeset
9432 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9433
a61af66fc99e Initial load
duke
parents:
diff changeset
9434 format %{ "shrq $dst, $shift" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9435 opcode(0xC1, 0x5); /* C1 /5 ib */
a61af66fc99e Initial load
duke
parents:
diff changeset
9436 ins_encode(REX_mem_wide(dst), OpcP,
a61af66fc99e Initial load
duke
parents:
diff changeset
9437 RM_opc_mem(secondary, dst), Con8or32(shift));
a61af66fc99e Initial load
duke
parents:
diff changeset
9438 ins_pipe(ialu_mem_imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
9439 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9440
a61af66fc99e Initial load
duke
parents:
diff changeset
9441 // Logical Shift Right by variable
a61af66fc99e Initial load
duke
parents:
diff changeset
9442 instruct shrL_rReg_CL(rRegL dst, rcx_RegI shift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9443 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9444 match(Set dst (URShiftL dst shift));
a61af66fc99e Initial load
duke
parents:
diff changeset
9445 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9446
a61af66fc99e Initial load
duke
parents:
diff changeset
9447 format %{ "shrq $dst, $shift" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9448 opcode(0xD3, 0x5); /* D3 /5 */
a61af66fc99e Initial load
duke
parents:
diff changeset
9449 ins_encode(REX_reg_wide(dst), OpcP, reg_opc(dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
9450 ins_pipe(ialu_reg_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
9451 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9452
a61af66fc99e Initial load
duke
parents:
diff changeset
9453 // Logical Shift Right by variable
a61af66fc99e Initial load
duke
parents:
diff changeset
9454 instruct shrL_mem_CL(memory dst, rcx_RegI shift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9455 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9456 match(Set dst (StoreL dst (URShiftL (LoadL dst) shift)));
a61af66fc99e Initial load
duke
parents:
diff changeset
9457 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9458
a61af66fc99e Initial load
duke
parents:
diff changeset
9459 format %{ "shrq $dst, $shift" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9460 opcode(0xD3, 0x5); /* D3 /5 */
a61af66fc99e Initial load
duke
parents:
diff changeset
9461 ins_encode(REX_mem_wide(dst), OpcP, RM_opc_mem(secondary, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
9462 ins_pipe(ialu_mem_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
9463 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9464
a61af66fc99e Initial load
duke
parents:
diff changeset
9465 // Logical Shift Right by 24, followed by Arithmetic Shift Left by 24.
a61af66fc99e Initial load
duke
parents:
diff changeset
9466 // This idiom is used by the compiler for the i2b bytecode.
a61af66fc99e Initial load
duke
parents:
diff changeset
9467 instruct i2b(rRegI dst, rRegI src, immI_24 twentyfour)
a61af66fc99e Initial load
duke
parents:
diff changeset
9468 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9469 match(Set dst (RShiftI (LShiftI src twentyfour) twentyfour));
a61af66fc99e Initial load
duke
parents:
diff changeset
9470
a61af66fc99e Initial load
duke
parents:
diff changeset
9471 format %{ "movsbl $dst, $src\t# i2b" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9472 opcode(0x0F, 0xBE);
a61af66fc99e Initial load
duke
parents:
diff changeset
9473 ins_encode(REX_reg_breg(dst, src), OpcP, OpcS, reg_reg(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
9474 ins_pipe(ialu_reg_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
9475 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9476
a61af66fc99e Initial load
duke
parents:
diff changeset
9477 // Logical Shift Right by 16, followed by Arithmetic Shift Left by 16.
a61af66fc99e Initial load
duke
parents:
diff changeset
9478 // This idiom is used by the compiler the i2s bytecode.
a61af66fc99e Initial load
duke
parents:
diff changeset
9479 instruct i2s(rRegI dst, rRegI src, immI_16 sixteen)
a61af66fc99e Initial load
duke
parents:
diff changeset
9480 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9481 match(Set dst (RShiftI (LShiftI src sixteen) sixteen));
a61af66fc99e Initial load
duke
parents:
diff changeset
9482
a61af66fc99e Initial load
duke
parents:
diff changeset
9483 format %{ "movswl $dst, $src\t# i2s" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9484 opcode(0x0F, 0xBF);
a61af66fc99e Initial load
duke
parents:
diff changeset
9485 ins_encode(REX_reg_reg(dst, src), OpcP, OpcS, reg_reg(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
9486 ins_pipe(ialu_reg_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
9487 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9488
a61af66fc99e Initial load
duke
parents:
diff changeset
9489 // ROL/ROR instructions
a61af66fc99e Initial load
duke
parents:
diff changeset
9490
a61af66fc99e Initial load
duke
parents:
diff changeset
9491 // ROL expand
a61af66fc99e Initial load
duke
parents:
diff changeset
9492 instruct rolI_rReg_imm1(rRegI dst, rFlagsReg cr) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9493 effect(KILL cr, USE_DEF dst);
a61af66fc99e Initial load
duke
parents:
diff changeset
9494
a61af66fc99e Initial load
duke
parents:
diff changeset
9495 format %{ "roll $dst" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9496 opcode(0xD1, 0x0); /* Opcode D1 /0 */
a61af66fc99e Initial load
duke
parents:
diff changeset
9497 ins_encode(REX_reg(dst), OpcP, reg_opc(dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
9498 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
9499 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9500
a61af66fc99e Initial load
duke
parents:
diff changeset
9501 instruct rolI_rReg_imm8(rRegI dst, immI8 shift, rFlagsReg cr) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9502 effect(USE_DEF dst, USE shift, KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9503
a61af66fc99e Initial load
duke
parents:
diff changeset
9504 format %{ "roll $dst, $shift" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9505 opcode(0xC1, 0x0); /* Opcode C1 /0 ib */
a61af66fc99e Initial load
duke
parents:
diff changeset
9506 ins_encode( reg_opc_imm(dst, shift) );
a61af66fc99e Initial load
duke
parents:
diff changeset
9507 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
9508 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9509
a61af66fc99e Initial load
duke
parents:
diff changeset
9510 instruct rolI_rReg_CL(no_rcx_RegI dst, rcx_RegI shift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9511 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9512 effect(USE_DEF dst, USE shift, KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9513
a61af66fc99e Initial load
duke
parents:
diff changeset
9514 format %{ "roll $dst, $shift" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9515 opcode(0xD3, 0x0); /* Opcode D3 /0 */
a61af66fc99e Initial load
duke
parents:
diff changeset
9516 ins_encode(REX_reg(dst), OpcP, reg_opc(dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
9517 ins_pipe(ialu_reg_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
9518 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9519 // end of ROL expand
a61af66fc99e Initial load
duke
parents:
diff changeset
9520
a61af66fc99e Initial load
duke
parents:
diff changeset
9521 // Rotate Left by one
a61af66fc99e Initial load
duke
parents:
diff changeset
9522 instruct rolI_rReg_i1(rRegI dst, immI1 lshift, immI_M1 rshift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9523 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9524 match(Set dst (OrI (LShiftI dst lshift) (URShiftI dst rshift)));
a61af66fc99e Initial load
duke
parents:
diff changeset
9525
a61af66fc99e Initial load
duke
parents:
diff changeset
9526 expand %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9527 rolI_rReg_imm1(dst, cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9528 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9529 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9530
a61af66fc99e Initial load
duke
parents:
diff changeset
9531 // Rotate Left by 8-bit immediate
a61af66fc99e Initial load
duke
parents:
diff changeset
9532 instruct rolI_rReg_i8(rRegI dst, immI8 lshift, immI8 rshift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9533 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9534 predicate(0 == ((n->in(1)->in(2)->get_int() + n->in(2)->in(2)->get_int()) & 0x1f));
a61af66fc99e Initial load
duke
parents:
diff changeset
9535 match(Set dst (OrI (LShiftI dst lshift) (URShiftI dst rshift)));
a61af66fc99e Initial load
duke
parents:
diff changeset
9536
a61af66fc99e Initial load
duke
parents:
diff changeset
9537 expand %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9538 rolI_rReg_imm8(dst, lshift, cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9539 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9540 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9541
a61af66fc99e Initial load
duke
parents:
diff changeset
9542 // Rotate Left by variable
a61af66fc99e Initial load
duke
parents:
diff changeset
9543 instruct rolI_rReg_Var_C0(no_rcx_RegI dst, rcx_RegI shift, immI0 zero, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9544 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9545 match(Set dst (OrI (LShiftI dst shift) (URShiftI dst (SubI zero shift))));
a61af66fc99e Initial load
duke
parents:
diff changeset
9546
a61af66fc99e Initial load
duke
parents:
diff changeset
9547 expand %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9548 rolI_rReg_CL(dst, shift, cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9549 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9550 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9551
a61af66fc99e Initial load
duke
parents:
diff changeset
9552 // Rotate Left by variable
a61af66fc99e Initial load
duke
parents:
diff changeset
9553 instruct rolI_rReg_Var_C32(no_rcx_RegI dst, rcx_RegI shift, immI_32 c32, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9554 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9555 match(Set dst (OrI (LShiftI dst shift) (URShiftI dst (SubI c32 shift))));
a61af66fc99e Initial load
duke
parents:
diff changeset
9556
a61af66fc99e Initial load
duke
parents:
diff changeset
9557 expand %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9558 rolI_rReg_CL(dst, shift, cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9559 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9560 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9561
a61af66fc99e Initial load
duke
parents:
diff changeset
9562 // ROR expand
a61af66fc99e Initial load
duke
parents:
diff changeset
9563 instruct rorI_rReg_imm1(rRegI dst, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9564 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9565 effect(USE_DEF dst, KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9566
a61af66fc99e Initial load
duke
parents:
diff changeset
9567 format %{ "rorl $dst" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9568 opcode(0xD1, 0x1); /* D1 /1 */
a61af66fc99e Initial load
duke
parents:
diff changeset
9569 ins_encode(REX_reg(dst), OpcP, reg_opc(dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
9570 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
9571 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9572
a61af66fc99e Initial load
duke
parents:
diff changeset
9573 instruct rorI_rReg_imm8(rRegI dst, immI8 shift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9574 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9575 effect(USE_DEF dst, USE shift, KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9576
a61af66fc99e Initial load
duke
parents:
diff changeset
9577 format %{ "rorl $dst, $shift" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9578 opcode(0xC1, 0x1); /* C1 /1 ib */
a61af66fc99e Initial load
duke
parents:
diff changeset
9579 ins_encode(reg_opc_imm(dst, shift));
a61af66fc99e Initial load
duke
parents:
diff changeset
9580 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
9581 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9582
a61af66fc99e Initial load
duke
parents:
diff changeset
9583 instruct rorI_rReg_CL(no_rcx_RegI dst, rcx_RegI shift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9584 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9585 effect(USE_DEF dst, USE shift, KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9586
a61af66fc99e Initial load
duke
parents:
diff changeset
9587 format %{ "rorl $dst, $shift" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9588 opcode(0xD3, 0x1); /* D3 /1 */
a61af66fc99e Initial load
duke
parents:
diff changeset
9589 ins_encode(REX_reg(dst), OpcP, reg_opc(dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
9590 ins_pipe(ialu_reg_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
9591 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9592 // end of ROR expand
a61af66fc99e Initial load
duke
parents:
diff changeset
9593
a61af66fc99e Initial load
duke
parents:
diff changeset
9594 // Rotate Right by one
a61af66fc99e Initial load
duke
parents:
diff changeset
9595 instruct rorI_rReg_i1(rRegI dst, immI1 rshift, immI_M1 lshift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9596 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9597 match(Set dst (OrI (URShiftI dst rshift) (LShiftI dst lshift)));
a61af66fc99e Initial load
duke
parents:
diff changeset
9598
a61af66fc99e Initial load
duke
parents:
diff changeset
9599 expand %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9600 rorI_rReg_imm1(dst, cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9601 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9602 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9603
a61af66fc99e Initial load
duke
parents:
diff changeset
9604 // Rotate Right by 8-bit immediate
a61af66fc99e Initial load
duke
parents:
diff changeset
9605 instruct rorI_rReg_i8(rRegI dst, immI8 rshift, immI8 lshift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9606 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9607 predicate(0 == ((n->in(1)->in(2)->get_int() + n->in(2)->in(2)->get_int()) & 0x1f));
a61af66fc99e Initial load
duke
parents:
diff changeset
9608 match(Set dst (OrI (URShiftI dst rshift) (LShiftI dst lshift)));
a61af66fc99e Initial load
duke
parents:
diff changeset
9609
a61af66fc99e Initial load
duke
parents:
diff changeset
9610 expand %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9611 rorI_rReg_imm8(dst, rshift, cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9612 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9613 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9614
a61af66fc99e Initial load
duke
parents:
diff changeset
9615 // Rotate Right by variable
a61af66fc99e Initial load
duke
parents:
diff changeset
9616 instruct rorI_rReg_Var_C0(no_rcx_RegI dst, rcx_RegI shift, immI0 zero, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9617 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9618 match(Set dst (OrI (URShiftI dst shift) (LShiftI dst (SubI zero shift))));
a61af66fc99e Initial load
duke
parents:
diff changeset
9619
a61af66fc99e Initial load
duke
parents:
diff changeset
9620 expand %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9621 rorI_rReg_CL(dst, shift, cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9622 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9623 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9624
a61af66fc99e Initial load
duke
parents:
diff changeset
9625 // Rotate Right by variable
a61af66fc99e Initial load
duke
parents:
diff changeset
9626 instruct rorI_rReg_Var_C32(no_rcx_RegI dst, rcx_RegI shift, immI_32 c32, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9627 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9628 match(Set dst (OrI (URShiftI dst shift) (LShiftI dst (SubI c32 shift))));
a61af66fc99e Initial load
duke
parents:
diff changeset
9629
a61af66fc99e Initial load
duke
parents:
diff changeset
9630 expand %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9631 rorI_rReg_CL(dst, shift, cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9632 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9633 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9634
a61af66fc99e Initial load
duke
parents:
diff changeset
9635 // for long rotate
a61af66fc99e Initial load
duke
parents:
diff changeset
9636 // ROL expand
a61af66fc99e Initial load
duke
parents:
diff changeset
9637 instruct rolL_rReg_imm1(rRegL dst, rFlagsReg cr) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9638 effect(USE_DEF dst, KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9639
a61af66fc99e Initial load
duke
parents:
diff changeset
9640 format %{ "rolq $dst" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9641 opcode(0xD1, 0x0); /* Opcode D1 /0 */
a61af66fc99e Initial load
duke
parents:
diff changeset
9642 ins_encode(REX_reg_wide(dst), OpcP, reg_opc(dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
9643 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
9644 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9645
a61af66fc99e Initial load
duke
parents:
diff changeset
9646 instruct rolL_rReg_imm8(rRegL dst, immI8 shift, rFlagsReg cr) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9647 effect(USE_DEF dst, USE shift, KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9648
a61af66fc99e Initial load
duke
parents:
diff changeset
9649 format %{ "rolq $dst, $shift" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9650 opcode(0xC1, 0x0); /* Opcode C1 /0 ib */
a61af66fc99e Initial load
duke
parents:
diff changeset
9651 ins_encode( reg_opc_imm_wide(dst, shift) );
a61af66fc99e Initial load
duke
parents:
diff changeset
9652 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
9653 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9654
a61af66fc99e Initial load
duke
parents:
diff changeset
9655 instruct rolL_rReg_CL(no_rcx_RegL dst, rcx_RegI shift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9656 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9657 effect(USE_DEF dst, USE shift, KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9658
a61af66fc99e Initial load
duke
parents:
diff changeset
9659 format %{ "rolq $dst, $shift" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9660 opcode(0xD3, 0x0); /* Opcode D3 /0 */
a61af66fc99e Initial load
duke
parents:
diff changeset
9661 ins_encode(REX_reg_wide(dst), OpcP, reg_opc(dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
9662 ins_pipe(ialu_reg_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
9663 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9664 // end of ROL expand
a61af66fc99e Initial load
duke
parents:
diff changeset
9665
a61af66fc99e Initial load
duke
parents:
diff changeset
9666 // Rotate Left by one
a61af66fc99e Initial load
duke
parents:
diff changeset
9667 instruct rolL_rReg_i1(rRegL dst, immI1 lshift, immI_M1 rshift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9668 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9669 match(Set dst (OrL (LShiftL dst lshift) (URShiftL dst rshift)));
a61af66fc99e Initial load
duke
parents:
diff changeset
9670
a61af66fc99e Initial load
duke
parents:
diff changeset
9671 expand %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9672 rolL_rReg_imm1(dst, cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9673 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9674 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9675
a61af66fc99e Initial load
duke
parents:
diff changeset
9676 // Rotate Left by 8-bit immediate
a61af66fc99e Initial load
duke
parents:
diff changeset
9677 instruct rolL_rReg_i8(rRegL dst, immI8 lshift, immI8 rshift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9678 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9679 predicate(0 == ((n->in(1)->in(2)->get_int() + n->in(2)->in(2)->get_int()) & 0x3f));
a61af66fc99e Initial load
duke
parents:
diff changeset
9680 match(Set dst (OrL (LShiftL dst lshift) (URShiftL dst rshift)));
a61af66fc99e Initial load
duke
parents:
diff changeset
9681
a61af66fc99e Initial load
duke
parents:
diff changeset
9682 expand %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9683 rolL_rReg_imm8(dst, lshift, cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9684 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9685 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9686
a61af66fc99e Initial load
duke
parents:
diff changeset
9687 // Rotate Left by variable
a61af66fc99e Initial load
duke
parents:
diff changeset
9688 instruct rolL_rReg_Var_C0(no_rcx_RegL dst, rcx_RegI shift, immI0 zero, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9689 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9690 match(Set dst (OrL (LShiftL dst shift) (URShiftL dst (SubI zero shift))));
a61af66fc99e Initial load
duke
parents:
diff changeset
9691
a61af66fc99e Initial load
duke
parents:
diff changeset
9692 expand %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9693 rolL_rReg_CL(dst, shift, cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9694 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9695 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9696
a61af66fc99e Initial load
duke
parents:
diff changeset
9697 // Rotate Left by variable
a61af66fc99e Initial load
duke
parents:
diff changeset
9698 instruct rolL_rReg_Var_C64(no_rcx_RegL dst, rcx_RegI shift, immI_64 c64, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9699 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9700 match(Set dst (OrL (LShiftL dst shift) (URShiftL dst (SubI c64 shift))));
a61af66fc99e Initial load
duke
parents:
diff changeset
9701
a61af66fc99e Initial load
duke
parents:
diff changeset
9702 expand %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9703 rolL_rReg_CL(dst, shift, cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9704 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9705 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9706
a61af66fc99e Initial load
duke
parents:
diff changeset
9707 // ROR expand
a61af66fc99e Initial load
duke
parents:
diff changeset
9708 instruct rorL_rReg_imm1(rRegL dst, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9709 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9710 effect(USE_DEF dst, KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9711
a61af66fc99e Initial load
duke
parents:
diff changeset
9712 format %{ "rorq $dst" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9713 opcode(0xD1, 0x1); /* D1 /1 */
a61af66fc99e Initial load
duke
parents:
diff changeset
9714 ins_encode(REX_reg_wide(dst), OpcP, reg_opc(dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
9715 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
9716 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9717
a61af66fc99e Initial load
duke
parents:
diff changeset
9718 instruct rorL_rReg_imm8(rRegL dst, immI8 shift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9719 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9720 effect(USE_DEF dst, USE shift, KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9721
a61af66fc99e Initial load
duke
parents:
diff changeset
9722 format %{ "rorq $dst, $shift" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9723 opcode(0xC1, 0x1); /* C1 /1 ib */
a61af66fc99e Initial load
duke
parents:
diff changeset
9724 ins_encode(reg_opc_imm_wide(dst, shift));
a61af66fc99e Initial load
duke
parents:
diff changeset
9725 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
9726 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9727
a61af66fc99e Initial load
duke
parents:
diff changeset
9728 instruct rorL_rReg_CL(no_rcx_RegL dst, rcx_RegI shift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9729 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9730 effect(USE_DEF dst, USE shift, KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9731
a61af66fc99e Initial load
duke
parents:
diff changeset
9732 format %{ "rorq $dst, $shift" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9733 opcode(0xD3, 0x1); /* D3 /1 */
a61af66fc99e Initial load
duke
parents:
diff changeset
9734 ins_encode(REX_reg_wide(dst), OpcP, reg_opc(dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
9735 ins_pipe(ialu_reg_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
9736 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9737 // end of ROR expand
a61af66fc99e Initial load
duke
parents:
diff changeset
9738
a61af66fc99e Initial load
duke
parents:
diff changeset
9739 // Rotate Right by one
a61af66fc99e Initial load
duke
parents:
diff changeset
9740 instruct rorL_rReg_i1(rRegL dst, immI1 rshift, immI_M1 lshift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9741 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9742 match(Set dst (OrL (URShiftL dst rshift) (LShiftL dst lshift)));
a61af66fc99e Initial load
duke
parents:
diff changeset
9743
a61af66fc99e Initial load
duke
parents:
diff changeset
9744 expand %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9745 rorL_rReg_imm1(dst, cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9746 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9747 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9748
a61af66fc99e Initial load
duke
parents:
diff changeset
9749 // Rotate Right by 8-bit immediate
a61af66fc99e Initial load
duke
parents:
diff changeset
9750 instruct rorL_rReg_i8(rRegL dst, immI8 rshift, immI8 lshift, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9751 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9752 predicate(0 == ((n->in(1)->in(2)->get_int() + n->in(2)->in(2)->get_int()) & 0x3f));
a61af66fc99e Initial load
duke
parents:
diff changeset
9753 match(Set dst (OrL (URShiftL dst rshift) (LShiftL dst lshift)));
a61af66fc99e Initial load
duke
parents:
diff changeset
9754
a61af66fc99e Initial load
duke
parents:
diff changeset
9755 expand %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9756 rorL_rReg_imm8(dst, rshift, cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9757 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9758 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9759
a61af66fc99e Initial load
duke
parents:
diff changeset
9760 // Rotate Right by variable
a61af66fc99e Initial load
duke
parents:
diff changeset
9761 instruct rorL_rReg_Var_C0(no_rcx_RegL dst, rcx_RegI shift, immI0 zero, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9762 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9763 match(Set dst (OrL (URShiftL dst shift) (LShiftL dst (SubI zero shift))));
a61af66fc99e Initial load
duke
parents:
diff changeset
9764
a61af66fc99e Initial load
duke
parents:
diff changeset
9765 expand %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9766 rorL_rReg_CL(dst, shift, cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9767 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9768 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9769
a61af66fc99e Initial load
duke
parents:
diff changeset
9770 // Rotate Right by variable
a61af66fc99e Initial load
duke
parents:
diff changeset
9771 instruct rorL_rReg_Var_C64(no_rcx_RegL dst, rcx_RegI shift, immI_64 c64, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9772 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9773 match(Set dst (OrL (URShiftL dst shift) (LShiftL dst (SubI c64 shift))));
a61af66fc99e Initial load
duke
parents:
diff changeset
9774
a61af66fc99e Initial load
duke
parents:
diff changeset
9775 expand %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9776 rorL_rReg_CL(dst, shift, cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9777 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9778 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9779
a61af66fc99e Initial load
duke
parents:
diff changeset
9780 // Logical Instructions
a61af66fc99e Initial load
duke
parents:
diff changeset
9781
a61af66fc99e Initial load
duke
parents:
diff changeset
9782 // Integer Logical Instructions
a61af66fc99e Initial load
duke
parents:
diff changeset
9783
a61af66fc99e Initial load
duke
parents:
diff changeset
9784 // And Instructions
a61af66fc99e Initial load
duke
parents:
diff changeset
9785 // And Register with Register
a61af66fc99e Initial load
duke
parents:
diff changeset
9786 instruct andI_rReg(rRegI dst, rRegI src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9787 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9788 match(Set dst (AndI dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
9789 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9790
a61af66fc99e Initial load
duke
parents:
diff changeset
9791 format %{ "andl $dst, $src\t# int" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9792 opcode(0x23);
a61af66fc99e Initial load
duke
parents:
diff changeset
9793 ins_encode(REX_reg_reg(dst, src), OpcP, reg_reg(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
9794 ins_pipe(ialu_reg_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
9795 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9796
a61af66fc99e Initial load
duke
parents:
diff changeset
9797 // And Register with Immediate 255
a61af66fc99e Initial load
duke
parents:
diff changeset
9798 instruct andI_rReg_imm255(rRegI dst, immI_255 src)
a61af66fc99e Initial load
duke
parents:
diff changeset
9799 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9800 match(Set dst (AndI dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
9801
a61af66fc99e Initial load
duke
parents:
diff changeset
9802 format %{ "movzbl $dst, $dst\t# int & 0xFF" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9803 opcode(0x0F, 0xB6);
a61af66fc99e Initial load
duke
parents:
diff changeset
9804 ins_encode(REX_reg_breg(dst, dst), OpcP, OpcS, reg_reg(dst, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
9805 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
9806 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9807
a61af66fc99e Initial load
duke
parents:
diff changeset
9808 // And Register with Immediate 255 and promote to long
a61af66fc99e Initial load
duke
parents:
diff changeset
9809 instruct andI2L_rReg_imm255(rRegL dst, rRegI src, immI_255 mask)
a61af66fc99e Initial load
duke
parents:
diff changeset
9810 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9811 match(Set dst (ConvI2L (AndI src mask)));
a61af66fc99e Initial load
duke
parents:
diff changeset
9812
a61af66fc99e Initial load
duke
parents:
diff changeset
9813 format %{ "movzbl $dst, $src\t# int & 0xFF -> long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9814 opcode(0x0F, 0xB6);
a61af66fc99e Initial load
duke
parents:
diff changeset
9815 ins_encode(REX_reg_breg(dst, src), OpcP, OpcS, reg_reg(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
9816 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
9817 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9818
a61af66fc99e Initial load
duke
parents:
diff changeset
9819 // And Register with Immediate 65535
a61af66fc99e Initial load
duke
parents:
diff changeset
9820 instruct andI_rReg_imm65535(rRegI dst, immI_65535 src)
a61af66fc99e Initial load
duke
parents:
diff changeset
9821 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9822 match(Set dst (AndI dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
9823
a61af66fc99e Initial load
duke
parents:
diff changeset
9824 format %{ "movzwl $dst, $dst\t# int & 0xFFFF" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9825 opcode(0x0F, 0xB7);
a61af66fc99e Initial load
duke
parents:
diff changeset
9826 ins_encode(REX_reg_reg(dst, dst), OpcP, OpcS, reg_reg(dst, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
9827 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
9828 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9829
a61af66fc99e Initial load
duke
parents:
diff changeset
9830 // And Register with Immediate 65535 and promote to long
a61af66fc99e Initial load
duke
parents:
diff changeset
9831 instruct andI2L_rReg_imm65535(rRegL dst, rRegI src, immI_65535 mask)
a61af66fc99e Initial load
duke
parents:
diff changeset
9832 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9833 match(Set dst (ConvI2L (AndI src mask)));
a61af66fc99e Initial load
duke
parents:
diff changeset
9834
a61af66fc99e Initial load
duke
parents:
diff changeset
9835 format %{ "movzwl $dst, $src\t# int & 0xFFFF -> long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9836 opcode(0x0F, 0xB7);
a61af66fc99e Initial load
duke
parents:
diff changeset
9837 ins_encode(REX_reg_reg(dst, src), OpcP, OpcS, reg_reg(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
9838 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
9839 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9840
a61af66fc99e Initial load
duke
parents:
diff changeset
9841 // And Register with Immediate
a61af66fc99e Initial load
duke
parents:
diff changeset
9842 instruct andI_rReg_imm(rRegI dst, immI src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9843 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9844 match(Set dst (AndI dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
9845 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9846
a61af66fc99e Initial load
duke
parents:
diff changeset
9847 format %{ "andl $dst, $src\t# int" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9848 opcode(0x81, 0x04); /* Opcode 81 /4 */
a61af66fc99e Initial load
duke
parents:
diff changeset
9849 ins_encode(OpcSErm(dst, src), Con8or32(src));
a61af66fc99e Initial load
duke
parents:
diff changeset
9850 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
9851 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9852
a61af66fc99e Initial load
duke
parents:
diff changeset
9853 // And Register with Memory
a61af66fc99e Initial load
duke
parents:
diff changeset
9854 instruct andI_rReg_mem(rRegI dst, memory src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9855 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9856 match(Set dst (AndI dst (LoadI src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
9857 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9858
a61af66fc99e Initial load
duke
parents:
diff changeset
9859 ins_cost(125);
a61af66fc99e Initial load
duke
parents:
diff changeset
9860 format %{ "andl $dst, $src\t# int" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9861 opcode(0x23);
a61af66fc99e Initial load
duke
parents:
diff changeset
9862 ins_encode(REX_reg_mem(dst, src), OpcP, reg_mem(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
9863 ins_pipe(ialu_reg_mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
9864 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9865
a61af66fc99e Initial load
duke
parents:
diff changeset
9866 // And Memory with Register
a61af66fc99e Initial load
duke
parents:
diff changeset
9867 instruct andI_mem_rReg(memory dst, rRegI src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9868 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9869 match(Set dst (StoreI dst (AndI (LoadI dst) src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
9870 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9871
a61af66fc99e Initial load
duke
parents:
diff changeset
9872 ins_cost(150);
a61af66fc99e Initial load
duke
parents:
diff changeset
9873 format %{ "andl $dst, $src\t# int" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9874 opcode(0x21); /* Opcode 21 /r */
a61af66fc99e Initial load
duke
parents:
diff changeset
9875 ins_encode(REX_reg_mem(src, dst), OpcP, reg_mem(src, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
9876 ins_pipe(ialu_mem_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
9877 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9878
a61af66fc99e Initial load
duke
parents:
diff changeset
9879 // And Memory with Immediate
a61af66fc99e Initial load
duke
parents:
diff changeset
9880 instruct andI_mem_imm(memory dst, immI src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9881 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9882 match(Set dst (StoreI dst (AndI (LoadI dst) src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
9883 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9884
a61af66fc99e Initial load
duke
parents:
diff changeset
9885 ins_cost(125);
a61af66fc99e Initial load
duke
parents:
diff changeset
9886 format %{ "andl $dst, $src\t# int" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9887 opcode(0x81, 0x4); /* Opcode 81 /4 id */
a61af66fc99e Initial load
duke
parents:
diff changeset
9888 ins_encode(REX_mem(dst), OpcSE(src),
a61af66fc99e Initial load
duke
parents:
diff changeset
9889 RM_opc_mem(secondary, dst), Con8or32(src));
a61af66fc99e Initial load
duke
parents:
diff changeset
9890 ins_pipe(ialu_mem_imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
9891 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9892
a61af66fc99e Initial load
duke
parents:
diff changeset
9893 // Or Instructions
a61af66fc99e Initial load
duke
parents:
diff changeset
9894 // Or Register with Register
a61af66fc99e Initial load
duke
parents:
diff changeset
9895 instruct orI_rReg(rRegI dst, rRegI src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9896 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9897 match(Set dst (OrI dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
9898 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9899
a61af66fc99e Initial load
duke
parents:
diff changeset
9900 format %{ "orl $dst, $src\t# int" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9901 opcode(0x0B);
a61af66fc99e Initial load
duke
parents:
diff changeset
9902 ins_encode(REX_reg_reg(dst, src), OpcP, reg_reg(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
9903 ins_pipe(ialu_reg_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
9904 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9905
a61af66fc99e Initial load
duke
parents:
diff changeset
9906 // Or Register with Immediate
a61af66fc99e Initial load
duke
parents:
diff changeset
9907 instruct orI_rReg_imm(rRegI dst, immI src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9908 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9909 match(Set dst (OrI dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
9910 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9911
a61af66fc99e Initial load
duke
parents:
diff changeset
9912 format %{ "orl $dst, $src\t# int" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9913 opcode(0x81, 0x01); /* Opcode 81 /1 id */
a61af66fc99e Initial load
duke
parents:
diff changeset
9914 ins_encode(OpcSErm(dst, src), Con8or32(src));
a61af66fc99e Initial load
duke
parents:
diff changeset
9915 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
9916 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9917
a61af66fc99e Initial load
duke
parents:
diff changeset
9918 // Or Register with Memory
a61af66fc99e Initial load
duke
parents:
diff changeset
9919 instruct orI_rReg_mem(rRegI dst, memory src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9920 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9921 match(Set dst (OrI dst (LoadI src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
9922 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9923
a61af66fc99e Initial load
duke
parents:
diff changeset
9924 ins_cost(125);
a61af66fc99e Initial load
duke
parents:
diff changeset
9925 format %{ "orl $dst, $src\t# int" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9926 opcode(0x0B);
a61af66fc99e Initial load
duke
parents:
diff changeset
9927 ins_encode(REX_reg_mem(dst, src), OpcP, reg_mem(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
9928 ins_pipe(ialu_reg_mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
9929 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9930
a61af66fc99e Initial load
duke
parents:
diff changeset
9931 // Or Memory with Register
a61af66fc99e Initial load
duke
parents:
diff changeset
9932 instruct orI_mem_rReg(memory dst, rRegI src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9933 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9934 match(Set dst (StoreI dst (OrI (LoadI dst) src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
9935 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9936
a61af66fc99e Initial load
duke
parents:
diff changeset
9937 ins_cost(150);
a61af66fc99e Initial load
duke
parents:
diff changeset
9938 format %{ "orl $dst, $src\t# int" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9939 opcode(0x09); /* Opcode 09 /r */
a61af66fc99e Initial load
duke
parents:
diff changeset
9940 ins_encode(REX_reg_mem(src, dst), OpcP, reg_mem(src, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
9941 ins_pipe(ialu_mem_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
9942 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9943
a61af66fc99e Initial load
duke
parents:
diff changeset
9944 // Or Memory with Immediate
a61af66fc99e Initial load
duke
parents:
diff changeset
9945 instruct orI_mem_imm(memory dst, immI src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9946 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9947 match(Set dst (StoreI dst (OrI (LoadI dst) src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
9948 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9949
a61af66fc99e Initial load
duke
parents:
diff changeset
9950 ins_cost(125);
a61af66fc99e Initial load
duke
parents:
diff changeset
9951 format %{ "orl $dst, $src\t# int" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9952 opcode(0x81, 0x1); /* Opcode 81 /1 id */
a61af66fc99e Initial load
duke
parents:
diff changeset
9953 ins_encode(REX_mem(dst), OpcSE(src),
a61af66fc99e Initial load
duke
parents:
diff changeset
9954 RM_opc_mem(secondary, dst), Con8or32(src));
a61af66fc99e Initial load
duke
parents:
diff changeset
9955 ins_pipe(ialu_mem_imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
9956 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9957
a61af66fc99e Initial load
duke
parents:
diff changeset
9958 // Xor Instructions
a61af66fc99e Initial load
duke
parents:
diff changeset
9959 // Xor Register with Register
a61af66fc99e Initial load
duke
parents:
diff changeset
9960 instruct xorI_rReg(rRegI dst, rRegI src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9961 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9962 match(Set dst (XorI dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
9963 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9964
a61af66fc99e Initial load
duke
parents:
diff changeset
9965 format %{ "xorl $dst, $src\t# int" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9966 opcode(0x33);
a61af66fc99e Initial load
duke
parents:
diff changeset
9967 ins_encode(REX_reg_reg(dst, src), OpcP, reg_reg(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
9968 ins_pipe(ialu_reg_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
9969 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9970
403
b744678d4d71 6752257: Use NOT instead of XOR -1 on x86
rasbold
parents: 304
diff changeset
9971 // Xor Register with Immediate -1
b744678d4d71 6752257: Use NOT instead of XOR -1 on x86
rasbold
parents: 304
diff changeset
9972 instruct xorI_rReg_im1(rRegI dst, immI_M1 imm) %{
b744678d4d71 6752257: Use NOT instead of XOR -1 on x86
rasbold
parents: 304
diff changeset
9973 match(Set dst (XorI dst imm));
b744678d4d71 6752257: Use NOT instead of XOR -1 on x86
rasbold
parents: 304
diff changeset
9974
b744678d4d71 6752257: Use NOT instead of XOR -1 on x86
rasbold
parents: 304
diff changeset
9975 format %{ "not $dst" %}
b744678d4d71 6752257: Use NOT instead of XOR -1 on x86
rasbold
parents: 304
diff changeset
9976 ins_encode %{
b744678d4d71 6752257: Use NOT instead of XOR -1 on x86
rasbold
parents: 304
diff changeset
9977 __ notl($dst$$Register);
b744678d4d71 6752257: Use NOT instead of XOR -1 on x86
rasbold
parents: 304
diff changeset
9978 %}
b744678d4d71 6752257: Use NOT instead of XOR -1 on x86
rasbold
parents: 304
diff changeset
9979 ins_pipe(ialu_reg);
b744678d4d71 6752257: Use NOT instead of XOR -1 on x86
rasbold
parents: 304
diff changeset
9980 %}
b744678d4d71 6752257: Use NOT instead of XOR -1 on x86
rasbold
parents: 304
diff changeset
9981
0
a61af66fc99e Initial load
duke
parents:
diff changeset
9982 // Xor Register with Immediate
a61af66fc99e Initial load
duke
parents:
diff changeset
9983 instruct xorI_rReg_imm(rRegI dst, immI src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9984 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9985 match(Set dst (XorI dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
9986 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9987
a61af66fc99e Initial load
duke
parents:
diff changeset
9988 format %{ "xorl $dst, $src\t# int" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9989 opcode(0x81, 0x06); /* Opcode 81 /6 id */
a61af66fc99e Initial load
duke
parents:
diff changeset
9990 ins_encode(OpcSErm(dst, src), Con8or32(src));
a61af66fc99e Initial load
duke
parents:
diff changeset
9991 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
9992 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
9993
a61af66fc99e Initial load
duke
parents:
diff changeset
9994 // Xor Register with Memory
a61af66fc99e Initial load
duke
parents:
diff changeset
9995 instruct xorI_rReg_mem(rRegI dst, memory src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
9996 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
9997 match(Set dst (XorI dst (LoadI src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
9998 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
9999
a61af66fc99e Initial load
duke
parents:
diff changeset
10000 ins_cost(125);
a61af66fc99e Initial load
duke
parents:
diff changeset
10001 format %{ "xorl $dst, $src\t# int" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10002 opcode(0x33);
a61af66fc99e Initial load
duke
parents:
diff changeset
10003 ins_encode(REX_reg_mem(dst, src), OpcP, reg_mem(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10004 ins_pipe(ialu_reg_mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
10005 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10006
a61af66fc99e Initial load
duke
parents:
diff changeset
10007 // Xor Memory with Register
a61af66fc99e Initial load
duke
parents:
diff changeset
10008 instruct xorI_mem_rReg(memory dst, rRegI src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
10009 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10010 match(Set dst (StoreI dst (XorI (LoadI dst) src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
10011 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
10012
a61af66fc99e Initial load
duke
parents:
diff changeset
10013 ins_cost(150);
a61af66fc99e Initial load
duke
parents:
diff changeset
10014 format %{ "xorl $dst, $src\t# int" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10015 opcode(0x31); /* Opcode 31 /r */
a61af66fc99e Initial load
duke
parents:
diff changeset
10016 ins_encode(REX_reg_mem(src, dst), OpcP, reg_mem(src, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
10017 ins_pipe(ialu_mem_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
10018 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10019
a61af66fc99e Initial load
duke
parents:
diff changeset
10020 // Xor Memory with Immediate
a61af66fc99e Initial load
duke
parents:
diff changeset
10021 instruct xorI_mem_imm(memory dst, immI src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
10022 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10023 match(Set dst (StoreI dst (XorI (LoadI dst) src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
10024 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
10025
a61af66fc99e Initial load
duke
parents:
diff changeset
10026 ins_cost(125);
a61af66fc99e Initial load
duke
parents:
diff changeset
10027 format %{ "xorl $dst, $src\t# int" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10028 opcode(0x81, 0x6); /* Opcode 81 /6 id */
a61af66fc99e Initial load
duke
parents:
diff changeset
10029 ins_encode(REX_mem(dst), OpcSE(src),
a61af66fc99e Initial load
duke
parents:
diff changeset
10030 RM_opc_mem(secondary, dst), Con8or32(src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10031 ins_pipe(ialu_mem_imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
10032 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10033
a61af66fc99e Initial load
duke
parents:
diff changeset
10034
a61af66fc99e Initial load
duke
parents:
diff changeset
10035 // Long Logical Instructions
a61af66fc99e Initial load
duke
parents:
diff changeset
10036
a61af66fc99e Initial load
duke
parents:
diff changeset
10037 // And Instructions
a61af66fc99e Initial load
duke
parents:
diff changeset
10038 // And Register with Register
a61af66fc99e Initial load
duke
parents:
diff changeset
10039 instruct andL_rReg(rRegL dst, rRegL src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
10040 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10041 match(Set dst (AndL dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10042 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
10043
a61af66fc99e Initial load
duke
parents:
diff changeset
10044 format %{ "andq $dst, $src\t# long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10045 opcode(0x23);
a61af66fc99e Initial load
duke
parents:
diff changeset
10046 ins_encode(REX_reg_reg_wide(dst, src), OpcP, reg_reg(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10047 ins_pipe(ialu_reg_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
10048 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10049
a61af66fc99e Initial load
duke
parents:
diff changeset
10050 // And Register with Immediate 255
a61af66fc99e Initial load
duke
parents:
diff changeset
10051 instruct andL_rReg_imm255(rRegL dst, immL_255 src)
a61af66fc99e Initial load
duke
parents:
diff changeset
10052 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10053 match(Set dst (AndL dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10054
569
2cacccded90f 6805950: Typos in andL_rReg_imm instructions in x86_64.ad
twisti
parents: 558
diff changeset
10055 format %{ "movzbq $dst, $dst\t# long & 0xFF" %}
0
a61af66fc99e Initial load
duke
parents:
diff changeset
10056 opcode(0x0F, 0xB6);
a61af66fc99e Initial load
duke
parents:
diff changeset
10057 ins_encode(REX_reg_reg_wide(dst, dst), OpcP, OpcS, reg_reg(dst, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
10058 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
10059 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10060
a61af66fc99e Initial load
duke
parents:
diff changeset
10061 // And Register with Immediate 65535
569
2cacccded90f 6805950: Typos in andL_rReg_imm instructions in x86_64.ad
twisti
parents: 558
diff changeset
10062 instruct andL_rReg_imm65535(rRegL dst, immL_65535 src)
0
a61af66fc99e Initial load
duke
parents:
diff changeset
10063 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10064 match(Set dst (AndL dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10065
a61af66fc99e Initial load
duke
parents:
diff changeset
10066 format %{ "movzwq $dst, $dst\t# long & 0xFFFF" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10067 opcode(0x0F, 0xB7);
a61af66fc99e Initial load
duke
parents:
diff changeset
10068 ins_encode(REX_reg_reg_wide(dst, dst), OpcP, OpcS, reg_reg(dst, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
10069 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
10070 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10071
a61af66fc99e Initial load
duke
parents:
diff changeset
10072 // And Register with Immediate
a61af66fc99e Initial load
duke
parents:
diff changeset
10073 instruct andL_rReg_imm(rRegL dst, immL32 src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
10074 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10075 match(Set dst (AndL dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10076 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
10077
a61af66fc99e Initial load
duke
parents:
diff changeset
10078 format %{ "andq $dst, $src\t# long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10079 opcode(0x81, 0x04); /* Opcode 81 /4 */
a61af66fc99e Initial load
duke
parents:
diff changeset
10080 ins_encode(OpcSErm_wide(dst, src), Con8or32(src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10081 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
10082 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10083
a61af66fc99e Initial load
duke
parents:
diff changeset
10084 // And Register with Memory
a61af66fc99e Initial load
duke
parents:
diff changeset
10085 instruct andL_rReg_mem(rRegL dst, memory src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
10086 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10087 match(Set dst (AndL dst (LoadL src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
10088 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
10089
a61af66fc99e Initial load
duke
parents:
diff changeset
10090 ins_cost(125);
a61af66fc99e Initial load
duke
parents:
diff changeset
10091 format %{ "andq $dst, $src\t# long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10092 opcode(0x23);
a61af66fc99e Initial load
duke
parents:
diff changeset
10093 ins_encode(REX_reg_mem_wide(dst, src), OpcP, reg_mem(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10094 ins_pipe(ialu_reg_mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
10095 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10096
a61af66fc99e Initial load
duke
parents:
diff changeset
10097 // And Memory with Register
a61af66fc99e Initial load
duke
parents:
diff changeset
10098 instruct andL_mem_rReg(memory dst, rRegL src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
10099 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10100 match(Set dst (StoreL dst (AndL (LoadL dst) src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
10101 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
10102
a61af66fc99e Initial load
duke
parents:
diff changeset
10103 ins_cost(150);
a61af66fc99e Initial load
duke
parents:
diff changeset
10104 format %{ "andq $dst, $src\t# long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10105 opcode(0x21); /* Opcode 21 /r */
a61af66fc99e Initial load
duke
parents:
diff changeset
10106 ins_encode(REX_reg_mem_wide(src, dst), OpcP, reg_mem(src, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
10107 ins_pipe(ialu_mem_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
10108 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10109
a61af66fc99e Initial load
duke
parents:
diff changeset
10110 // And Memory with Immediate
a61af66fc99e Initial load
duke
parents:
diff changeset
10111 instruct andL_mem_imm(memory dst, immL32 src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
10112 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10113 match(Set dst (StoreL dst (AndL (LoadL dst) src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
10114 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
10115
a61af66fc99e Initial load
duke
parents:
diff changeset
10116 ins_cost(125);
a61af66fc99e Initial load
duke
parents:
diff changeset
10117 format %{ "andq $dst, $src\t# long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10118 opcode(0x81, 0x4); /* Opcode 81 /4 id */
a61af66fc99e Initial load
duke
parents:
diff changeset
10119 ins_encode(REX_mem_wide(dst), OpcSE(src),
a61af66fc99e Initial load
duke
parents:
diff changeset
10120 RM_opc_mem(secondary, dst), Con8or32(src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10121 ins_pipe(ialu_mem_imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
10122 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10123
a61af66fc99e Initial load
duke
parents:
diff changeset
10124 // Or Instructions
a61af66fc99e Initial load
duke
parents:
diff changeset
10125 // Or Register with Register
a61af66fc99e Initial load
duke
parents:
diff changeset
10126 instruct orL_rReg(rRegL dst, rRegL src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
10127 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10128 match(Set dst (OrL dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10129 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
10130
a61af66fc99e Initial load
duke
parents:
diff changeset
10131 format %{ "orq $dst, $src\t# long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10132 opcode(0x0B);
a61af66fc99e Initial load
duke
parents:
diff changeset
10133 ins_encode(REX_reg_reg_wide(dst, src), OpcP, reg_reg(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10134 ins_pipe(ialu_reg_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
10135 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10136
420
a1980da045cc 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 415
diff changeset
10137 // Use any_RegP to match R15 (TLS register) without spilling.
a1980da045cc 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 415
diff changeset
10138 instruct orL_rReg_castP2X(rRegL dst, any_RegP src, rFlagsReg cr) %{
a1980da045cc 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 415
diff changeset
10139 match(Set dst (OrL dst (CastP2X src)));
a1980da045cc 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 415
diff changeset
10140 effect(KILL cr);
a1980da045cc 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 415
diff changeset
10141
a1980da045cc 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 415
diff changeset
10142 format %{ "orq $dst, $src\t# long" %}
a1980da045cc 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 415
diff changeset
10143 opcode(0x0B);
a1980da045cc 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 415
diff changeset
10144 ins_encode(REX_reg_reg_wide(dst, src), OpcP, reg_reg(dst, src));
a1980da045cc 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 415
diff changeset
10145 ins_pipe(ialu_reg_reg);
a1980da045cc 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 415
diff changeset
10146 %}
a1980da045cc 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 415
diff changeset
10147
a1980da045cc 6462850: generate biased locking code in C2 ideal graph
kvn
parents: 415
diff changeset
10148
0
a61af66fc99e Initial load
duke
parents:
diff changeset
10149 // Or Register with Immediate
a61af66fc99e Initial load
duke
parents:
diff changeset
10150 instruct orL_rReg_imm(rRegL dst, immL32 src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
10151 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10152 match(Set dst (OrL dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10153 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
10154
a61af66fc99e Initial load
duke
parents:
diff changeset
10155 format %{ "orq $dst, $src\t# long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10156 opcode(0x81, 0x01); /* Opcode 81 /1 id */
a61af66fc99e Initial load
duke
parents:
diff changeset
10157 ins_encode(OpcSErm_wide(dst, src), Con8or32(src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10158 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
10159 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10160
a61af66fc99e Initial load
duke
parents:
diff changeset
10161 // Or Register with Memory
a61af66fc99e Initial load
duke
parents:
diff changeset
10162 instruct orL_rReg_mem(rRegL dst, memory src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
10163 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10164 match(Set dst (OrL dst (LoadL src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
10165 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
10166
a61af66fc99e Initial load
duke
parents:
diff changeset
10167 ins_cost(125);
a61af66fc99e Initial load
duke
parents:
diff changeset
10168 format %{ "orq $dst, $src\t# long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10169 opcode(0x0B);
a61af66fc99e Initial load
duke
parents:
diff changeset
10170 ins_encode(REX_reg_mem_wide(dst, src), OpcP, reg_mem(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10171 ins_pipe(ialu_reg_mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
10172 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10173
a61af66fc99e Initial load
duke
parents:
diff changeset
10174 // Or Memory with Register
a61af66fc99e Initial load
duke
parents:
diff changeset
10175 instruct orL_mem_rReg(memory dst, rRegL src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
10176 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10177 match(Set dst (StoreL dst (OrL (LoadL dst) src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
10178 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
10179
a61af66fc99e Initial load
duke
parents:
diff changeset
10180 ins_cost(150);
a61af66fc99e Initial load
duke
parents:
diff changeset
10181 format %{ "orq $dst, $src\t# long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10182 opcode(0x09); /* Opcode 09 /r */
a61af66fc99e Initial load
duke
parents:
diff changeset
10183 ins_encode(REX_reg_mem_wide(src, dst), OpcP, reg_mem(src, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
10184 ins_pipe(ialu_mem_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
10185 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10186
a61af66fc99e Initial load
duke
parents:
diff changeset
10187 // Or Memory with Immediate
a61af66fc99e Initial load
duke
parents:
diff changeset
10188 instruct orL_mem_imm(memory dst, immL32 src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
10189 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10190 match(Set dst (StoreL dst (OrL (LoadL dst) src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
10191 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
10192
a61af66fc99e Initial load
duke
parents:
diff changeset
10193 ins_cost(125);
a61af66fc99e Initial load
duke
parents:
diff changeset
10194 format %{ "orq $dst, $src\t# long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10195 opcode(0x81, 0x1); /* Opcode 81 /1 id */
a61af66fc99e Initial load
duke
parents:
diff changeset
10196 ins_encode(REX_mem_wide(dst), OpcSE(src),
a61af66fc99e Initial load
duke
parents:
diff changeset
10197 RM_opc_mem(secondary, dst), Con8or32(src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10198 ins_pipe(ialu_mem_imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
10199 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10200
a61af66fc99e Initial load
duke
parents:
diff changeset
10201 // Xor Instructions
a61af66fc99e Initial load
duke
parents:
diff changeset
10202 // Xor Register with Register
a61af66fc99e Initial load
duke
parents:
diff changeset
10203 instruct xorL_rReg(rRegL dst, rRegL src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
10204 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10205 match(Set dst (XorL dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10206 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
10207
a61af66fc99e Initial load
duke
parents:
diff changeset
10208 format %{ "xorq $dst, $src\t# long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10209 opcode(0x33);
a61af66fc99e Initial load
duke
parents:
diff changeset
10210 ins_encode(REX_reg_reg_wide(dst, src), OpcP, reg_reg(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10211 ins_pipe(ialu_reg_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
10212 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10213
403
b744678d4d71 6752257: Use NOT instead of XOR -1 on x86
rasbold
parents: 304
diff changeset
10214 // Xor Register with Immediate -1
b744678d4d71 6752257: Use NOT instead of XOR -1 on x86
rasbold
parents: 304
diff changeset
10215 instruct xorL_rReg_im1(rRegL dst, immL_M1 imm) %{
b744678d4d71 6752257: Use NOT instead of XOR -1 on x86
rasbold
parents: 304
diff changeset
10216 match(Set dst (XorL dst imm));
b744678d4d71 6752257: Use NOT instead of XOR -1 on x86
rasbold
parents: 304
diff changeset
10217
b744678d4d71 6752257: Use NOT instead of XOR -1 on x86
rasbold
parents: 304
diff changeset
10218 format %{ "notq $dst" %}
b744678d4d71 6752257: Use NOT instead of XOR -1 on x86
rasbold
parents: 304
diff changeset
10219 ins_encode %{
b744678d4d71 6752257: Use NOT instead of XOR -1 on x86
rasbold
parents: 304
diff changeset
10220 __ notq($dst$$Register);
b744678d4d71 6752257: Use NOT instead of XOR -1 on x86
rasbold
parents: 304
diff changeset
10221 %}
b744678d4d71 6752257: Use NOT instead of XOR -1 on x86
rasbold
parents: 304
diff changeset
10222 ins_pipe(ialu_reg);
b744678d4d71 6752257: Use NOT instead of XOR -1 on x86
rasbold
parents: 304
diff changeset
10223 %}
b744678d4d71 6752257: Use NOT instead of XOR -1 on x86
rasbold
parents: 304
diff changeset
10224
0
a61af66fc99e Initial load
duke
parents:
diff changeset
10225 // Xor Register with Immediate
a61af66fc99e Initial load
duke
parents:
diff changeset
10226 instruct xorL_rReg_imm(rRegL dst, immL32 src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
10227 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10228 match(Set dst (XorL dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10229 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
10230
a61af66fc99e Initial load
duke
parents:
diff changeset
10231 format %{ "xorq $dst, $src\t# long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10232 opcode(0x81, 0x06); /* Opcode 81 /6 id */
a61af66fc99e Initial load
duke
parents:
diff changeset
10233 ins_encode(OpcSErm_wide(dst, src), Con8or32(src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10234 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
10235 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10236
a61af66fc99e Initial load
duke
parents:
diff changeset
10237 // Xor Register with Memory
a61af66fc99e Initial load
duke
parents:
diff changeset
10238 instruct xorL_rReg_mem(rRegL dst, memory src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
10239 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10240 match(Set dst (XorL dst (LoadL src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
10241 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
10242
a61af66fc99e Initial load
duke
parents:
diff changeset
10243 ins_cost(125);
a61af66fc99e Initial load
duke
parents:
diff changeset
10244 format %{ "xorq $dst, $src\t# long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10245 opcode(0x33);
a61af66fc99e Initial load
duke
parents:
diff changeset
10246 ins_encode(REX_reg_mem_wide(dst, src), OpcP, reg_mem(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10247 ins_pipe(ialu_reg_mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
10248 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10249
a61af66fc99e Initial load
duke
parents:
diff changeset
10250 // Xor Memory with Register
a61af66fc99e Initial load
duke
parents:
diff changeset
10251 instruct xorL_mem_rReg(memory dst, rRegL src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
10252 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10253 match(Set dst (StoreL dst (XorL (LoadL dst) src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
10254 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
10255
a61af66fc99e Initial load
duke
parents:
diff changeset
10256 ins_cost(150);
a61af66fc99e Initial load
duke
parents:
diff changeset
10257 format %{ "xorq $dst, $src\t# long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10258 opcode(0x31); /* Opcode 31 /r */
a61af66fc99e Initial load
duke
parents:
diff changeset
10259 ins_encode(REX_reg_mem_wide(src, dst), OpcP, reg_mem(src, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
10260 ins_pipe(ialu_mem_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
10261 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10262
a61af66fc99e Initial load
duke
parents:
diff changeset
10263 // Xor Memory with Immediate
a61af66fc99e Initial load
duke
parents:
diff changeset
10264 instruct xorL_mem_imm(memory dst, immL32 src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
10265 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10266 match(Set dst (StoreL dst (XorL (LoadL dst) src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
10267 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
10268
a61af66fc99e Initial load
duke
parents:
diff changeset
10269 ins_cost(125);
a61af66fc99e Initial load
duke
parents:
diff changeset
10270 format %{ "xorq $dst, $src\t# long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10271 opcode(0x81, 0x6); /* Opcode 81 /6 id */
a61af66fc99e Initial load
duke
parents:
diff changeset
10272 ins_encode(REX_mem_wide(dst), OpcSE(src),
a61af66fc99e Initial load
duke
parents:
diff changeset
10273 RM_opc_mem(secondary, dst), Con8or32(src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10274 ins_pipe(ialu_mem_imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
10275 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10276
a61af66fc99e Initial load
duke
parents:
diff changeset
10277 // Convert Int to Boolean
a61af66fc99e Initial load
duke
parents:
diff changeset
10278 instruct convI2B(rRegI dst, rRegI src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
10279 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10280 match(Set dst (Conv2B src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10281 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
10282
a61af66fc99e Initial load
duke
parents:
diff changeset
10283 format %{ "testl $src, $src\t# ci2b\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10284 "setnz $dst\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10285 "movzbl $dst, $dst" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10286 ins_encode(REX_reg_reg(src, src), opc_reg_reg(0x85, src, src), // testl
a61af66fc99e Initial load
duke
parents:
diff changeset
10287 setNZ_reg(dst),
a61af66fc99e Initial load
duke
parents:
diff changeset
10288 REX_reg_breg(dst, dst), // movzbl
a61af66fc99e Initial load
duke
parents:
diff changeset
10289 Opcode(0x0F), Opcode(0xB6), reg_reg(dst, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
10290 ins_pipe(pipe_slow); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
10291 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10292
a61af66fc99e Initial load
duke
parents:
diff changeset
10293 // Convert Pointer to Boolean
a61af66fc99e Initial load
duke
parents:
diff changeset
10294 instruct convP2B(rRegI dst, rRegP src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
10295 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10296 match(Set dst (Conv2B src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10297 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
10298
a61af66fc99e Initial load
duke
parents:
diff changeset
10299 format %{ "testq $src, $src\t# cp2b\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10300 "setnz $dst\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10301 "movzbl $dst, $dst" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10302 ins_encode(REX_reg_reg_wide(src, src), opc_reg_reg(0x85, src, src), // testq
a61af66fc99e Initial load
duke
parents:
diff changeset
10303 setNZ_reg(dst),
a61af66fc99e Initial load
duke
parents:
diff changeset
10304 REX_reg_breg(dst, dst), // movzbl
a61af66fc99e Initial load
duke
parents:
diff changeset
10305 Opcode(0x0F), Opcode(0xB6), reg_reg(dst, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
10306 ins_pipe(pipe_slow); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
10307 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10308
a61af66fc99e Initial load
duke
parents:
diff changeset
10309 instruct cmpLTMask(rRegI dst, rRegI p, rRegI q, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
10310 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10311 match(Set dst (CmpLTMask p q));
a61af66fc99e Initial load
duke
parents:
diff changeset
10312 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
10313
a61af66fc99e Initial load
duke
parents:
diff changeset
10314 ins_cost(400); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
10315 format %{ "cmpl $p, $q\t# cmpLTMask\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10316 "setlt $dst\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10317 "movzbl $dst, $dst\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10318 "negl $dst" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10319 ins_encode(REX_reg_reg(p, q), opc_reg_reg(0x3B, p, q), // cmpl
a61af66fc99e Initial load
duke
parents:
diff changeset
10320 setLT_reg(dst),
a61af66fc99e Initial load
duke
parents:
diff changeset
10321 REX_reg_breg(dst, dst), // movzbl
a61af66fc99e Initial load
duke
parents:
diff changeset
10322 Opcode(0x0F), Opcode(0xB6), reg_reg(dst, dst),
a61af66fc99e Initial load
duke
parents:
diff changeset
10323 neg_reg(dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
10324 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
10325 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10326
a61af66fc99e Initial load
duke
parents:
diff changeset
10327 instruct cmpLTMask0(rRegI dst, immI0 zero, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
10328 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10329 match(Set dst (CmpLTMask dst zero));
a61af66fc99e Initial load
duke
parents:
diff changeset
10330 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
10331
a61af66fc99e Initial load
duke
parents:
diff changeset
10332 ins_cost(100); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
10333 format %{ "sarl $dst, #31\t# cmpLTMask0" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10334 opcode(0xC1, 0x7); /* C1 /7 ib */
a61af66fc99e Initial load
duke
parents:
diff changeset
10335 ins_encode(reg_opc_imm(dst, 0x1F));
a61af66fc99e Initial load
duke
parents:
diff changeset
10336 ins_pipe(ialu_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
10337 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10338
a61af66fc99e Initial load
duke
parents:
diff changeset
10339
a61af66fc99e Initial load
duke
parents:
diff changeset
10340 instruct cadd_cmpLTMask(rRegI p, rRegI q, rRegI y,
a61af66fc99e Initial load
duke
parents:
diff changeset
10341 rRegI tmp,
a61af66fc99e Initial load
duke
parents:
diff changeset
10342 rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
10343 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10344 match(Set p (AddI (AndI (CmpLTMask p q) y) (SubI p q)));
a61af66fc99e Initial load
duke
parents:
diff changeset
10345 effect(TEMP tmp, KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
10346
a61af66fc99e Initial load
duke
parents:
diff changeset
10347 ins_cost(400); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
10348 format %{ "subl $p, $q\t# cadd_cmpLTMask1\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10349 "sbbl $tmp, $tmp\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10350 "andl $tmp, $y\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10351 "addl $p, $tmp" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10352 ins_encode(enc_cmpLTP(p, q, y, tmp));
a61af66fc99e Initial load
duke
parents:
diff changeset
10353 ins_pipe(pipe_cmplt);
a61af66fc99e Initial load
duke
parents:
diff changeset
10354 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10355
a61af66fc99e Initial load
duke
parents:
diff changeset
10356 /* If I enable this, I encourage spilling in the inner loop of compress.
a61af66fc99e Initial load
duke
parents:
diff changeset
10357 instruct cadd_cmpLTMask_mem( rRegI p, rRegI q, memory y, rRegI tmp, rFlagsReg cr )
a61af66fc99e Initial load
duke
parents:
diff changeset
10358 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10359 match(Set p (AddI (AndI (CmpLTMask p q) (LoadI y)) (SubI p q)));
a61af66fc99e Initial load
duke
parents:
diff changeset
10360 effect( TEMP tmp, KILL cr );
a61af66fc99e Initial load
duke
parents:
diff changeset
10361 ins_cost(400);
a61af66fc99e Initial load
duke
parents:
diff changeset
10362
a61af66fc99e Initial load
duke
parents:
diff changeset
10363 format %{ "SUB $p,$q\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10364 "SBB RCX,RCX\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10365 "AND RCX,$y\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10366 "ADD $p,RCX" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10367 ins_encode( enc_cmpLTP_mem(p,q,y,tmp) );
a61af66fc99e Initial load
duke
parents:
diff changeset
10368 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10369 */
a61af66fc99e Initial load
duke
parents:
diff changeset
10370
a61af66fc99e Initial load
duke
parents:
diff changeset
10371 //---------- FP Instructions------------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
10372
a61af66fc99e Initial load
duke
parents:
diff changeset
10373 instruct cmpF_cc_reg(rFlagsRegU cr, regF src1, regF src2)
a61af66fc99e Initial load
duke
parents:
diff changeset
10374 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10375 match(Set cr (CmpF src1 src2));
a61af66fc99e Initial load
duke
parents:
diff changeset
10376
a61af66fc99e Initial load
duke
parents:
diff changeset
10377 ins_cost(145);
a61af66fc99e Initial load
duke
parents:
diff changeset
10378 format %{ "ucomiss $src1, $src2\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10379 "jnp,s exit\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10380 "pushfq\t# saw NaN, set CF\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10381 "andq [rsp], #0xffffff2b\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10382 "popfq\n"
a61af66fc99e Initial load
duke
parents:
diff changeset
10383 "exit: nop\t# avoid branch to branch" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10384 opcode(0x0F, 0x2E);
a61af66fc99e Initial load
duke
parents:
diff changeset
10385 ins_encode(REX_reg_reg(src1, src2), OpcP, OpcS, reg_reg(src1, src2),
a61af66fc99e Initial load
duke
parents:
diff changeset
10386 cmpfp_fixup);
a61af66fc99e Initial load
duke
parents:
diff changeset
10387 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
10388 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10389
415
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10390 instruct cmpF_cc_reg_CF(rFlagsRegUCF cr, regF src1, regF src2) %{
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10391 match(Set cr (CmpF src1 src2));
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10392
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10393 ins_cost(145);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10394 format %{ "ucomiss $src1, $src2" %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10395 ins_encode %{
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10396 __ ucomiss($src1$$XMMRegister, $src2$$XMMRegister);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10397 %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10398 ins_pipe(pipe_slow);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10399 %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10400
0
a61af66fc99e Initial load
duke
parents:
diff changeset
10401 instruct cmpF_cc_mem(rFlagsRegU cr, regF src1, memory src2)
a61af66fc99e Initial load
duke
parents:
diff changeset
10402 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10403 match(Set cr (CmpF src1 (LoadF src2)));
a61af66fc99e Initial load
duke
parents:
diff changeset
10404
a61af66fc99e Initial load
duke
parents:
diff changeset
10405 ins_cost(145);
a61af66fc99e Initial load
duke
parents:
diff changeset
10406 format %{ "ucomiss $src1, $src2\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10407 "jnp,s exit\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10408 "pushfq\t# saw NaN, set CF\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10409 "andq [rsp], #0xffffff2b\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10410 "popfq\n"
a61af66fc99e Initial load
duke
parents:
diff changeset
10411 "exit: nop\t# avoid branch to branch" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10412 opcode(0x0F, 0x2E);
a61af66fc99e Initial load
duke
parents:
diff changeset
10413 ins_encode(REX_reg_mem(src1, src2), OpcP, OpcS, reg_mem(src1, src2),
a61af66fc99e Initial load
duke
parents:
diff changeset
10414 cmpfp_fixup);
a61af66fc99e Initial load
duke
parents:
diff changeset
10415 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
10416 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10417
415
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10418 instruct cmpF_cc_memCF(rFlagsRegUCF cr, regF src1, memory src2) %{
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10419 match(Set cr (CmpF src1 (LoadF src2)));
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10420
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10421 ins_cost(100);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10422 format %{ "ucomiss $src1, $src2" %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10423 opcode(0x0F, 0x2E);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10424 ins_encode(REX_reg_mem(src1, src2), OpcP, OpcS, reg_mem(src1, src2));
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10425 ins_pipe(pipe_slow);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10426 %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10427
0
a61af66fc99e Initial load
duke
parents:
diff changeset
10428 instruct cmpF_cc_imm(rFlagsRegU cr, regF src1, immF src2)
a61af66fc99e Initial load
duke
parents:
diff changeset
10429 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10430 match(Set cr (CmpF src1 src2));
a61af66fc99e Initial load
duke
parents:
diff changeset
10431
a61af66fc99e Initial load
duke
parents:
diff changeset
10432 ins_cost(145);
a61af66fc99e Initial load
duke
parents:
diff changeset
10433 format %{ "ucomiss $src1, $src2\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10434 "jnp,s exit\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10435 "pushfq\t# saw NaN, set CF\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10436 "andq [rsp], #0xffffff2b\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10437 "popfq\n"
a61af66fc99e Initial load
duke
parents:
diff changeset
10438 "exit: nop\t# avoid branch to branch" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10439 opcode(0x0F, 0x2E);
a61af66fc99e Initial load
duke
parents:
diff changeset
10440 ins_encode(REX_reg_mem(src1, src2), OpcP, OpcS, load_immF(src1, src2),
a61af66fc99e Initial load
duke
parents:
diff changeset
10441 cmpfp_fixup);
a61af66fc99e Initial load
duke
parents:
diff changeset
10442 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
10443 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10444
415
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10445 instruct cmpF_cc_immCF(rFlagsRegUCF cr, regF src1, immF src2) %{
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10446 match(Set cr (CmpF src1 src2));
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10447
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10448 ins_cost(100);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10449 format %{ "ucomiss $src1, $src2" %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10450 opcode(0x0F, 0x2E);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10451 ins_encode(REX_reg_mem(src1, src2), OpcP, OpcS, load_immF(src1, src2));
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10452 ins_pipe(pipe_slow);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10453 %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10454
0
a61af66fc99e Initial load
duke
parents:
diff changeset
10455 instruct cmpD_cc_reg(rFlagsRegU cr, regD src1, regD src2)
a61af66fc99e Initial load
duke
parents:
diff changeset
10456 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10457 match(Set cr (CmpD src1 src2));
a61af66fc99e Initial load
duke
parents:
diff changeset
10458
a61af66fc99e Initial load
duke
parents:
diff changeset
10459 ins_cost(145);
a61af66fc99e Initial load
duke
parents:
diff changeset
10460 format %{ "ucomisd $src1, $src2\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10461 "jnp,s exit\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10462 "pushfq\t# saw NaN, set CF\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10463 "andq [rsp], #0xffffff2b\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10464 "popfq\n"
a61af66fc99e Initial load
duke
parents:
diff changeset
10465 "exit: nop\t# avoid branch to branch" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10466 opcode(0x66, 0x0F, 0x2E);
a61af66fc99e Initial load
duke
parents:
diff changeset
10467 ins_encode(OpcP, REX_reg_reg(src1, src2), OpcS, OpcT, reg_reg(src1, src2),
a61af66fc99e Initial load
duke
parents:
diff changeset
10468 cmpfp_fixup);
a61af66fc99e Initial load
duke
parents:
diff changeset
10469 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
10470 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10471
415
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10472 instruct cmpD_cc_reg_CF(rFlagsRegUCF cr, regD src1, regD src2) %{
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10473 match(Set cr (CmpD src1 src2));
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10474
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10475 ins_cost(100);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10476 format %{ "ucomisd $src1, $src2 test" %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10477 ins_encode %{
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10478 __ ucomisd($src1$$XMMRegister, $src2$$XMMRegister);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10479 %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10480 ins_pipe(pipe_slow);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10481 %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10482
0
a61af66fc99e Initial load
duke
parents:
diff changeset
10483 instruct cmpD_cc_mem(rFlagsRegU cr, regD src1, memory src2)
a61af66fc99e Initial load
duke
parents:
diff changeset
10484 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10485 match(Set cr (CmpD src1 (LoadD src2)));
a61af66fc99e Initial load
duke
parents:
diff changeset
10486
a61af66fc99e Initial load
duke
parents:
diff changeset
10487 ins_cost(145);
a61af66fc99e Initial load
duke
parents:
diff changeset
10488 format %{ "ucomisd $src1, $src2\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10489 "jnp,s exit\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10490 "pushfq\t# saw NaN, set CF\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10491 "andq [rsp], #0xffffff2b\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10492 "popfq\n"
a61af66fc99e Initial load
duke
parents:
diff changeset
10493 "exit: nop\t# avoid branch to branch" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10494 opcode(0x66, 0x0F, 0x2E);
a61af66fc99e Initial load
duke
parents:
diff changeset
10495 ins_encode(OpcP, REX_reg_mem(src1, src2), OpcS, OpcT, reg_mem(src1, src2),
a61af66fc99e Initial load
duke
parents:
diff changeset
10496 cmpfp_fixup);
a61af66fc99e Initial load
duke
parents:
diff changeset
10497 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
10498 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10499
415
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10500 instruct cmpD_cc_memCF(rFlagsRegUCF cr, regD src1, memory src2) %{
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10501 match(Set cr (CmpD src1 (LoadD src2)));
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10502
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10503 ins_cost(100);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10504 format %{ "ucomisd $src1, $src2" %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10505 opcode(0x66, 0x0F, 0x2E);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10506 ins_encode(OpcP, REX_reg_mem(src1, src2), OpcS, OpcT, reg_mem(src1, src2));
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10507 ins_pipe(pipe_slow);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10508 %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10509
0
a61af66fc99e Initial load
duke
parents:
diff changeset
10510 instruct cmpD_cc_imm(rFlagsRegU cr, regD src1, immD src2)
a61af66fc99e Initial load
duke
parents:
diff changeset
10511 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10512 match(Set cr (CmpD src1 src2));
a61af66fc99e Initial load
duke
parents:
diff changeset
10513
a61af66fc99e Initial load
duke
parents:
diff changeset
10514 ins_cost(145);
a61af66fc99e Initial load
duke
parents:
diff changeset
10515 format %{ "ucomisd $src1, [$src2]\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10516 "jnp,s exit\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10517 "pushfq\t# saw NaN, set CF\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10518 "andq [rsp], #0xffffff2b\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10519 "popfq\n"
a61af66fc99e Initial load
duke
parents:
diff changeset
10520 "exit: nop\t# avoid branch to branch" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10521 opcode(0x66, 0x0F, 0x2E);
a61af66fc99e Initial load
duke
parents:
diff changeset
10522 ins_encode(OpcP, REX_reg_mem(src1, src2), OpcS, OpcT, load_immD(src1, src2),
a61af66fc99e Initial load
duke
parents:
diff changeset
10523 cmpfp_fixup);
a61af66fc99e Initial load
duke
parents:
diff changeset
10524 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
10525 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10526
415
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10527 instruct cmpD_cc_immCF(rFlagsRegUCF cr, regD src1, immD src2) %{
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10528 match(Set cr (CmpD src1 src2));
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10529
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10530 ins_cost(100);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10531 format %{ "ucomisd $src1, [$src2]" %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10532 opcode(0x66, 0x0F, 0x2E);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10533 ins_encode(OpcP, REX_reg_mem(src1, src2), OpcS, OpcT, load_immD(src1, src2));
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10534 ins_pipe(pipe_slow);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10535 %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
10536
0
a61af66fc99e Initial load
duke
parents:
diff changeset
10537 // Compare into -1,0,1
a61af66fc99e Initial load
duke
parents:
diff changeset
10538 instruct cmpF_reg(rRegI dst, regF src1, regF src2, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
10539 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10540 match(Set dst (CmpF3 src1 src2));
a61af66fc99e Initial load
duke
parents:
diff changeset
10541 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
10542
a61af66fc99e Initial load
duke
parents:
diff changeset
10543 ins_cost(275);
a61af66fc99e Initial load
duke
parents:
diff changeset
10544 format %{ "ucomiss $src1, $src2\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10545 "movl $dst, #-1\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10546 "jp,s done\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10547 "jb,s done\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10548 "setne $dst\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10549 "movzbl $dst, $dst\n"
a61af66fc99e Initial load
duke
parents:
diff changeset
10550 "done:" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10551
a61af66fc99e Initial load
duke
parents:
diff changeset
10552 opcode(0x0F, 0x2E);
a61af66fc99e Initial load
duke
parents:
diff changeset
10553 ins_encode(REX_reg_reg(src1, src2), OpcP, OpcS, reg_reg(src1, src2),
a61af66fc99e Initial load
duke
parents:
diff changeset
10554 cmpfp3(dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
10555 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
10556 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10557
a61af66fc99e Initial load
duke
parents:
diff changeset
10558 // Compare into -1,0,1
a61af66fc99e Initial load
duke
parents:
diff changeset
10559 instruct cmpF_mem(rRegI dst, regF src1, memory src2, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
10560 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10561 match(Set dst (CmpF3 src1 (LoadF src2)));
a61af66fc99e Initial load
duke
parents:
diff changeset
10562 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
10563
a61af66fc99e Initial load
duke
parents:
diff changeset
10564 ins_cost(275);
a61af66fc99e Initial load
duke
parents:
diff changeset
10565 format %{ "ucomiss $src1, $src2\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10566 "movl $dst, #-1\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10567 "jp,s done\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10568 "jb,s done\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10569 "setne $dst\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10570 "movzbl $dst, $dst\n"
a61af66fc99e Initial load
duke
parents:
diff changeset
10571 "done:" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10572
a61af66fc99e Initial load
duke
parents:
diff changeset
10573 opcode(0x0F, 0x2E);
a61af66fc99e Initial load
duke
parents:
diff changeset
10574 ins_encode(REX_reg_mem(src1, src2), OpcP, OpcS, reg_mem(src1, src2),
a61af66fc99e Initial load
duke
parents:
diff changeset
10575 cmpfp3(dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
10576 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
10577 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10578
a61af66fc99e Initial load
duke
parents:
diff changeset
10579 // Compare into -1,0,1
a61af66fc99e Initial load
duke
parents:
diff changeset
10580 instruct cmpF_imm(rRegI dst, regF src1, immF src2, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
10581 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10582 match(Set dst (CmpF3 src1 src2));
a61af66fc99e Initial load
duke
parents:
diff changeset
10583 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
10584
a61af66fc99e Initial load
duke
parents:
diff changeset
10585 ins_cost(275);
a61af66fc99e Initial load
duke
parents:
diff changeset
10586 format %{ "ucomiss $src1, [$src2]\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10587 "movl $dst, #-1\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10588 "jp,s done\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10589 "jb,s done\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10590 "setne $dst\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10591 "movzbl $dst, $dst\n"
a61af66fc99e Initial load
duke
parents:
diff changeset
10592 "done:" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10593
a61af66fc99e Initial load
duke
parents:
diff changeset
10594 opcode(0x0F, 0x2E);
a61af66fc99e Initial load
duke
parents:
diff changeset
10595 ins_encode(REX_reg_mem(src1, src2), OpcP, OpcS, load_immF(src1, src2),
a61af66fc99e Initial load
duke
parents:
diff changeset
10596 cmpfp3(dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
10597 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
10598 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10599
a61af66fc99e Initial load
duke
parents:
diff changeset
10600 // Compare into -1,0,1
a61af66fc99e Initial load
duke
parents:
diff changeset
10601 instruct cmpD_reg(rRegI dst, regD src1, regD src2, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
10602 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10603 match(Set dst (CmpD3 src1 src2));
a61af66fc99e Initial load
duke
parents:
diff changeset
10604 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
10605
a61af66fc99e Initial load
duke
parents:
diff changeset
10606 ins_cost(275);
a61af66fc99e Initial load
duke
parents:
diff changeset
10607 format %{ "ucomisd $src1, $src2\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10608 "movl $dst, #-1\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10609 "jp,s done\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10610 "jb,s done\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10611 "setne $dst\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10612 "movzbl $dst, $dst\n"
a61af66fc99e Initial load
duke
parents:
diff changeset
10613 "done:" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10614
a61af66fc99e Initial load
duke
parents:
diff changeset
10615 opcode(0x66, 0x0F, 0x2E);
a61af66fc99e Initial load
duke
parents:
diff changeset
10616 ins_encode(OpcP, REX_reg_reg(src1, src2), OpcS, OpcT, reg_reg(src1, src2),
a61af66fc99e Initial load
duke
parents:
diff changeset
10617 cmpfp3(dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
10618 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
10619 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10620
a61af66fc99e Initial load
duke
parents:
diff changeset
10621 // Compare into -1,0,1
a61af66fc99e Initial load
duke
parents:
diff changeset
10622 instruct cmpD_mem(rRegI dst, regD src1, memory src2, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
10623 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10624 match(Set dst (CmpD3 src1 (LoadD src2)));
a61af66fc99e Initial load
duke
parents:
diff changeset
10625 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
10626
a61af66fc99e Initial load
duke
parents:
diff changeset
10627 ins_cost(275);
a61af66fc99e Initial load
duke
parents:
diff changeset
10628 format %{ "ucomisd $src1, $src2\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10629 "movl $dst, #-1\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10630 "jp,s done\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10631 "jb,s done\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10632 "setne $dst\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10633 "movzbl $dst, $dst\n"
a61af66fc99e Initial load
duke
parents:
diff changeset
10634 "done:" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10635
a61af66fc99e Initial load
duke
parents:
diff changeset
10636 opcode(0x66, 0x0F, 0x2E);
a61af66fc99e Initial load
duke
parents:
diff changeset
10637 ins_encode(OpcP, REX_reg_mem(src1, src2), OpcS, OpcT, reg_mem(src1, src2),
a61af66fc99e Initial load
duke
parents:
diff changeset
10638 cmpfp3(dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
10639 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
10640 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10641
a61af66fc99e Initial load
duke
parents:
diff changeset
10642 // Compare into -1,0,1
a61af66fc99e Initial load
duke
parents:
diff changeset
10643 instruct cmpD_imm(rRegI dst, regD src1, immD src2, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
10644 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10645 match(Set dst (CmpD3 src1 src2));
a61af66fc99e Initial load
duke
parents:
diff changeset
10646 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
10647
a61af66fc99e Initial load
duke
parents:
diff changeset
10648 ins_cost(275);
a61af66fc99e Initial load
duke
parents:
diff changeset
10649 format %{ "ucomisd $src1, [$src2]\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10650 "movl $dst, #-1\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10651 "jp,s done\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10652 "jb,s done\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10653 "setne $dst\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
10654 "movzbl $dst, $dst\n"
a61af66fc99e Initial load
duke
parents:
diff changeset
10655 "done:" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10656
a61af66fc99e Initial load
duke
parents:
diff changeset
10657 opcode(0x66, 0x0F, 0x2E);
a61af66fc99e Initial load
duke
parents:
diff changeset
10658 ins_encode(OpcP, REX_reg_mem(src1, src2), OpcS, OpcT, load_immD(src1, src2),
a61af66fc99e Initial load
duke
parents:
diff changeset
10659 cmpfp3(dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
10660 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
10661 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10662
a61af66fc99e Initial load
duke
parents:
diff changeset
10663 instruct addF_reg(regF dst, regF src)
a61af66fc99e Initial load
duke
parents:
diff changeset
10664 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10665 match(Set dst (AddF dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10666
a61af66fc99e Initial load
duke
parents:
diff changeset
10667 format %{ "addss $dst, $src" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10668 ins_cost(150); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
10669 opcode(0xF3, 0x0F, 0x58);
a61af66fc99e Initial load
duke
parents:
diff changeset
10670 ins_encode(OpcP, REX_reg_reg(dst, src), OpcS, OpcT, reg_reg(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10671 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
10672 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10673
a61af66fc99e Initial load
duke
parents:
diff changeset
10674 instruct addF_mem(regF dst, memory src)
a61af66fc99e Initial load
duke
parents:
diff changeset
10675 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10676 match(Set dst (AddF dst (LoadF src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
10677
a61af66fc99e Initial load
duke
parents:
diff changeset
10678 format %{ "addss $dst, $src" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10679 ins_cost(150); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
10680 opcode(0xF3, 0x0F, 0x58);
a61af66fc99e Initial load
duke
parents:
diff changeset
10681 ins_encode(OpcP, REX_reg_mem(dst, src), OpcS, OpcT, reg_mem(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10682 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
10683 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10684
a61af66fc99e Initial load
duke
parents:
diff changeset
10685 instruct addF_imm(regF dst, immF src)
a61af66fc99e Initial load
duke
parents:
diff changeset
10686 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10687 match(Set dst (AddF dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10688
a61af66fc99e Initial load
duke
parents:
diff changeset
10689 format %{ "addss $dst, [$src]" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10690 ins_cost(150); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
10691 opcode(0xF3, 0x0F, 0x58);
a61af66fc99e Initial load
duke
parents:
diff changeset
10692 ins_encode(OpcP, REX_reg_mem(dst, src), OpcS, OpcT, load_immF(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10693 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
10694 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10695
a61af66fc99e Initial load
duke
parents:
diff changeset
10696 instruct addD_reg(regD dst, regD src)
a61af66fc99e Initial load
duke
parents:
diff changeset
10697 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10698 match(Set dst (AddD dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10699
a61af66fc99e Initial load
duke
parents:
diff changeset
10700 format %{ "addsd $dst, $src" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10701 ins_cost(150); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
10702 opcode(0xF2, 0x0F, 0x58);
a61af66fc99e Initial load
duke
parents:
diff changeset
10703 ins_encode(OpcP, REX_reg_reg(dst, src), OpcS, OpcT, reg_reg(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10704 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
10705 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10706
a61af66fc99e Initial load
duke
parents:
diff changeset
10707 instruct addD_mem(regD dst, memory src)
a61af66fc99e Initial load
duke
parents:
diff changeset
10708 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10709 match(Set dst (AddD dst (LoadD src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
10710
a61af66fc99e Initial load
duke
parents:
diff changeset
10711 format %{ "addsd $dst, $src" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10712 ins_cost(150); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
10713 opcode(0xF2, 0x0F, 0x58);
a61af66fc99e Initial load
duke
parents:
diff changeset
10714 ins_encode(OpcP, REX_reg_mem(dst, src), OpcS, OpcT, reg_mem(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10715 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
10716 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10717
a61af66fc99e Initial load
duke
parents:
diff changeset
10718 instruct addD_imm(regD dst, immD src)
a61af66fc99e Initial load
duke
parents:
diff changeset
10719 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10720 match(Set dst (AddD dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10721
a61af66fc99e Initial load
duke
parents:
diff changeset
10722 format %{ "addsd $dst, [$src]" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10723 ins_cost(150); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
10724 opcode(0xF2, 0x0F, 0x58);
a61af66fc99e Initial load
duke
parents:
diff changeset
10725 ins_encode(OpcP, REX_reg_mem(dst, src), OpcS, OpcT, load_immD(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10726 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
10727 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10728
a61af66fc99e Initial load
duke
parents:
diff changeset
10729 instruct subF_reg(regF dst, regF src)
a61af66fc99e Initial load
duke
parents:
diff changeset
10730 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10731 match(Set dst (SubF dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10732
a61af66fc99e Initial load
duke
parents:
diff changeset
10733 format %{ "subss $dst, $src" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10734 ins_cost(150); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
10735 opcode(0xF3, 0x0F, 0x5C);
a61af66fc99e Initial load
duke
parents:
diff changeset
10736 ins_encode(OpcP, REX_reg_reg(dst, src), OpcS, OpcT, reg_reg(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10737 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
10738 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10739
a61af66fc99e Initial load
duke
parents:
diff changeset
10740 instruct subF_mem(regF dst, memory src)
a61af66fc99e Initial load
duke
parents:
diff changeset
10741 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10742 match(Set dst (SubF dst (LoadF src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
10743
a61af66fc99e Initial load
duke
parents:
diff changeset
10744 format %{ "subss $dst, $src" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10745 ins_cost(150); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
10746 opcode(0xF3, 0x0F, 0x5C);
a61af66fc99e Initial load
duke
parents:
diff changeset
10747 ins_encode(OpcP, REX_reg_mem(dst, src), OpcS, OpcT, reg_mem(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10748 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
10749 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10750
a61af66fc99e Initial load
duke
parents:
diff changeset
10751 instruct subF_imm(regF dst, immF src)
a61af66fc99e Initial load
duke
parents:
diff changeset
10752 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10753 match(Set dst (SubF dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10754
a61af66fc99e Initial load
duke
parents:
diff changeset
10755 format %{ "subss $dst, [$src]" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10756 ins_cost(150); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
10757 opcode(0xF3, 0x0F, 0x5C);
a61af66fc99e Initial load
duke
parents:
diff changeset
10758 ins_encode(OpcP, REX_reg_mem(dst, src), OpcS, OpcT, load_immF(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10759 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
10760 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10761
a61af66fc99e Initial load
duke
parents:
diff changeset
10762 instruct subD_reg(regD dst, regD src)
a61af66fc99e Initial load
duke
parents:
diff changeset
10763 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10764 match(Set dst (SubD dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10765
a61af66fc99e Initial load
duke
parents:
diff changeset
10766 format %{ "subsd $dst, $src" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10767 ins_cost(150); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
10768 opcode(0xF2, 0x0F, 0x5C);
a61af66fc99e Initial load
duke
parents:
diff changeset
10769 ins_encode(OpcP, REX_reg_reg(dst, src), OpcS, OpcT, reg_reg(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10770 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
10771 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10772
a61af66fc99e Initial load
duke
parents:
diff changeset
10773 instruct subD_mem(regD dst, memory src)
a61af66fc99e Initial load
duke
parents:
diff changeset
10774 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10775 match(Set dst (SubD dst (LoadD src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
10776
a61af66fc99e Initial load
duke
parents:
diff changeset
10777 format %{ "subsd $dst, $src" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10778 ins_cost(150); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
10779 opcode(0xF2, 0x0F, 0x5C);
a61af66fc99e Initial load
duke
parents:
diff changeset
10780 ins_encode(OpcP, REX_reg_mem(dst, src), OpcS, OpcT, reg_mem(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10781 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
10782 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10783
a61af66fc99e Initial load
duke
parents:
diff changeset
10784 instruct subD_imm(regD dst, immD src)
a61af66fc99e Initial load
duke
parents:
diff changeset
10785 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10786 match(Set dst (SubD dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10787
a61af66fc99e Initial load
duke
parents:
diff changeset
10788 format %{ "subsd $dst, [$src]" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10789 ins_cost(150); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
10790 opcode(0xF2, 0x0F, 0x5C);
a61af66fc99e Initial load
duke
parents:
diff changeset
10791 ins_encode(OpcP, REX_reg_mem(dst, src), OpcS, OpcT, load_immD(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10792 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
10793 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10794
a61af66fc99e Initial load
duke
parents:
diff changeset
10795 instruct mulF_reg(regF dst, regF src)
a61af66fc99e Initial load
duke
parents:
diff changeset
10796 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10797 match(Set dst (MulF dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10798
a61af66fc99e Initial load
duke
parents:
diff changeset
10799 format %{ "mulss $dst, $src" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10800 ins_cost(150); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
10801 opcode(0xF3, 0x0F, 0x59);
a61af66fc99e Initial load
duke
parents:
diff changeset
10802 ins_encode(OpcP, REX_reg_reg(dst, src), OpcS, OpcT, reg_reg(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10803 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
10804 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10805
a61af66fc99e Initial load
duke
parents:
diff changeset
10806 instruct mulF_mem(regF dst, memory src)
a61af66fc99e Initial load
duke
parents:
diff changeset
10807 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10808 match(Set dst (MulF dst (LoadF src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
10809
a61af66fc99e Initial load
duke
parents:
diff changeset
10810 format %{ "mulss $dst, $src" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10811 ins_cost(150); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
10812 opcode(0xF3, 0x0F, 0x59);
a61af66fc99e Initial load
duke
parents:
diff changeset
10813 ins_encode(OpcP, REX_reg_mem(dst, src), OpcS, OpcT, reg_mem(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10814 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
10815 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10816
a61af66fc99e Initial load
duke
parents:
diff changeset
10817 instruct mulF_imm(regF dst, immF src)
a61af66fc99e Initial load
duke
parents:
diff changeset
10818 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10819 match(Set dst (MulF dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10820
a61af66fc99e Initial load
duke
parents:
diff changeset
10821 format %{ "mulss $dst, [$src]" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10822 ins_cost(150); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
10823 opcode(0xF3, 0x0F, 0x59);
a61af66fc99e Initial load
duke
parents:
diff changeset
10824 ins_encode(OpcP, REX_reg_mem(dst, src), OpcS, OpcT, load_immF(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10825 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
10826 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10827
a61af66fc99e Initial load
duke
parents:
diff changeset
10828 instruct mulD_reg(regD dst, regD src)
a61af66fc99e Initial load
duke
parents:
diff changeset
10829 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10830 match(Set dst (MulD dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10831
a61af66fc99e Initial load
duke
parents:
diff changeset
10832 format %{ "mulsd $dst, $src" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10833 ins_cost(150); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
10834 opcode(0xF2, 0x0F, 0x59);
a61af66fc99e Initial load
duke
parents:
diff changeset
10835 ins_encode(OpcP, REX_reg_reg(dst, src), OpcS, OpcT, reg_reg(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10836 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
10837 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10838
a61af66fc99e Initial load
duke
parents:
diff changeset
10839 instruct mulD_mem(regD dst, memory src)
a61af66fc99e Initial load
duke
parents:
diff changeset
10840 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10841 match(Set dst (MulD dst (LoadD src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
10842
a61af66fc99e Initial load
duke
parents:
diff changeset
10843 format %{ "mulsd $dst, $src" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10844 ins_cost(150); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
10845 opcode(0xF2, 0x0F, 0x59);
a61af66fc99e Initial load
duke
parents:
diff changeset
10846 ins_encode(OpcP, REX_reg_mem(dst, src), OpcS, OpcT, reg_mem(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10847 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
10848 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10849
a61af66fc99e Initial load
duke
parents:
diff changeset
10850 instruct mulD_imm(regD dst, immD src)
a61af66fc99e Initial load
duke
parents:
diff changeset
10851 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10852 match(Set dst (MulD dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10853
a61af66fc99e Initial load
duke
parents:
diff changeset
10854 format %{ "mulsd $dst, [$src]" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10855 ins_cost(150); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
10856 opcode(0xF2, 0x0F, 0x59);
a61af66fc99e Initial load
duke
parents:
diff changeset
10857 ins_encode(OpcP, REX_reg_mem(dst, src), OpcS, OpcT, load_immD(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10858 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
10859 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10860
a61af66fc99e Initial load
duke
parents:
diff changeset
10861 instruct divF_reg(regF dst, regF src)
a61af66fc99e Initial load
duke
parents:
diff changeset
10862 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10863 match(Set dst (DivF dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10864
a61af66fc99e Initial load
duke
parents:
diff changeset
10865 format %{ "divss $dst, $src" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10866 ins_cost(150); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
10867 opcode(0xF3, 0x0F, 0x5E);
a61af66fc99e Initial load
duke
parents:
diff changeset
10868 ins_encode(OpcP, REX_reg_reg(dst, src), OpcS, OpcT, reg_reg(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10869 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
10870 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10871
a61af66fc99e Initial load
duke
parents:
diff changeset
10872 instruct divF_mem(regF dst, memory src)
a61af66fc99e Initial load
duke
parents:
diff changeset
10873 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10874 match(Set dst (DivF dst (LoadF src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
10875
a61af66fc99e Initial load
duke
parents:
diff changeset
10876 format %{ "divss $dst, $src" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10877 ins_cost(150); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
10878 opcode(0xF3, 0x0F, 0x5E);
a61af66fc99e Initial load
duke
parents:
diff changeset
10879 ins_encode(OpcP, REX_reg_mem(dst, src), OpcS, OpcT, reg_mem(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10880 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
10881 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10882
a61af66fc99e Initial load
duke
parents:
diff changeset
10883 instruct divF_imm(regF dst, immF src)
a61af66fc99e Initial load
duke
parents:
diff changeset
10884 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10885 match(Set dst (DivF dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10886
a61af66fc99e Initial load
duke
parents:
diff changeset
10887 format %{ "divss $dst, [$src]" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10888 ins_cost(150); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
10889 opcode(0xF3, 0x0F, 0x5E);
a61af66fc99e Initial load
duke
parents:
diff changeset
10890 ins_encode(OpcP, REX_reg_mem(dst, src), OpcS, OpcT, load_immF(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10891 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
10892 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10893
a61af66fc99e Initial load
duke
parents:
diff changeset
10894 instruct divD_reg(regD dst, regD src)
a61af66fc99e Initial load
duke
parents:
diff changeset
10895 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10896 match(Set dst (DivD dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10897
a61af66fc99e Initial load
duke
parents:
diff changeset
10898 format %{ "divsd $dst, $src" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10899 ins_cost(150); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
10900 opcode(0xF2, 0x0F, 0x5E);
a61af66fc99e Initial load
duke
parents:
diff changeset
10901 ins_encode(OpcP, REX_reg_reg(dst, src), OpcS, OpcT, reg_reg(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10902 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
10903 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10904
a61af66fc99e Initial load
duke
parents:
diff changeset
10905 instruct divD_mem(regD dst, memory src)
a61af66fc99e Initial load
duke
parents:
diff changeset
10906 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10907 match(Set dst (DivD dst (LoadD src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
10908
a61af66fc99e Initial load
duke
parents:
diff changeset
10909 format %{ "divsd $dst, $src" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10910 ins_cost(150); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
10911 opcode(0xF2, 0x0F, 0x5E);
a61af66fc99e Initial load
duke
parents:
diff changeset
10912 ins_encode(OpcP, REX_reg_mem(dst, src), OpcS, OpcT, reg_mem(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10913 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
10914 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10915
a61af66fc99e Initial load
duke
parents:
diff changeset
10916 instruct divD_imm(regD dst, immD src)
a61af66fc99e Initial load
duke
parents:
diff changeset
10917 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10918 match(Set dst (DivD dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10919
a61af66fc99e Initial load
duke
parents:
diff changeset
10920 format %{ "divsd $dst, [$src]" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10921 ins_cost(150); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
10922 opcode(0xF2, 0x0F, 0x5E);
a61af66fc99e Initial load
duke
parents:
diff changeset
10923 ins_encode(OpcP, REX_reg_mem(dst, src), OpcS, OpcT, load_immD(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10924 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
10925 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10926
a61af66fc99e Initial load
duke
parents:
diff changeset
10927 instruct sqrtF_reg(regF dst, regF src)
a61af66fc99e Initial load
duke
parents:
diff changeset
10928 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10929 match(Set dst (ConvD2F (SqrtD (ConvF2D src))));
a61af66fc99e Initial load
duke
parents:
diff changeset
10930
a61af66fc99e Initial load
duke
parents:
diff changeset
10931 format %{ "sqrtss $dst, $src" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10932 ins_cost(150); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
10933 opcode(0xF3, 0x0F, 0x51);
a61af66fc99e Initial load
duke
parents:
diff changeset
10934 ins_encode(OpcP, REX_reg_reg(dst, src), OpcS, OpcT, reg_reg(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10935 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
10936 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10937
a61af66fc99e Initial load
duke
parents:
diff changeset
10938 instruct sqrtF_mem(regF dst, memory src)
a61af66fc99e Initial load
duke
parents:
diff changeset
10939 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10940 match(Set dst (ConvD2F (SqrtD (ConvF2D (LoadF src)))));
a61af66fc99e Initial load
duke
parents:
diff changeset
10941
a61af66fc99e Initial load
duke
parents:
diff changeset
10942 format %{ "sqrtss $dst, $src" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10943 ins_cost(150); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
10944 opcode(0xF3, 0x0F, 0x51);
a61af66fc99e Initial load
duke
parents:
diff changeset
10945 ins_encode(OpcP, REX_reg_mem(dst, src), OpcS, OpcT, reg_mem(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10946 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
10947 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10948
a61af66fc99e Initial load
duke
parents:
diff changeset
10949 instruct sqrtF_imm(regF dst, immF src)
a61af66fc99e Initial load
duke
parents:
diff changeset
10950 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10951 match(Set dst (ConvD2F (SqrtD (ConvF2D src))));
a61af66fc99e Initial load
duke
parents:
diff changeset
10952
a61af66fc99e Initial load
duke
parents:
diff changeset
10953 format %{ "sqrtss $dst, [$src]" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10954 ins_cost(150); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
10955 opcode(0xF3, 0x0F, 0x51);
a61af66fc99e Initial load
duke
parents:
diff changeset
10956 ins_encode(OpcP, REX_reg_mem(dst, src), OpcS, OpcT, load_immF(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10957 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
10958 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10959
a61af66fc99e Initial load
duke
parents:
diff changeset
10960 instruct sqrtD_reg(regD dst, regD src)
a61af66fc99e Initial load
duke
parents:
diff changeset
10961 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10962 match(Set dst (SqrtD src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10963
a61af66fc99e Initial load
duke
parents:
diff changeset
10964 format %{ "sqrtsd $dst, $src" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10965 ins_cost(150); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
10966 opcode(0xF2, 0x0F, 0x51);
a61af66fc99e Initial load
duke
parents:
diff changeset
10967 ins_encode(OpcP, REX_reg_reg(dst, src), OpcS, OpcT, reg_reg(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10968 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
10969 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10970
a61af66fc99e Initial load
duke
parents:
diff changeset
10971 instruct sqrtD_mem(regD dst, memory src)
a61af66fc99e Initial load
duke
parents:
diff changeset
10972 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10973 match(Set dst (SqrtD (LoadD src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
10974
a61af66fc99e Initial load
duke
parents:
diff changeset
10975 format %{ "sqrtsd $dst, $src" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10976 ins_cost(150); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
10977 opcode(0xF2, 0x0F, 0x51);
a61af66fc99e Initial load
duke
parents:
diff changeset
10978 ins_encode(OpcP, REX_reg_mem(dst, src), OpcS, OpcT, reg_mem(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10979 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
10980 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10981
a61af66fc99e Initial load
duke
parents:
diff changeset
10982 instruct sqrtD_imm(regD dst, immD src)
a61af66fc99e Initial load
duke
parents:
diff changeset
10983 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10984 match(Set dst (SqrtD src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10985
a61af66fc99e Initial load
duke
parents:
diff changeset
10986 format %{ "sqrtsd $dst, [$src]" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10987 ins_cost(150); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
10988 opcode(0xF2, 0x0F, 0x51);
a61af66fc99e Initial load
duke
parents:
diff changeset
10989 ins_encode(OpcP, REX_reg_mem(dst, src), OpcS, OpcT, load_immD(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
10990 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
10991 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10992
a61af66fc99e Initial load
duke
parents:
diff changeset
10993 instruct absF_reg(regF dst)
a61af66fc99e Initial load
duke
parents:
diff changeset
10994 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
10995 match(Set dst (AbsF dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
10996
a61af66fc99e Initial load
duke
parents:
diff changeset
10997 format %{ "andps $dst, [0x7fffffff]\t# abs float by sign masking" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
10998 ins_encode(absF_encoding(dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
10999 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
11000 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11001
a61af66fc99e Initial load
duke
parents:
diff changeset
11002 instruct absD_reg(regD dst)
a61af66fc99e Initial load
duke
parents:
diff changeset
11003 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11004 match(Set dst (AbsD dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
11005
a61af66fc99e Initial load
duke
parents:
diff changeset
11006 format %{ "andpd $dst, [0x7fffffffffffffff]\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
11007 "# abs double by sign masking" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11008 ins_encode(absD_encoding(dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
11009 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
11010 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11011
a61af66fc99e Initial load
duke
parents:
diff changeset
11012 instruct negF_reg(regF dst)
a61af66fc99e Initial load
duke
parents:
diff changeset
11013 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11014 match(Set dst (NegF dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
11015
a61af66fc99e Initial load
duke
parents:
diff changeset
11016 format %{ "xorps $dst, [0x80000000]\t# neg float by sign flipping" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11017 ins_encode(negF_encoding(dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
11018 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
11019 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11020
a61af66fc99e Initial load
duke
parents:
diff changeset
11021 instruct negD_reg(regD dst)
a61af66fc99e Initial load
duke
parents:
diff changeset
11022 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11023 match(Set dst (NegD dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
11024
a61af66fc99e Initial load
duke
parents:
diff changeset
11025 format %{ "xorpd $dst, [0x8000000000000000]\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
11026 "# neg double by sign flipping" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11027 ins_encode(negD_encoding(dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
11028 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
11029 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11030
a61af66fc99e Initial load
duke
parents:
diff changeset
11031 // -----------Trig and Trancendental Instructions------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
11032 instruct cosD_reg(regD dst) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11033 match(Set dst (CosD dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
11034
a61af66fc99e Initial load
duke
parents:
diff changeset
11035 format %{ "dcos $dst\n\t" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11036 opcode(0xD9, 0xFF);
a61af66fc99e Initial load
duke
parents:
diff changeset
11037 ins_encode( Push_SrcXD(dst), OpcP, OpcS, Push_ResultXD(dst) );
a61af66fc99e Initial load
duke
parents:
diff changeset
11038 ins_pipe( pipe_slow );
a61af66fc99e Initial load
duke
parents:
diff changeset
11039 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11040
a61af66fc99e Initial load
duke
parents:
diff changeset
11041 instruct sinD_reg(regD dst) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11042 match(Set dst (SinD dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
11043
a61af66fc99e Initial load
duke
parents:
diff changeset
11044 format %{ "dsin $dst\n\t" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11045 opcode(0xD9, 0xFE);
a61af66fc99e Initial load
duke
parents:
diff changeset
11046 ins_encode( Push_SrcXD(dst), OpcP, OpcS, Push_ResultXD(dst) );
a61af66fc99e Initial load
duke
parents:
diff changeset
11047 ins_pipe( pipe_slow );
a61af66fc99e Initial load
duke
parents:
diff changeset
11048 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11049
a61af66fc99e Initial load
duke
parents:
diff changeset
11050 instruct tanD_reg(regD dst) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11051 match(Set dst (TanD dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
11052
a61af66fc99e Initial load
duke
parents:
diff changeset
11053 format %{ "dtan $dst\n\t" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11054 ins_encode( Push_SrcXD(dst),
a61af66fc99e Initial load
duke
parents:
diff changeset
11055 Opcode(0xD9), Opcode(0xF2), //fptan
a61af66fc99e Initial load
duke
parents:
diff changeset
11056 Opcode(0xDD), Opcode(0xD8), //fstp st
a61af66fc99e Initial load
duke
parents:
diff changeset
11057 Push_ResultXD(dst) );
a61af66fc99e Initial load
duke
parents:
diff changeset
11058 ins_pipe( pipe_slow );
a61af66fc99e Initial load
duke
parents:
diff changeset
11059 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11060
a61af66fc99e Initial load
duke
parents:
diff changeset
11061 instruct log10D_reg(regD dst) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11062 // The source and result Double operands in XMM registers
a61af66fc99e Initial load
duke
parents:
diff changeset
11063 match(Set dst (Log10D dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
11064 // fldlg2 ; push log_10(2) on the FPU stack; full 80-bit number
a61af66fc99e Initial load
duke
parents:
diff changeset
11065 // fyl2x ; compute log_10(2) * log_2(x)
a61af66fc99e Initial load
duke
parents:
diff changeset
11066 format %{ "fldlg2\t\t\t#Log10\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
11067 "fyl2x\t\t\t# Q=Log10*Log_2(x)\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
11068 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11069 ins_encode(Opcode(0xD9), Opcode(0xEC), // fldlg2
a61af66fc99e Initial load
duke
parents:
diff changeset
11070 Push_SrcXD(dst),
a61af66fc99e Initial load
duke
parents:
diff changeset
11071 Opcode(0xD9), Opcode(0xF1), // fyl2x
a61af66fc99e Initial load
duke
parents:
diff changeset
11072 Push_ResultXD(dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
11073
a61af66fc99e Initial load
duke
parents:
diff changeset
11074 ins_pipe( pipe_slow );
a61af66fc99e Initial load
duke
parents:
diff changeset
11075 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11076
a61af66fc99e Initial load
duke
parents:
diff changeset
11077 instruct logD_reg(regD dst) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11078 // The source and result Double operands in XMM registers
a61af66fc99e Initial load
duke
parents:
diff changeset
11079 match(Set dst (LogD dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
11080 // fldln2 ; push log_e(2) on the FPU stack; full 80-bit number
a61af66fc99e Initial load
duke
parents:
diff changeset
11081 // fyl2x ; compute log_e(2) * log_2(x)
a61af66fc99e Initial load
duke
parents:
diff changeset
11082 format %{ "fldln2\t\t\t#Log_e\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
11083 "fyl2x\t\t\t# Q=Log_e*Log_2(x)\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
11084 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11085 ins_encode( Opcode(0xD9), Opcode(0xED), // fldln2
a61af66fc99e Initial load
duke
parents:
diff changeset
11086 Push_SrcXD(dst),
a61af66fc99e Initial load
duke
parents:
diff changeset
11087 Opcode(0xD9), Opcode(0xF1), // fyl2x
a61af66fc99e Initial load
duke
parents:
diff changeset
11088 Push_ResultXD(dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
11089 ins_pipe( pipe_slow );
a61af66fc99e Initial load
duke
parents:
diff changeset
11090 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11091
a61af66fc99e Initial load
duke
parents:
diff changeset
11092
a61af66fc99e Initial load
duke
parents:
diff changeset
11093
a61af66fc99e Initial load
duke
parents:
diff changeset
11094 //----------Arithmetic Conversion Instructions---------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
11095
a61af66fc99e Initial load
duke
parents:
diff changeset
11096 instruct roundFloat_nop(regF dst)
a61af66fc99e Initial load
duke
parents:
diff changeset
11097 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11098 match(Set dst (RoundFloat dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
11099
a61af66fc99e Initial load
duke
parents:
diff changeset
11100 ins_cost(0);
a61af66fc99e Initial load
duke
parents:
diff changeset
11101 ins_encode();
a61af66fc99e Initial load
duke
parents:
diff changeset
11102 ins_pipe(empty);
a61af66fc99e Initial load
duke
parents:
diff changeset
11103 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11104
a61af66fc99e Initial load
duke
parents:
diff changeset
11105 instruct roundDouble_nop(regD dst)
a61af66fc99e Initial load
duke
parents:
diff changeset
11106 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11107 match(Set dst (RoundDouble dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
11108
a61af66fc99e Initial load
duke
parents:
diff changeset
11109 ins_cost(0);
a61af66fc99e Initial load
duke
parents:
diff changeset
11110 ins_encode();
a61af66fc99e Initial load
duke
parents:
diff changeset
11111 ins_pipe(empty);
a61af66fc99e Initial load
duke
parents:
diff changeset
11112 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11113
a61af66fc99e Initial load
duke
parents:
diff changeset
11114 instruct convF2D_reg_reg(regD dst, regF src)
a61af66fc99e Initial load
duke
parents:
diff changeset
11115 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11116 match(Set dst (ConvF2D src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11117
a61af66fc99e Initial load
duke
parents:
diff changeset
11118 format %{ "cvtss2sd $dst, $src" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11119 opcode(0xF3, 0x0F, 0x5A);
a61af66fc99e Initial load
duke
parents:
diff changeset
11120 ins_encode(OpcP, REX_reg_reg(dst, src), OpcS, OpcT, reg_reg(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11121 ins_pipe(pipe_slow); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
11122 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11123
a61af66fc99e Initial load
duke
parents:
diff changeset
11124 instruct convF2D_reg_mem(regD dst, memory src)
a61af66fc99e Initial load
duke
parents:
diff changeset
11125 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11126 match(Set dst (ConvF2D (LoadF src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
11127
a61af66fc99e Initial load
duke
parents:
diff changeset
11128 format %{ "cvtss2sd $dst, $src" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11129 opcode(0xF3, 0x0F, 0x5A);
a61af66fc99e Initial load
duke
parents:
diff changeset
11130 ins_encode(OpcP, REX_reg_mem(dst, src), OpcS, OpcT, reg_mem(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11131 ins_pipe(pipe_slow); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
11132 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11133
a61af66fc99e Initial load
duke
parents:
diff changeset
11134 instruct convD2F_reg_reg(regF dst, regD src)
a61af66fc99e Initial load
duke
parents:
diff changeset
11135 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11136 match(Set dst (ConvD2F src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11137
a61af66fc99e Initial load
duke
parents:
diff changeset
11138 format %{ "cvtsd2ss $dst, $src" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11139 opcode(0xF2, 0x0F, 0x5A);
a61af66fc99e Initial load
duke
parents:
diff changeset
11140 ins_encode(OpcP, REX_reg_reg(dst, src), OpcS, OpcT, reg_reg(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11141 ins_pipe(pipe_slow); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
11142 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11143
a61af66fc99e Initial load
duke
parents:
diff changeset
11144 instruct convD2F_reg_mem(regF dst, memory src)
a61af66fc99e Initial load
duke
parents:
diff changeset
11145 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11146 match(Set dst (ConvD2F (LoadD src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
11147
a61af66fc99e Initial load
duke
parents:
diff changeset
11148 format %{ "cvtsd2ss $dst, $src" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11149 opcode(0xF2, 0x0F, 0x5A);
a61af66fc99e Initial load
duke
parents:
diff changeset
11150 ins_encode(OpcP, REX_reg_mem(dst, src), OpcS, OpcT, reg_mem(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11151 ins_pipe(pipe_slow); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
11152 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11153
a61af66fc99e Initial load
duke
parents:
diff changeset
11154 // XXX do mem variants
a61af66fc99e Initial load
duke
parents:
diff changeset
11155 instruct convF2I_reg_reg(rRegI dst, regF src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
11156 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11157 match(Set dst (ConvF2I src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11158 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
11159
a61af66fc99e Initial load
duke
parents:
diff changeset
11160 format %{ "cvttss2sil $dst, $src\t# f2i\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
11161 "cmpl $dst, #0x80000000\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
11162 "jne,s done\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
11163 "subq rsp, #8\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
11164 "movss [rsp], $src\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
11165 "call f2i_fixup\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
11166 "popq $dst\n"
a61af66fc99e Initial load
duke
parents:
diff changeset
11167 "done: "%}
a61af66fc99e Initial load
duke
parents:
diff changeset
11168 opcode(0xF3, 0x0F, 0x2C);
a61af66fc99e Initial load
duke
parents:
diff changeset
11169 ins_encode(OpcP, REX_reg_reg(dst, src), OpcS, OpcT, reg_reg(dst, src),
a61af66fc99e Initial load
duke
parents:
diff changeset
11170 f2i_fixup(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11171 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
11172 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11173
a61af66fc99e Initial load
duke
parents:
diff changeset
11174 instruct convF2L_reg_reg(rRegL dst, regF src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
11175 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11176 match(Set dst (ConvF2L src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11177 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
11178
a61af66fc99e Initial load
duke
parents:
diff changeset
11179 format %{ "cvttss2siq $dst, $src\t# f2l\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
11180 "cmpq $dst, [0x8000000000000000]\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
11181 "jne,s done\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
11182 "subq rsp, #8\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
11183 "movss [rsp], $src\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
11184 "call f2l_fixup\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
11185 "popq $dst\n"
a61af66fc99e Initial load
duke
parents:
diff changeset
11186 "done: "%}
a61af66fc99e Initial load
duke
parents:
diff changeset
11187 opcode(0xF3, 0x0F, 0x2C);
a61af66fc99e Initial load
duke
parents:
diff changeset
11188 ins_encode(OpcP, REX_reg_reg_wide(dst, src), OpcS, OpcT, reg_reg(dst, src),
a61af66fc99e Initial load
duke
parents:
diff changeset
11189 f2l_fixup(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11190 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
11191 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11192
a61af66fc99e Initial load
duke
parents:
diff changeset
11193 instruct convD2I_reg_reg(rRegI dst, regD src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
11194 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11195 match(Set dst (ConvD2I src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11196 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
11197
a61af66fc99e Initial load
duke
parents:
diff changeset
11198 format %{ "cvttsd2sil $dst, $src\t# d2i\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
11199 "cmpl $dst, #0x80000000\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
11200 "jne,s done\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
11201 "subq rsp, #8\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
11202 "movsd [rsp], $src\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
11203 "call d2i_fixup\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
11204 "popq $dst\n"
a61af66fc99e Initial load
duke
parents:
diff changeset
11205 "done: "%}
a61af66fc99e Initial load
duke
parents:
diff changeset
11206 opcode(0xF2, 0x0F, 0x2C);
a61af66fc99e Initial load
duke
parents:
diff changeset
11207 ins_encode(OpcP, REX_reg_reg(dst, src), OpcS, OpcT, reg_reg(dst, src),
a61af66fc99e Initial load
duke
parents:
diff changeset
11208 d2i_fixup(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11209 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
11210 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11211
a61af66fc99e Initial load
duke
parents:
diff changeset
11212 instruct convD2L_reg_reg(rRegL dst, regD src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
11213 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11214 match(Set dst (ConvD2L src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11215 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
11216
a61af66fc99e Initial load
duke
parents:
diff changeset
11217 format %{ "cvttsd2siq $dst, $src\t# d2l\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
11218 "cmpq $dst, [0x8000000000000000]\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
11219 "jne,s done\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
11220 "subq rsp, #8\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
11221 "movsd [rsp], $src\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
11222 "call d2l_fixup\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
11223 "popq $dst\n"
a61af66fc99e Initial load
duke
parents:
diff changeset
11224 "done: "%}
a61af66fc99e Initial load
duke
parents:
diff changeset
11225 opcode(0xF2, 0x0F, 0x2C);
a61af66fc99e Initial load
duke
parents:
diff changeset
11226 ins_encode(OpcP, REX_reg_reg_wide(dst, src), OpcS, OpcT, reg_reg(dst, src),
a61af66fc99e Initial load
duke
parents:
diff changeset
11227 d2l_fixup(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11228 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
11229 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11230
a61af66fc99e Initial load
duke
parents:
diff changeset
11231 instruct convI2F_reg_reg(regF dst, rRegI src)
a61af66fc99e Initial load
duke
parents:
diff changeset
11232 %{
71
3d62cb85208d 6662967: Optimize I2D conversion on new x86
kvn
parents: 0
diff changeset
11233 predicate(!UseXmmI2F);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
11234 match(Set dst (ConvI2F src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11235
a61af66fc99e Initial load
duke
parents:
diff changeset
11236 format %{ "cvtsi2ssl $dst, $src\t# i2f" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11237 opcode(0xF3, 0x0F, 0x2A);
a61af66fc99e Initial load
duke
parents:
diff changeset
11238 ins_encode(OpcP, REX_reg_reg(dst, src), OpcS, OpcT, reg_reg(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11239 ins_pipe(pipe_slow); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
11240 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11241
a61af66fc99e Initial load
duke
parents:
diff changeset
11242 instruct convI2F_reg_mem(regF dst, memory src)
a61af66fc99e Initial load
duke
parents:
diff changeset
11243 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11244 match(Set dst (ConvI2F (LoadI src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
11245
a61af66fc99e Initial load
duke
parents:
diff changeset
11246 format %{ "cvtsi2ssl $dst, $src\t# i2f" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11247 opcode(0xF3, 0x0F, 0x2A);
a61af66fc99e Initial load
duke
parents:
diff changeset
11248 ins_encode(OpcP, REX_reg_mem(dst, src), OpcS, OpcT, reg_mem(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11249 ins_pipe(pipe_slow); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
11250 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11251
a61af66fc99e Initial load
duke
parents:
diff changeset
11252 instruct convI2D_reg_reg(regD dst, rRegI src)
a61af66fc99e Initial load
duke
parents:
diff changeset
11253 %{
71
3d62cb85208d 6662967: Optimize I2D conversion on new x86
kvn
parents: 0
diff changeset
11254 predicate(!UseXmmI2D);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
11255 match(Set dst (ConvI2D src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11256
a61af66fc99e Initial load
duke
parents:
diff changeset
11257 format %{ "cvtsi2sdl $dst, $src\t# i2d" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11258 opcode(0xF2, 0x0F, 0x2A);
a61af66fc99e Initial load
duke
parents:
diff changeset
11259 ins_encode(OpcP, REX_reg_reg(dst, src), OpcS, OpcT, reg_reg(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11260 ins_pipe(pipe_slow); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
11261 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11262
a61af66fc99e Initial load
duke
parents:
diff changeset
11263 instruct convI2D_reg_mem(regD dst, memory src)
a61af66fc99e Initial load
duke
parents:
diff changeset
11264 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11265 match(Set dst (ConvI2D (LoadI src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
11266
a61af66fc99e Initial load
duke
parents:
diff changeset
11267 format %{ "cvtsi2sdl $dst, $src\t# i2d" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11268 opcode(0xF2, 0x0F, 0x2A);
a61af66fc99e Initial load
duke
parents:
diff changeset
11269 ins_encode(OpcP, REX_reg_mem(dst, src), OpcS, OpcT, reg_mem(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11270 ins_pipe(pipe_slow); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
11271 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11272
71
3d62cb85208d 6662967: Optimize I2D conversion on new x86
kvn
parents: 0
diff changeset
11273 instruct convXI2F_reg(regF dst, rRegI src)
3d62cb85208d 6662967: Optimize I2D conversion on new x86
kvn
parents: 0
diff changeset
11274 %{
3d62cb85208d 6662967: Optimize I2D conversion on new x86
kvn
parents: 0
diff changeset
11275 predicate(UseXmmI2F);
3d62cb85208d 6662967: Optimize I2D conversion on new x86
kvn
parents: 0
diff changeset
11276 match(Set dst (ConvI2F src));
3d62cb85208d 6662967: Optimize I2D conversion on new x86
kvn
parents: 0
diff changeset
11277
3d62cb85208d 6662967: Optimize I2D conversion on new x86
kvn
parents: 0
diff changeset
11278 format %{ "movdl $dst, $src\n\t"
3d62cb85208d 6662967: Optimize I2D conversion on new x86
kvn
parents: 0
diff changeset
11279 "cvtdq2psl $dst, $dst\t# i2f" %}
3d62cb85208d 6662967: Optimize I2D conversion on new x86
kvn
parents: 0
diff changeset
11280 ins_encode %{
3d62cb85208d 6662967: Optimize I2D conversion on new x86
kvn
parents: 0
diff changeset
11281 __ movdl($dst$$XMMRegister, $src$$Register);
3d62cb85208d 6662967: Optimize I2D conversion on new x86
kvn
parents: 0
diff changeset
11282 __ cvtdq2ps($dst$$XMMRegister, $dst$$XMMRegister);
3d62cb85208d 6662967: Optimize I2D conversion on new x86
kvn
parents: 0
diff changeset
11283 %}
3d62cb85208d 6662967: Optimize I2D conversion on new x86
kvn
parents: 0
diff changeset
11284 ins_pipe(pipe_slow); // XXX
3d62cb85208d 6662967: Optimize I2D conversion on new x86
kvn
parents: 0
diff changeset
11285 %}
3d62cb85208d 6662967: Optimize I2D conversion on new x86
kvn
parents: 0
diff changeset
11286
3d62cb85208d 6662967: Optimize I2D conversion on new x86
kvn
parents: 0
diff changeset
11287 instruct convXI2D_reg(regD dst, rRegI src)
3d62cb85208d 6662967: Optimize I2D conversion on new x86
kvn
parents: 0
diff changeset
11288 %{
3d62cb85208d 6662967: Optimize I2D conversion on new x86
kvn
parents: 0
diff changeset
11289 predicate(UseXmmI2D);
3d62cb85208d 6662967: Optimize I2D conversion on new x86
kvn
parents: 0
diff changeset
11290 match(Set dst (ConvI2D src));
3d62cb85208d 6662967: Optimize I2D conversion on new x86
kvn
parents: 0
diff changeset
11291
3d62cb85208d 6662967: Optimize I2D conversion on new x86
kvn
parents: 0
diff changeset
11292 format %{ "movdl $dst, $src\n\t"
3d62cb85208d 6662967: Optimize I2D conversion on new x86
kvn
parents: 0
diff changeset
11293 "cvtdq2pdl $dst, $dst\t# i2d" %}
3d62cb85208d 6662967: Optimize I2D conversion on new x86
kvn
parents: 0
diff changeset
11294 ins_encode %{
3d62cb85208d 6662967: Optimize I2D conversion on new x86
kvn
parents: 0
diff changeset
11295 __ movdl($dst$$XMMRegister, $src$$Register);
3d62cb85208d 6662967: Optimize I2D conversion on new x86
kvn
parents: 0
diff changeset
11296 __ cvtdq2pd($dst$$XMMRegister, $dst$$XMMRegister);
3d62cb85208d 6662967: Optimize I2D conversion on new x86
kvn
parents: 0
diff changeset
11297 %}
3d62cb85208d 6662967: Optimize I2D conversion on new x86
kvn
parents: 0
diff changeset
11298 ins_pipe(pipe_slow); // XXX
3d62cb85208d 6662967: Optimize I2D conversion on new x86
kvn
parents: 0
diff changeset
11299 %}
3d62cb85208d 6662967: Optimize I2D conversion on new x86
kvn
parents: 0
diff changeset
11300
0
a61af66fc99e Initial load
duke
parents:
diff changeset
11301 instruct convL2F_reg_reg(regF dst, rRegL src)
a61af66fc99e Initial load
duke
parents:
diff changeset
11302 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11303 match(Set dst (ConvL2F src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11304
a61af66fc99e Initial load
duke
parents:
diff changeset
11305 format %{ "cvtsi2ssq $dst, $src\t# l2f" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11306 opcode(0xF3, 0x0F, 0x2A);
a61af66fc99e Initial load
duke
parents:
diff changeset
11307 ins_encode(OpcP, REX_reg_reg_wide(dst, src), OpcS, OpcT, reg_reg(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11308 ins_pipe(pipe_slow); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
11309 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11310
a61af66fc99e Initial load
duke
parents:
diff changeset
11311 instruct convL2F_reg_mem(regF dst, memory src)
a61af66fc99e Initial load
duke
parents:
diff changeset
11312 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11313 match(Set dst (ConvL2F (LoadL src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
11314
a61af66fc99e Initial load
duke
parents:
diff changeset
11315 format %{ "cvtsi2ssq $dst, $src\t# l2f" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11316 opcode(0xF3, 0x0F, 0x2A);
a61af66fc99e Initial load
duke
parents:
diff changeset
11317 ins_encode(OpcP, REX_reg_mem_wide(dst, src), OpcS, OpcT, reg_mem(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11318 ins_pipe(pipe_slow); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
11319 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11320
a61af66fc99e Initial load
duke
parents:
diff changeset
11321 instruct convL2D_reg_reg(regD dst, rRegL src)
a61af66fc99e Initial load
duke
parents:
diff changeset
11322 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11323 match(Set dst (ConvL2D src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11324
a61af66fc99e Initial load
duke
parents:
diff changeset
11325 format %{ "cvtsi2sdq $dst, $src\t# l2d" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11326 opcode(0xF2, 0x0F, 0x2A);
a61af66fc99e Initial load
duke
parents:
diff changeset
11327 ins_encode(OpcP, REX_reg_reg_wide(dst, src), OpcS, OpcT, reg_reg(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11328 ins_pipe(pipe_slow); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
11329 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11330
a61af66fc99e Initial load
duke
parents:
diff changeset
11331 instruct convL2D_reg_mem(regD dst, memory src)
a61af66fc99e Initial load
duke
parents:
diff changeset
11332 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11333 match(Set dst (ConvL2D (LoadL src)));
a61af66fc99e Initial load
duke
parents:
diff changeset
11334
a61af66fc99e Initial load
duke
parents:
diff changeset
11335 format %{ "cvtsi2sdq $dst, $src\t# l2d" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11336 opcode(0xF2, 0x0F, 0x2A);
a61af66fc99e Initial load
duke
parents:
diff changeset
11337 ins_encode(OpcP, REX_reg_mem_wide(dst, src), OpcS, OpcT, reg_mem(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11338 ins_pipe(pipe_slow); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
11339 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11340
a61af66fc99e Initial load
duke
parents:
diff changeset
11341 instruct convI2L_reg_reg(rRegL dst, rRegI src)
a61af66fc99e Initial load
duke
parents:
diff changeset
11342 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11343 match(Set dst (ConvI2L src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11344
a61af66fc99e Initial load
duke
parents:
diff changeset
11345 ins_cost(125);
a61af66fc99e Initial load
duke
parents:
diff changeset
11346 format %{ "movslq $dst, $src\t# i2l" %}
824
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
11347 ins_encode %{
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
11348 __ movslq($dst$$Register, $src$$Register);
18a08a7e16b5 5057225: Remove useless I2L conversions
twisti
parents: 785
diff changeset
11349 %}
0
a61af66fc99e Initial load
duke
parents:
diff changeset
11350 ins_pipe(ialu_reg_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
11351 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11352
a61af66fc99e Initial load
duke
parents:
diff changeset
11353 // instruct convI2L_reg_reg_foo(rRegL dst, rRegI src)
a61af66fc99e Initial load
duke
parents:
diff changeset
11354 // %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11355 // match(Set dst (ConvI2L src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11356 // // predicate(_kids[0]->_leaf->as_Type()->type()->is_int()->_lo >= 0 &&
a61af66fc99e Initial load
duke
parents:
diff changeset
11357 // // _kids[0]->_leaf->as_Type()->type()->is_int()->_hi >= 0);
a61af66fc99e Initial load
duke
parents:
diff changeset
11358 // predicate(((const TypeNode*) n)->type()->is_long()->_hi ==
a61af66fc99e Initial load
duke
parents:
diff changeset
11359 // (unsigned int) ((const TypeNode*) n)->type()->is_long()->_hi &&
a61af66fc99e Initial load
duke
parents:
diff changeset
11360 // ((const TypeNode*) n)->type()->is_long()->_lo ==
a61af66fc99e Initial load
duke
parents:
diff changeset
11361 // (unsigned int) ((const TypeNode*) n)->type()->is_long()->_lo);
a61af66fc99e Initial load
duke
parents:
diff changeset
11362
a61af66fc99e Initial load
duke
parents:
diff changeset
11363 // format %{ "movl $dst, $src\t# unsigned i2l" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11364 // ins_encode(enc_copy(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11365 // // opcode(0x63); // needs REX.W
a61af66fc99e Initial load
duke
parents:
diff changeset
11366 // // ins_encode(REX_reg_reg_wide(dst, src), OpcP, reg_reg(dst,src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11367 // ins_pipe(ialu_reg_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
11368 // %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11369
a61af66fc99e Initial load
duke
parents:
diff changeset
11370 // Zero-extend convert int to long
a61af66fc99e Initial load
duke
parents:
diff changeset
11371 instruct convI2L_reg_reg_zex(rRegL dst, rRegI src, immL_32bits mask)
a61af66fc99e Initial load
duke
parents:
diff changeset
11372 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11373 match(Set dst (AndL (ConvI2L src) mask));
a61af66fc99e Initial load
duke
parents:
diff changeset
11374
a61af66fc99e Initial load
duke
parents:
diff changeset
11375 format %{ "movl $dst, $src\t# i2l zero-extend\n\t" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11376 ins_encode(enc_copy(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11377 ins_pipe(ialu_reg_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
11378 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11379
a61af66fc99e Initial load
duke
parents:
diff changeset
11380 // Zero-extend convert int to long
a61af66fc99e Initial load
duke
parents:
diff changeset
11381 instruct convI2L_reg_mem_zex(rRegL dst, memory src, immL_32bits mask)
a61af66fc99e Initial load
duke
parents:
diff changeset
11382 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11383 match(Set dst (AndL (ConvI2L (LoadI src)) mask));
a61af66fc99e Initial load
duke
parents:
diff changeset
11384
a61af66fc99e Initial load
duke
parents:
diff changeset
11385 format %{ "movl $dst, $src\t# i2l zero-extend\n\t" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11386 opcode(0x8B);
a61af66fc99e Initial load
duke
parents:
diff changeset
11387 ins_encode(REX_reg_mem(dst, src), OpcP, reg_mem(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11388 ins_pipe(ialu_reg_mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
11389 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11390
a61af66fc99e Initial load
duke
parents:
diff changeset
11391 instruct zerox_long_reg_reg(rRegL dst, rRegL src, immL_32bits mask)
a61af66fc99e Initial load
duke
parents:
diff changeset
11392 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11393 match(Set dst (AndL src mask));
a61af66fc99e Initial load
duke
parents:
diff changeset
11394
a61af66fc99e Initial load
duke
parents:
diff changeset
11395 format %{ "movl $dst, $src\t# zero-extend long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11396 ins_encode(enc_copy_always(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11397 ins_pipe(ialu_reg_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
11398 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11399
a61af66fc99e Initial load
duke
parents:
diff changeset
11400 instruct convL2I_reg_reg(rRegI dst, rRegL src)
a61af66fc99e Initial load
duke
parents:
diff changeset
11401 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11402 match(Set dst (ConvL2I src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11403
a61af66fc99e Initial load
duke
parents:
diff changeset
11404 format %{ "movl $dst, $src\t# l2i" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11405 ins_encode(enc_copy_always(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11406 ins_pipe(ialu_reg_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
11407 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11408
a61af66fc99e Initial load
duke
parents:
diff changeset
11409
a61af66fc99e Initial load
duke
parents:
diff changeset
11410 instruct MoveF2I_stack_reg(rRegI dst, stackSlotF src) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11411 match(Set dst (MoveF2I src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11412 effect(DEF dst, USE src);
a61af66fc99e Initial load
duke
parents:
diff changeset
11413
a61af66fc99e Initial load
duke
parents:
diff changeset
11414 ins_cost(125);
a61af66fc99e Initial load
duke
parents:
diff changeset
11415 format %{ "movl $dst, $src\t# MoveF2I_stack_reg" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11416 opcode(0x8B);
a61af66fc99e Initial load
duke
parents:
diff changeset
11417 ins_encode(REX_reg_mem(dst, src), OpcP, reg_mem(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11418 ins_pipe(ialu_reg_mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
11419 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11420
a61af66fc99e Initial load
duke
parents:
diff changeset
11421 instruct MoveI2F_stack_reg(regF dst, stackSlotI src) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11422 match(Set dst (MoveI2F src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11423 effect(DEF dst, USE src);
a61af66fc99e Initial load
duke
parents:
diff changeset
11424
a61af66fc99e Initial load
duke
parents:
diff changeset
11425 ins_cost(125);
a61af66fc99e Initial load
duke
parents:
diff changeset
11426 format %{ "movss $dst, $src\t# MoveI2F_stack_reg" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11427 opcode(0xF3, 0x0F, 0x10);
a61af66fc99e Initial load
duke
parents:
diff changeset
11428 ins_encode(OpcP, REX_reg_mem(dst, src), OpcS, OpcT, reg_mem(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11429 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
11430 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11431
a61af66fc99e Initial load
duke
parents:
diff changeset
11432 instruct MoveD2L_stack_reg(rRegL dst, stackSlotD src) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11433 match(Set dst (MoveD2L src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11434 effect(DEF dst, USE src);
a61af66fc99e Initial load
duke
parents:
diff changeset
11435
a61af66fc99e Initial load
duke
parents:
diff changeset
11436 ins_cost(125);
a61af66fc99e Initial load
duke
parents:
diff changeset
11437 format %{ "movq $dst, $src\t# MoveD2L_stack_reg" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11438 opcode(0x8B);
a61af66fc99e Initial load
duke
parents:
diff changeset
11439 ins_encode(REX_reg_mem_wide(dst, src), OpcP, reg_mem(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11440 ins_pipe(ialu_reg_mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
11441 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11442
a61af66fc99e Initial load
duke
parents:
diff changeset
11443 instruct MoveL2D_stack_reg_partial(regD dst, stackSlotL src) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11444 predicate(!UseXmmLoadAndClearUpper);
a61af66fc99e Initial load
duke
parents:
diff changeset
11445 match(Set dst (MoveL2D src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11446 effect(DEF dst, USE src);
a61af66fc99e Initial load
duke
parents:
diff changeset
11447
a61af66fc99e Initial load
duke
parents:
diff changeset
11448 ins_cost(125);
a61af66fc99e Initial load
duke
parents:
diff changeset
11449 format %{ "movlpd $dst, $src\t# MoveL2D_stack_reg" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11450 opcode(0x66, 0x0F, 0x12);
a61af66fc99e Initial load
duke
parents:
diff changeset
11451 ins_encode(OpcP, REX_reg_mem(dst, src), OpcS, OpcT, reg_mem(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11452 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
11453 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11454
a61af66fc99e Initial load
duke
parents:
diff changeset
11455 instruct MoveL2D_stack_reg(regD dst, stackSlotL src) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11456 predicate(UseXmmLoadAndClearUpper);
a61af66fc99e Initial load
duke
parents:
diff changeset
11457 match(Set dst (MoveL2D src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11458 effect(DEF dst, USE src);
a61af66fc99e Initial load
duke
parents:
diff changeset
11459
a61af66fc99e Initial load
duke
parents:
diff changeset
11460 ins_cost(125);
a61af66fc99e Initial load
duke
parents:
diff changeset
11461 format %{ "movsd $dst, $src\t# MoveL2D_stack_reg" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11462 opcode(0xF2, 0x0F, 0x10);
a61af66fc99e Initial load
duke
parents:
diff changeset
11463 ins_encode(OpcP, REX_reg_mem(dst, src), OpcS, OpcT, reg_mem(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11464 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
11465 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11466
a61af66fc99e Initial load
duke
parents:
diff changeset
11467
a61af66fc99e Initial load
duke
parents:
diff changeset
11468 instruct MoveF2I_reg_stack(stackSlotI dst, regF src) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11469 match(Set dst (MoveF2I src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11470 effect(DEF dst, USE src);
a61af66fc99e Initial load
duke
parents:
diff changeset
11471
a61af66fc99e Initial load
duke
parents:
diff changeset
11472 ins_cost(95); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
11473 format %{ "movss $dst, $src\t# MoveF2I_reg_stack" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11474 opcode(0xF3, 0x0F, 0x11);
a61af66fc99e Initial load
duke
parents:
diff changeset
11475 ins_encode(OpcP, REX_reg_mem(src, dst), OpcS, OpcT, reg_mem(src, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
11476 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
11477 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11478
a61af66fc99e Initial load
duke
parents:
diff changeset
11479 instruct MoveI2F_reg_stack(stackSlotF dst, rRegI src) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11480 match(Set dst (MoveI2F src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11481 effect(DEF dst, USE src);
a61af66fc99e Initial load
duke
parents:
diff changeset
11482
a61af66fc99e Initial load
duke
parents:
diff changeset
11483 ins_cost(100);
a61af66fc99e Initial load
duke
parents:
diff changeset
11484 format %{ "movl $dst, $src\t# MoveI2F_reg_stack" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11485 opcode(0x89);
a61af66fc99e Initial load
duke
parents:
diff changeset
11486 ins_encode(REX_reg_mem(src, dst), OpcP, reg_mem(src, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
11487 ins_pipe( ialu_mem_reg );
a61af66fc99e Initial load
duke
parents:
diff changeset
11488 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11489
a61af66fc99e Initial load
duke
parents:
diff changeset
11490 instruct MoveD2L_reg_stack(stackSlotL dst, regD src) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11491 match(Set dst (MoveD2L src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11492 effect(DEF dst, USE src);
a61af66fc99e Initial load
duke
parents:
diff changeset
11493
a61af66fc99e Initial load
duke
parents:
diff changeset
11494 ins_cost(95); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
11495 format %{ "movsd $dst, $src\t# MoveL2D_reg_stack" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11496 opcode(0xF2, 0x0F, 0x11);
a61af66fc99e Initial load
duke
parents:
diff changeset
11497 ins_encode(OpcP, REX_reg_mem(src, dst), OpcS, OpcT, reg_mem(src, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
11498 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
11499 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11500
a61af66fc99e Initial load
duke
parents:
diff changeset
11501 instruct MoveL2D_reg_stack(stackSlotD dst, rRegL src) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11502 match(Set dst (MoveL2D src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11503 effect(DEF dst, USE src);
a61af66fc99e Initial load
duke
parents:
diff changeset
11504
a61af66fc99e Initial load
duke
parents:
diff changeset
11505 ins_cost(100);
a61af66fc99e Initial load
duke
parents:
diff changeset
11506 format %{ "movq $dst, $src\t# MoveL2D_reg_stack" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11507 opcode(0x89);
a61af66fc99e Initial load
duke
parents:
diff changeset
11508 ins_encode(REX_reg_mem_wide(src, dst), OpcP, reg_mem(src, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
11509 ins_pipe(ialu_mem_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
11510 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11511
a61af66fc99e Initial load
duke
parents:
diff changeset
11512 instruct MoveF2I_reg_reg(rRegI dst, regF src) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11513 match(Set dst (MoveF2I src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11514 effect(DEF dst, USE src);
a61af66fc99e Initial load
duke
parents:
diff changeset
11515 ins_cost(85);
a61af66fc99e Initial load
duke
parents:
diff changeset
11516 format %{ "movd $dst,$src\t# MoveF2I" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11517 ins_encode %{ __ movdl($dst$$Register, $src$$XMMRegister); %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11518 ins_pipe( pipe_slow );
a61af66fc99e Initial load
duke
parents:
diff changeset
11519 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11520
a61af66fc99e Initial load
duke
parents:
diff changeset
11521 instruct MoveD2L_reg_reg(rRegL dst, regD src) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11522 match(Set dst (MoveD2L src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11523 effect(DEF dst, USE src);
a61af66fc99e Initial load
duke
parents:
diff changeset
11524 ins_cost(85);
a61af66fc99e Initial load
duke
parents:
diff changeset
11525 format %{ "movd $dst,$src\t# MoveD2L" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11526 ins_encode %{ __ movdq($dst$$Register, $src$$XMMRegister); %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11527 ins_pipe( pipe_slow );
a61af66fc99e Initial load
duke
parents:
diff changeset
11528 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11529
a61af66fc99e Initial load
duke
parents:
diff changeset
11530 // The next instructions have long latency and use Int unit. Set high cost.
a61af66fc99e Initial load
duke
parents:
diff changeset
11531 instruct MoveI2F_reg_reg(regF dst, rRegI src) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11532 match(Set dst (MoveI2F src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11533 effect(DEF dst, USE src);
a61af66fc99e Initial load
duke
parents:
diff changeset
11534 ins_cost(300);
a61af66fc99e Initial load
duke
parents:
diff changeset
11535 format %{ "movd $dst,$src\t# MoveI2F" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11536 ins_encode %{ __ movdl($dst$$XMMRegister, $src$$Register); %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11537 ins_pipe( pipe_slow );
a61af66fc99e Initial load
duke
parents:
diff changeset
11538 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11539
a61af66fc99e Initial load
duke
parents:
diff changeset
11540 instruct MoveL2D_reg_reg(regD dst, rRegL src) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11541 match(Set dst (MoveL2D src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11542 effect(DEF dst, USE src);
a61af66fc99e Initial load
duke
parents:
diff changeset
11543 ins_cost(300);
a61af66fc99e Initial load
duke
parents:
diff changeset
11544 format %{ "movd $dst,$src\t# MoveL2D" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11545 ins_encode %{ __ movdq($dst$$XMMRegister, $src$$Register); %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11546 ins_pipe( pipe_slow );
a61af66fc99e Initial load
duke
parents:
diff changeset
11547 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11548
a61af66fc99e Initial load
duke
parents:
diff changeset
11549 // Replicate scalar to packed byte (1 byte) values in xmm
a61af66fc99e Initial load
duke
parents:
diff changeset
11550 instruct Repl8B_reg(regD dst, regD src) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11551 match(Set dst (Replicate8B src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11552 format %{ "MOVDQA $dst,$src\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
11553 "PUNPCKLBW $dst,$dst\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
11554 "PSHUFLW $dst,$dst,0x00\t! replicate8B" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11555 ins_encode( pshufd_8x8(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11556 ins_pipe( pipe_slow );
a61af66fc99e Initial load
duke
parents:
diff changeset
11557 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11558
a61af66fc99e Initial load
duke
parents:
diff changeset
11559 // Replicate scalar to packed byte (1 byte) values in xmm
a61af66fc99e Initial load
duke
parents:
diff changeset
11560 instruct Repl8B_rRegI(regD dst, rRegI src) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11561 match(Set dst (Replicate8B src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11562 format %{ "MOVD $dst,$src\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
11563 "PUNPCKLBW $dst,$dst\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
11564 "PSHUFLW $dst,$dst,0x00\t! replicate8B" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11565 ins_encode( mov_i2x(dst, src), pshufd_8x8(dst, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
11566 ins_pipe( pipe_slow );
a61af66fc99e Initial load
duke
parents:
diff changeset
11567 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11568
a61af66fc99e Initial load
duke
parents:
diff changeset
11569 // Replicate scalar zero to packed byte (1 byte) values in xmm
a61af66fc99e Initial load
duke
parents:
diff changeset
11570 instruct Repl8B_immI0(regD dst, immI0 zero) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11571 match(Set dst (Replicate8B zero));
a61af66fc99e Initial load
duke
parents:
diff changeset
11572 format %{ "PXOR $dst,$dst\t! replicate8B" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11573 ins_encode( pxor(dst, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
11574 ins_pipe( fpu_reg_reg );
a61af66fc99e Initial load
duke
parents:
diff changeset
11575 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11576
a61af66fc99e Initial load
duke
parents:
diff changeset
11577 // Replicate scalar to packed shore (2 byte) values in xmm
a61af66fc99e Initial load
duke
parents:
diff changeset
11578 instruct Repl4S_reg(regD dst, regD src) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11579 match(Set dst (Replicate4S src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11580 format %{ "PSHUFLW $dst,$src,0x00\t! replicate4S" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11581 ins_encode( pshufd_4x16(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11582 ins_pipe( fpu_reg_reg );
a61af66fc99e Initial load
duke
parents:
diff changeset
11583 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11584
a61af66fc99e Initial load
duke
parents:
diff changeset
11585 // Replicate scalar to packed shore (2 byte) values in xmm
a61af66fc99e Initial load
duke
parents:
diff changeset
11586 instruct Repl4S_rRegI(regD dst, rRegI src) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11587 match(Set dst (Replicate4S src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11588 format %{ "MOVD $dst,$src\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
11589 "PSHUFLW $dst,$dst,0x00\t! replicate4S" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11590 ins_encode( mov_i2x(dst, src), pshufd_4x16(dst, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
11591 ins_pipe( fpu_reg_reg );
a61af66fc99e Initial load
duke
parents:
diff changeset
11592 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11593
a61af66fc99e Initial load
duke
parents:
diff changeset
11594 // Replicate scalar zero to packed short (2 byte) values in xmm
a61af66fc99e Initial load
duke
parents:
diff changeset
11595 instruct Repl4S_immI0(regD dst, immI0 zero) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11596 match(Set dst (Replicate4S zero));
a61af66fc99e Initial load
duke
parents:
diff changeset
11597 format %{ "PXOR $dst,$dst\t! replicate4S" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11598 ins_encode( pxor(dst, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
11599 ins_pipe( fpu_reg_reg );
a61af66fc99e Initial load
duke
parents:
diff changeset
11600 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11601
a61af66fc99e Initial load
duke
parents:
diff changeset
11602 // Replicate scalar to packed char (2 byte) values in xmm
a61af66fc99e Initial load
duke
parents:
diff changeset
11603 instruct Repl4C_reg(regD dst, regD src) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11604 match(Set dst (Replicate4C src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11605 format %{ "PSHUFLW $dst,$src,0x00\t! replicate4C" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11606 ins_encode( pshufd_4x16(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11607 ins_pipe( fpu_reg_reg );
a61af66fc99e Initial load
duke
parents:
diff changeset
11608 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11609
a61af66fc99e Initial load
duke
parents:
diff changeset
11610 // Replicate scalar to packed char (2 byte) values in xmm
a61af66fc99e Initial load
duke
parents:
diff changeset
11611 instruct Repl4C_rRegI(regD dst, rRegI src) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11612 match(Set dst (Replicate4C src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11613 format %{ "MOVD $dst,$src\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
11614 "PSHUFLW $dst,$dst,0x00\t! replicate4C" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11615 ins_encode( mov_i2x(dst, src), pshufd_4x16(dst, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
11616 ins_pipe( fpu_reg_reg );
a61af66fc99e Initial load
duke
parents:
diff changeset
11617 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11618
a61af66fc99e Initial load
duke
parents:
diff changeset
11619 // Replicate scalar zero to packed char (2 byte) values in xmm
a61af66fc99e Initial load
duke
parents:
diff changeset
11620 instruct Repl4C_immI0(regD dst, immI0 zero) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11621 match(Set dst (Replicate4C zero));
a61af66fc99e Initial load
duke
parents:
diff changeset
11622 format %{ "PXOR $dst,$dst\t! replicate4C" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11623 ins_encode( pxor(dst, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
11624 ins_pipe( fpu_reg_reg );
a61af66fc99e Initial load
duke
parents:
diff changeset
11625 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11626
a61af66fc99e Initial load
duke
parents:
diff changeset
11627 // Replicate scalar to packed integer (4 byte) values in xmm
a61af66fc99e Initial load
duke
parents:
diff changeset
11628 instruct Repl2I_reg(regD dst, regD src) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11629 match(Set dst (Replicate2I src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11630 format %{ "PSHUFD $dst,$src,0x00\t! replicate2I" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11631 ins_encode( pshufd(dst, src, 0x00));
a61af66fc99e Initial load
duke
parents:
diff changeset
11632 ins_pipe( fpu_reg_reg );
a61af66fc99e Initial load
duke
parents:
diff changeset
11633 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11634
a61af66fc99e Initial load
duke
parents:
diff changeset
11635 // Replicate scalar to packed integer (4 byte) values in xmm
a61af66fc99e Initial load
duke
parents:
diff changeset
11636 instruct Repl2I_rRegI(regD dst, rRegI src) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11637 match(Set dst (Replicate2I src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11638 format %{ "MOVD $dst,$src\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
11639 "PSHUFD $dst,$dst,0x00\t! replicate2I" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11640 ins_encode( mov_i2x(dst, src), pshufd(dst, dst, 0x00));
a61af66fc99e Initial load
duke
parents:
diff changeset
11641 ins_pipe( fpu_reg_reg );
a61af66fc99e Initial load
duke
parents:
diff changeset
11642 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11643
a61af66fc99e Initial load
duke
parents:
diff changeset
11644 // Replicate scalar zero to packed integer (2 byte) values in xmm
a61af66fc99e Initial load
duke
parents:
diff changeset
11645 instruct Repl2I_immI0(regD dst, immI0 zero) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11646 match(Set dst (Replicate2I zero));
a61af66fc99e Initial load
duke
parents:
diff changeset
11647 format %{ "PXOR $dst,$dst\t! replicate2I" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11648 ins_encode( pxor(dst, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
11649 ins_pipe( fpu_reg_reg );
a61af66fc99e Initial load
duke
parents:
diff changeset
11650 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11651
a61af66fc99e Initial load
duke
parents:
diff changeset
11652 // Replicate scalar to packed single precision floating point values in xmm
a61af66fc99e Initial load
duke
parents:
diff changeset
11653 instruct Repl2F_reg(regD dst, regD src) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11654 match(Set dst (Replicate2F src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11655 format %{ "PSHUFD $dst,$src,0xe0\t! replicate2F" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11656 ins_encode( pshufd(dst, src, 0xe0));
a61af66fc99e Initial load
duke
parents:
diff changeset
11657 ins_pipe( fpu_reg_reg );
a61af66fc99e Initial load
duke
parents:
diff changeset
11658 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11659
a61af66fc99e Initial load
duke
parents:
diff changeset
11660 // Replicate scalar to packed single precision floating point values in xmm
a61af66fc99e Initial load
duke
parents:
diff changeset
11661 instruct Repl2F_regF(regD dst, regF src) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11662 match(Set dst (Replicate2F src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11663 format %{ "PSHUFD $dst,$src,0xe0\t! replicate2F" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11664 ins_encode( pshufd(dst, src, 0xe0));
a61af66fc99e Initial load
duke
parents:
diff changeset
11665 ins_pipe( fpu_reg_reg );
a61af66fc99e Initial load
duke
parents:
diff changeset
11666 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11667
a61af66fc99e Initial load
duke
parents:
diff changeset
11668 // Replicate scalar to packed single precision floating point values in xmm
a61af66fc99e Initial load
duke
parents:
diff changeset
11669 instruct Repl2F_immF0(regD dst, immF0 zero) %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11670 match(Set dst (Replicate2F zero));
a61af66fc99e Initial load
duke
parents:
diff changeset
11671 format %{ "PXOR $dst,$dst\t! replicate2F" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11672 ins_encode( pxor(dst, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
11673 ins_pipe( fpu_reg_reg );
a61af66fc99e Initial load
duke
parents:
diff changeset
11674 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11675
a61af66fc99e Initial load
duke
parents:
diff changeset
11676
a61af66fc99e Initial load
duke
parents:
diff changeset
11677 // =======================================================================
a61af66fc99e Initial load
duke
parents:
diff changeset
11678 // fast clearing of an array
a61af66fc99e Initial load
duke
parents:
diff changeset
11679 instruct rep_stos(rcx_RegL cnt, rdi_RegP base, rax_RegI zero, Universe dummy,
a61af66fc99e Initial load
duke
parents:
diff changeset
11680 rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
11681 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11682 match(Set dummy (ClearArray cnt base));
a61af66fc99e Initial load
duke
parents:
diff changeset
11683 effect(USE_KILL cnt, USE_KILL base, KILL zero, KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
11684
a61af66fc99e Initial load
duke
parents:
diff changeset
11685 format %{ "xorl rax, rax\t# ClearArray:\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
11686 "rep stosq\t# Store rax to *rdi++ while rcx--" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11687 ins_encode(opc_reg_reg(0x33, RAX, RAX), // xorl %eax, %eax
a61af66fc99e Initial load
duke
parents:
diff changeset
11688 Opcode(0xF3), Opcode(0x48), Opcode(0xAB)); // rep REX_W stos
a61af66fc99e Initial load
duke
parents:
diff changeset
11689 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
11690 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11691
986
62001a362ce9 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 824
diff changeset
11692 instruct string_compare(rdi_RegP str1, rcx_RegI cnt1, rsi_RegP str2, rbx_RegI cnt2,
62001a362ce9 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 824
diff changeset
11693 rax_RegI result, regD tmp1, regD tmp2, rFlagsReg cr)
62001a362ce9 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 824
diff changeset
11694 %{
62001a362ce9 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 824
diff changeset
11695 match(Set result (StrComp (Binary str1 cnt1) (Binary str2 cnt2)));
62001a362ce9 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 824
diff changeset
11696 effect(TEMP tmp1, TEMP tmp2, USE_KILL str1, USE_KILL str2, USE_KILL cnt1, USE_KILL cnt2, KILL cr);
62001a362ce9 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 824
diff changeset
11697
62001a362ce9 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 824
diff changeset
11698 format %{ "String Compare $str1,$cnt1,$str2,$cnt2 -> $result // KILL $tmp1, $tmp2" %}
62001a362ce9 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 824
diff changeset
11699 ins_encode %{
62001a362ce9 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 824
diff changeset
11700 __ string_compare($str1$$Register, $str2$$Register,
62001a362ce9 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 824
diff changeset
11701 $cnt1$$Register, $cnt2$$Register, $result$$Register,
62001a362ce9 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 824
diff changeset
11702 $tmp1$$XMMRegister, $tmp2$$XMMRegister);
62001a362ce9 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 824
diff changeset
11703 %}
681
fbde8ec322d0 6761600: Use sse 4.2 in intrinsics
cfang
parents: 671
diff changeset
11704 ins_pipe( pipe_slow );
fbde8ec322d0 6761600: Use sse 4.2 in intrinsics
cfang
parents: 671
diff changeset
11705 %}
fbde8ec322d0 6761600: Use sse 4.2 in intrinsics
cfang
parents: 671
diff changeset
11706
986
62001a362ce9 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 824
diff changeset
11707 instruct string_indexof(rdi_RegP str1, rdx_RegI cnt1, rsi_RegP str2, rax_RegI cnt2,
62001a362ce9 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 824
diff changeset
11708 rbx_RegI result, regD tmp1, rcx_RegI tmp2, rFlagsReg cr)
681
fbde8ec322d0 6761600: Use sse 4.2 in intrinsics
cfang
parents: 671
diff changeset
11709 %{
fbde8ec322d0 6761600: Use sse 4.2 in intrinsics
cfang
parents: 671
diff changeset
11710 predicate(UseSSE42Intrinsics);
986
62001a362ce9 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 824
diff changeset
11711 match(Set result (StrIndexOf (Binary str1 cnt1) (Binary str2 cnt2)));
62001a362ce9 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 824
diff changeset
11712 effect(TEMP tmp1, USE_KILL str1, USE_KILL str2, USE_KILL cnt1, USE_KILL cnt2, KILL tmp2, KILL cr);
62001a362ce9 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 824
diff changeset
11713
62001a362ce9 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 824
diff changeset
11714 format %{ "String IndexOf $str1,$cnt1,$str2,$cnt2 -> $result // KILL $tmp1, $tmp2" %}
62001a362ce9 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 824
diff changeset
11715 ins_encode %{
62001a362ce9 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 824
diff changeset
11716 __ string_indexof($str1$$Register, $str2$$Register,
62001a362ce9 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 824
diff changeset
11717 $cnt1$$Register, $cnt2$$Register, $result$$Register,
62001a362ce9 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 824
diff changeset
11718 $tmp1$$XMMRegister, $tmp2$$Register);
62001a362ce9 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 824
diff changeset
11719 %}
681
fbde8ec322d0 6761600: Use sse 4.2 in intrinsics
cfang
parents: 671
diff changeset
11720 ins_pipe( pipe_slow );
fbde8ec322d0 6761600: Use sse 4.2 in intrinsics
cfang
parents: 671
diff changeset
11721 %}
fbde8ec322d0 6761600: Use sse 4.2 in intrinsics
cfang
parents: 671
diff changeset
11722
fbde8ec322d0 6761600: Use sse 4.2 in intrinsics
cfang
parents: 671
diff changeset
11723 // fast string equals
986
62001a362ce9 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 824
diff changeset
11724 instruct string_equals(rdi_RegP str1, rsi_RegP str2, rcx_RegI cnt, rax_RegI result,
62001a362ce9 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 824
diff changeset
11725 regD tmp1, regD tmp2, rbx_RegI tmp3, rFlagsReg cr)
62001a362ce9 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 824
diff changeset
11726 %{
62001a362ce9 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 824
diff changeset
11727 match(Set result (StrEquals (Binary str1 str2) cnt));
62001a362ce9 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 824
diff changeset
11728 effect(TEMP tmp1, TEMP tmp2, USE_KILL str1, USE_KILL str2, USE_KILL cnt, KILL tmp3, KILL cr);
62001a362ce9 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 824
diff changeset
11729
62001a362ce9 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 824
diff changeset
11730 format %{ "String Equals $str1,$str2,$cnt -> $result // KILL $tmp1, $tmp2, $tmp3" %}
62001a362ce9 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 824
diff changeset
11731 ins_encode %{
62001a362ce9 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 824
diff changeset
11732 __ char_arrays_equals(false, $str1$$Register, $str2$$Register,
62001a362ce9 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 824
diff changeset
11733 $cnt$$Register, $result$$Register, $tmp3$$Register,
62001a362ce9 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 824
diff changeset
11734 $tmp1$$XMMRegister, $tmp2$$XMMRegister);
62001a362ce9 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 824
diff changeset
11735 %}
0
a61af66fc99e Initial load
duke
parents:
diff changeset
11736 ins_pipe( pipe_slow );
a61af66fc99e Initial load
duke
parents:
diff changeset
11737 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11738
169
9148c65abefc 6695049: (coll) Create an x86 intrinsic for Arrays.equals
rasbold
parents: 168
diff changeset
11739 // fast array equals
986
62001a362ce9 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 824
diff changeset
11740 instruct array_equals(rdi_RegP ary1, rsi_RegP ary2, rax_RegI result,
62001a362ce9 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 824
diff changeset
11741 regD tmp1, regD tmp2, rcx_RegI tmp3, rbx_RegI tmp4, rFlagsReg cr)
681
fbde8ec322d0 6761600: Use sse 4.2 in intrinsics
cfang
parents: 671
diff changeset
11742 %{
169
9148c65abefc 6695049: (coll) Create an x86 intrinsic for Arrays.equals
rasbold
parents: 168
diff changeset
11743 match(Set result (AryEq ary1 ary2));
681
fbde8ec322d0 6761600: Use sse 4.2 in intrinsics
cfang
parents: 671
diff changeset
11744 effect(TEMP tmp1, TEMP tmp2, USE_KILL ary1, USE_KILL ary2, KILL tmp3, KILL tmp4, KILL cr);
169
9148c65abefc 6695049: (coll) Create an x86 intrinsic for Arrays.equals
rasbold
parents: 168
diff changeset
11745 //ins_cost(300);
9148c65abefc 6695049: (coll) Create an x86 intrinsic for Arrays.equals
rasbold
parents: 168
diff changeset
11746
986
62001a362ce9 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 824
diff changeset
11747 format %{ "Array Equals $ary1,$ary2 -> $result // KILL $tmp1, $tmp2, $tmp3, $tmp4" %}
62001a362ce9 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 824
diff changeset
11748 ins_encode %{
62001a362ce9 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 824
diff changeset
11749 __ char_arrays_equals(true, $ary1$$Register, $ary2$$Register,
62001a362ce9 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 824
diff changeset
11750 $tmp3$$Register, $result$$Register, $tmp4$$Register,
62001a362ce9 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 824
diff changeset
11751 $tmp1$$XMMRegister, $tmp2$$XMMRegister);
62001a362ce9 6827605: new String intrinsics may prevent EA scalar replacement
kvn
parents: 824
diff changeset
11752 %}
169
9148c65abefc 6695049: (coll) Create an x86 intrinsic for Arrays.equals
rasbold
parents: 168
diff changeset
11753 ins_pipe( pipe_slow );
9148c65abefc 6695049: (coll) Create an x86 intrinsic for Arrays.equals
rasbold
parents: 168
diff changeset
11754 %}
9148c65abefc 6695049: (coll) Create an x86 intrinsic for Arrays.equals
rasbold
parents: 168
diff changeset
11755
0
a61af66fc99e Initial load
duke
parents:
diff changeset
11756 //----------Control Flow Instructions------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
11757 // Signed compare Instructions
a61af66fc99e Initial load
duke
parents:
diff changeset
11758
a61af66fc99e Initial load
duke
parents:
diff changeset
11759 // XXX more variants!!
a61af66fc99e Initial load
duke
parents:
diff changeset
11760 instruct compI_rReg(rFlagsReg cr, rRegI op1, rRegI op2)
a61af66fc99e Initial load
duke
parents:
diff changeset
11761 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11762 match(Set cr (CmpI op1 op2));
a61af66fc99e Initial load
duke
parents:
diff changeset
11763 effect(DEF cr, USE op1, USE op2);
a61af66fc99e Initial load
duke
parents:
diff changeset
11764
a61af66fc99e Initial load
duke
parents:
diff changeset
11765 format %{ "cmpl $op1, $op2" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11766 opcode(0x3B); /* Opcode 3B /r */
a61af66fc99e Initial load
duke
parents:
diff changeset
11767 ins_encode(REX_reg_reg(op1, op2), OpcP, reg_reg(op1, op2));
a61af66fc99e Initial load
duke
parents:
diff changeset
11768 ins_pipe(ialu_cr_reg_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
11769 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11770
a61af66fc99e Initial load
duke
parents:
diff changeset
11771 instruct compI_rReg_imm(rFlagsReg cr, rRegI op1, immI op2)
a61af66fc99e Initial load
duke
parents:
diff changeset
11772 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11773 match(Set cr (CmpI op1 op2));
a61af66fc99e Initial load
duke
parents:
diff changeset
11774
a61af66fc99e Initial load
duke
parents:
diff changeset
11775 format %{ "cmpl $op1, $op2" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11776 opcode(0x81, 0x07); /* Opcode 81 /7 */
a61af66fc99e Initial load
duke
parents:
diff changeset
11777 ins_encode(OpcSErm(op1, op2), Con8or32(op2));
a61af66fc99e Initial load
duke
parents:
diff changeset
11778 ins_pipe(ialu_cr_reg_imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
11779 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11780
a61af66fc99e Initial load
duke
parents:
diff changeset
11781 instruct compI_rReg_mem(rFlagsReg cr, rRegI op1, memory op2)
a61af66fc99e Initial load
duke
parents:
diff changeset
11782 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11783 match(Set cr (CmpI op1 (LoadI op2)));
a61af66fc99e Initial load
duke
parents:
diff changeset
11784
a61af66fc99e Initial load
duke
parents:
diff changeset
11785 ins_cost(500); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
11786 format %{ "cmpl $op1, $op2" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11787 opcode(0x3B); /* Opcode 3B /r */
a61af66fc99e Initial load
duke
parents:
diff changeset
11788 ins_encode(REX_reg_mem(op1, op2), OpcP, reg_mem(op1, op2));
a61af66fc99e Initial load
duke
parents:
diff changeset
11789 ins_pipe(ialu_cr_reg_mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
11790 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11791
a61af66fc99e Initial load
duke
parents:
diff changeset
11792 instruct testI_reg(rFlagsReg cr, rRegI src, immI0 zero)
a61af66fc99e Initial load
duke
parents:
diff changeset
11793 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11794 match(Set cr (CmpI src zero));
a61af66fc99e Initial load
duke
parents:
diff changeset
11795
a61af66fc99e Initial load
duke
parents:
diff changeset
11796 format %{ "testl $src, $src" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11797 opcode(0x85);
a61af66fc99e Initial load
duke
parents:
diff changeset
11798 ins_encode(REX_reg_reg(src, src), OpcP, reg_reg(src, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11799 ins_pipe(ialu_cr_reg_imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
11800 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11801
a61af66fc99e Initial load
duke
parents:
diff changeset
11802 instruct testI_reg_imm(rFlagsReg cr, rRegI src, immI con, immI0 zero)
a61af66fc99e Initial load
duke
parents:
diff changeset
11803 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11804 match(Set cr (CmpI (AndI src con) zero));
a61af66fc99e Initial load
duke
parents:
diff changeset
11805
a61af66fc99e Initial load
duke
parents:
diff changeset
11806 format %{ "testl $src, $con" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11807 opcode(0xF7, 0x00);
a61af66fc99e Initial load
duke
parents:
diff changeset
11808 ins_encode(REX_reg(src), OpcP, reg_opc(src), Con32(con));
a61af66fc99e Initial load
duke
parents:
diff changeset
11809 ins_pipe(ialu_cr_reg_imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
11810 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11811
a61af66fc99e Initial load
duke
parents:
diff changeset
11812 instruct testI_reg_mem(rFlagsReg cr, rRegI src, memory mem, immI0 zero)
a61af66fc99e Initial load
duke
parents:
diff changeset
11813 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11814 match(Set cr (CmpI (AndI src (LoadI mem)) zero));
a61af66fc99e Initial load
duke
parents:
diff changeset
11815
a61af66fc99e Initial load
duke
parents:
diff changeset
11816 format %{ "testl $src, $mem" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11817 opcode(0x85);
a61af66fc99e Initial load
duke
parents:
diff changeset
11818 ins_encode(REX_reg_mem(src, mem), OpcP, reg_mem(src, mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
11819 ins_pipe(ialu_cr_reg_mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
11820 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11821
a61af66fc99e Initial load
duke
parents:
diff changeset
11822 // Unsigned compare Instructions; really, same as signed except they
a61af66fc99e Initial load
duke
parents:
diff changeset
11823 // produce an rFlagsRegU instead of rFlagsReg.
a61af66fc99e Initial load
duke
parents:
diff changeset
11824 instruct compU_rReg(rFlagsRegU cr, rRegI op1, rRegI op2)
a61af66fc99e Initial load
duke
parents:
diff changeset
11825 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11826 match(Set cr (CmpU op1 op2));
a61af66fc99e Initial load
duke
parents:
diff changeset
11827
a61af66fc99e Initial load
duke
parents:
diff changeset
11828 format %{ "cmpl $op1, $op2\t# unsigned" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11829 opcode(0x3B); /* Opcode 3B /r */
a61af66fc99e Initial load
duke
parents:
diff changeset
11830 ins_encode(REX_reg_reg(op1, op2), OpcP, reg_reg(op1, op2));
a61af66fc99e Initial load
duke
parents:
diff changeset
11831 ins_pipe(ialu_cr_reg_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
11832 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11833
a61af66fc99e Initial load
duke
parents:
diff changeset
11834 instruct compU_rReg_imm(rFlagsRegU cr, rRegI op1, immI op2)
a61af66fc99e Initial load
duke
parents:
diff changeset
11835 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11836 match(Set cr (CmpU op1 op2));
a61af66fc99e Initial load
duke
parents:
diff changeset
11837
a61af66fc99e Initial load
duke
parents:
diff changeset
11838 format %{ "cmpl $op1, $op2\t# unsigned" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11839 opcode(0x81,0x07); /* Opcode 81 /7 */
a61af66fc99e Initial load
duke
parents:
diff changeset
11840 ins_encode(OpcSErm(op1, op2), Con8or32(op2));
a61af66fc99e Initial load
duke
parents:
diff changeset
11841 ins_pipe(ialu_cr_reg_imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
11842 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11843
a61af66fc99e Initial load
duke
parents:
diff changeset
11844 instruct compU_rReg_mem(rFlagsRegU cr, rRegI op1, memory op2)
a61af66fc99e Initial load
duke
parents:
diff changeset
11845 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11846 match(Set cr (CmpU op1 (LoadI op2)));
a61af66fc99e Initial load
duke
parents:
diff changeset
11847
a61af66fc99e Initial load
duke
parents:
diff changeset
11848 ins_cost(500); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
11849 format %{ "cmpl $op1, $op2\t# unsigned" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11850 opcode(0x3B); /* Opcode 3B /r */
a61af66fc99e Initial load
duke
parents:
diff changeset
11851 ins_encode(REX_reg_mem(op1, op2), OpcP, reg_mem(op1, op2));
a61af66fc99e Initial load
duke
parents:
diff changeset
11852 ins_pipe(ialu_cr_reg_mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
11853 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11854
a61af66fc99e Initial load
duke
parents:
diff changeset
11855 // // // Cisc-spilled version of cmpU_rReg
a61af66fc99e Initial load
duke
parents:
diff changeset
11856 // //instruct compU_mem_rReg(rFlagsRegU cr, memory op1, rRegI op2)
a61af66fc99e Initial load
duke
parents:
diff changeset
11857 // //%{
a61af66fc99e Initial load
duke
parents:
diff changeset
11858 // // match(Set cr (CmpU (LoadI op1) op2));
a61af66fc99e Initial load
duke
parents:
diff changeset
11859 // //
a61af66fc99e Initial load
duke
parents:
diff changeset
11860 // // format %{ "CMPu $op1,$op2" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11861 // // ins_cost(500);
a61af66fc99e Initial load
duke
parents:
diff changeset
11862 // // opcode(0x39); /* Opcode 39 /r */
a61af66fc99e Initial load
duke
parents:
diff changeset
11863 // // ins_encode( OpcP, reg_mem( op1, op2) );
a61af66fc99e Initial load
duke
parents:
diff changeset
11864 // //%}
a61af66fc99e Initial load
duke
parents:
diff changeset
11865
a61af66fc99e Initial load
duke
parents:
diff changeset
11866 instruct testU_reg(rFlagsRegU cr, rRegI src, immI0 zero)
a61af66fc99e Initial load
duke
parents:
diff changeset
11867 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11868 match(Set cr (CmpU src zero));
a61af66fc99e Initial load
duke
parents:
diff changeset
11869
a61af66fc99e Initial load
duke
parents:
diff changeset
11870 format %{ "testl $src, $src\t# unsigned" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11871 opcode(0x85);
a61af66fc99e Initial load
duke
parents:
diff changeset
11872 ins_encode(REX_reg_reg(src, src), OpcP, reg_reg(src, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11873 ins_pipe(ialu_cr_reg_imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
11874 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11875
a61af66fc99e Initial load
duke
parents:
diff changeset
11876 instruct compP_rReg(rFlagsRegU cr, rRegP op1, rRegP op2)
a61af66fc99e Initial load
duke
parents:
diff changeset
11877 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11878 match(Set cr (CmpP op1 op2));
a61af66fc99e Initial load
duke
parents:
diff changeset
11879
a61af66fc99e Initial load
duke
parents:
diff changeset
11880 format %{ "cmpq $op1, $op2\t# ptr" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11881 opcode(0x3B); /* Opcode 3B /r */
a61af66fc99e Initial load
duke
parents:
diff changeset
11882 ins_encode(REX_reg_reg_wide(op1, op2), OpcP, reg_reg(op1, op2));
a61af66fc99e Initial load
duke
parents:
diff changeset
11883 ins_pipe(ialu_cr_reg_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
11884 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11885
a61af66fc99e Initial load
duke
parents:
diff changeset
11886 instruct compP_rReg_mem(rFlagsRegU cr, rRegP op1, memory op2)
a61af66fc99e Initial load
duke
parents:
diff changeset
11887 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11888 match(Set cr (CmpP op1 (LoadP op2)));
a61af66fc99e Initial load
duke
parents:
diff changeset
11889
a61af66fc99e Initial load
duke
parents:
diff changeset
11890 ins_cost(500); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
11891 format %{ "cmpq $op1, $op2\t# ptr" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11892 opcode(0x3B); /* Opcode 3B /r */
a61af66fc99e Initial load
duke
parents:
diff changeset
11893 ins_encode(REX_reg_mem_wide(op1, op2), OpcP, reg_mem(op1, op2));
a61af66fc99e Initial load
duke
parents:
diff changeset
11894 ins_pipe(ialu_cr_reg_mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
11895 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11896
a61af66fc99e Initial load
duke
parents:
diff changeset
11897 // // // Cisc-spilled version of cmpP_rReg
a61af66fc99e Initial load
duke
parents:
diff changeset
11898 // //instruct compP_mem_rReg(rFlagsRegU cr, memory op1, rRegP op2)
a61af66fc99e Initial load
duke
parents:
diff changeset
11899 // //%{
a61af66fc99e Initial load
duke
parents:
diff changeset
11900 // // match(Set cr (CmpP (LoadP op1) op2));
a61af66fc99e Initial load
duke
parents:
diff changeset
11901 // //
a61af66fc99e Initial load
duke
parents:
diff changeset
11902 // // format %{ "CMPu $op1,$op2" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11903 // // ins_cost(500);
a61af66fc99e Initial load
duke
parents:
diff changeset
11904 // // opcode(0x39); /* Opcode 39 /r */
a61af66fc99e Initial load
duke
parents:
diff changeset
11905 // // ins_encode( OpcP, reg_mem( op1, op2) );
a61af66fc99e Initial load
duke
parents:
diff changeset
11906 // //%}
a61af66fc99e Initial load
duke
parents:
diff changeset
11907
a61af66fc99e Initial load
duke
parents:
diff changeset
11908 // XXX this is generalized by compP_rReg_mem???
a61af66fc99e Initial load
duke
parents:
diff changeset
11909 // Compare raw pointer (used in out-of-heap check).
a61af66fc99e Initial load
duke
parents:
diff changeset
11910 // Only works because non-oop pointers must be raw pointers
a61af66fc99e Initial load
duke
parents:
diff changeset
11911 // and raw pointers have no anti-dependencies.
a61af66fc99e Initial load
duke
parents:
diff changeset
11912 instruct compP_mem_rReg(rFlagsRegU cr, rRegP op1, memory op2)
a61af66fc99e Initial load
duke
parents:
diff changeset
11913 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11914 predicate(!n->in(2)->in(2)->bottom_type()->isa_oop_ptr());
a61af66fc99e Initial load
duke
parents:
diff changeset
11915 match(Set cr (CmpP op1 (LoadP op2)));
a61af66fc99e Initial load
duke
parents:
diff changeset
11916
a61af66fc99e Initial load
duke
parents:
diff changeset
11917 format %{ "cmpq $op1, $op2\t# raw ptr" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11918 opcode(0x3B); /* Opcode 3B /r */
a61af66fc99e Initial load
duke
parents:
diff changeset
11919 ins_encode(REX_reg_mem_wide(op1, op2), OpcP, reg_mem(op1, op2));
a61af66fc99e Initial load
duke
parents:
diff changeset
11920 ins_pipe(ialu_cr_reg_mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
11921 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11922
a61af66fc99e Initial load
duke
parents:
diff changeset
11923 // This will generate a signed flags result. This should be OK since
a61af66fc99e Initial load
duke
parents:
diff changeset
11924 // any compare to a zero should be eq/neq.
a61af66fc99e Initial load
duke
parents:
diff changeset
11925 instruct testP_reg(rFlagsReg cr, rRegP src, immP0 zero)
a61af66fc99e Initial load
duke
parents:
diff changeset
11926 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
11927 match(Set cr (CmpP src zero));
a61af66fc99e Initial load
duke
parents:
diff changeset
11928
a61af66fc99e Initial load
duke
parents:
diff changeset
11929 format %{ "testq $src, $src\t# ptr" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11930 opcode(0x85);
a61af66fc99e Initial load
duke
parents:
diff changeset
11931 ins_encode(REX_reg_reg_wide(src, src), OpcP, reg_reg(src, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
11932 ins_pipe(ialu_cr_reg_imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
11933 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11934
a61af66fc99e Initial load
duke
parents:
diff changeset
11935 // This will generate a signed flags result. This should be OK since
a61af66fc99e Initial load
duke
parents:
diff changeset
11936 // any compare to a zero should be eq/neq.
642
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
11937 instruct testP_mem(rFlagsReg cr, memory op, immP0 zero)
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
11938 %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
11939 predicate(!UseCompressedOops || (Universe::narrow_oop_base() != NULL));
0
a61af66fc99e Initial load
duke
parents:
diff changeset
11940 match(Set cr (CmpP (LoadP op) zero));
a61af66fc99e Initial load
duke
parents:
diff changeset
11941
a61af66fc99e Initial load
duke
parents:
diff changeset
11942 ins_cost(500); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
11943 format %{ "testq $op, 0xffffffffffffffff\t# ptr" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11944 opcode(0xF7); /* Opcode F7 /0 */
a61af66fc99e Initial load
duke
parents:
diff changeset
11945 ins_encode(REX_mem_wide(op),
a61af66fc99e Initial load
duke
parents:
diff changeset
11946 OpcP, RM_opc_mem(0x00, op), Con_d32(0xFFFFFFFF));
a61af66fc99e Initial load
duke
parents:
diff changeset
11947 ins_pipe(ialu_cr_reg_imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
11948 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
11949
642
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
11950 instruct testP_mem_reg0(rFlagsReg cr, memory mem, immP0 zero)
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
11951 %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
11952 predicate(UseCompressedOops && (Universe::narrow_oop_base() == NULL));
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
11953 match(Set cr (CmpP (LoadP mem) zero));
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
11954
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
11955 format %{ "cmpq R12, $mem\t# ptr (R12_heapbase==0)" %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
11956 ins_encode %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
11957 __ cmpq(r12, $mem$$Address);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
11958 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
11959 ins_pipe(ialu_cr_reg_mem);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
11960 %}
164
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
11961
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
11962 instruct compN_rReg(rFlagsRegU cr, rRegN op1, rRegN op2)
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
11963 %{
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
11964 match(Set cr (CmpN op1 op2));
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
11965
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
11966 format %{ "cmpl $op1, $op2\t# compressed ptr" %}
642
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
11967 ins_encode %{ __ cmpl($op1$$Register, $op2$$Register); %}
164
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
11968 ins_pipe(ialu_cr_reg_reg);
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
11969 %}
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
11970
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
11971 instruct compN_rReg_mem(rFlagsRegU cr, rRegN src, memory mem)
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
11972 %{
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
11973 match(Set cr (CmpN src (LoadN mem)));
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
11974
642
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
11975 format %{ "cmpl $src, $mem\t# compressed ptr" %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
11976 ins_encode %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
11977 __ cmpl($src$$Register, $mem$$Address);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
11978 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
11979 ins_pipe(ialu_cr_reg_mem);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
11980 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
11981
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
11982 instruct compN_rReg_imm(rFlagsRegU cr, rRegN op1, immN op2) %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
11983 match(Set cr (CmpN op1 op2));
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
11984
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
11985 format %{ "cmpl $op1, $op2\t# compressed ptr" %}
164
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
11986 ins_encode %{
642
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
11987 __ cmp_narrow_oop($op1$$Register, (jobject)$op2$$constant);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
11988 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
11989 ins_pipe(ialu_cr_reg_imm);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
11990 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
11991
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
11992 instruct compN_mem_imm(rFlagsRegU cr, memory mem, immN src)
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
11993 %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
11994 match(Set cr (CmpN src (LoadN mem)));
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
11995
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
11996 format %{ "cmpl $mem, $src\t# compressed ptr" %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
11997 ins_encode %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
11998 __ cmp_narrow_oop($mem$$Address, (jobject)$src$$constant);
164
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
11999 %}
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
12000 ins_pipe(ialu_cr_reg_mem);
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
12001 %}
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
12002
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
12003 instruct testN_reg(rFlagsReg cr, rRegN src, immN0 zero) %{
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
12004 match(Set cr (CmpN src zero));
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
12005
164
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
12006 format %{ "testl $src, $src\t# compressed ptr" %}
113
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
12007 ins_encode %{ __ testl($src$$Register, $src$$Register); %}
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
12008 ins_pipe(ialu_cr_reg_imm);
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
12009 %}
ba764ed4b6f2 6420645: Create a vm that uses compressed oops for up to 32gb heapsizes
coleenp
parents: 71
diff changeset
12010
642
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
12011 instruct testN_mem(rFlagsReg cr, memory mem, immN0 zero)
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
12012 %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
12013 predicate(Universe::narrow_oop_base() != NULL);
164
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
12014 match(Set cr (CmpN (LoadN mem) zero));
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
12015
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
12016 ins_cost(500); // XXX
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
12017 format %{ "testl $mem, 0xffffffff\t# compressed ptr" %}
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
12018 ins_encode %{
642
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
12019 __ cmpl($mem$$Address, (int)0xFFFFFFFF);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
12020 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
12021 ins_pipe(ialu_cr_reg_mem);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
12022 %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
12023
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
12024 instruct testN_mem_reg0(rFlagsReg cr, memory mem, immN0 zero)
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
12025 %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
12026 predicate(Universe::narrow_oop_base() == NULL);
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
12027 match(Set cr (CmpN (LoadN mem) zero));
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
12028
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
12029 format %{ "cmpl R12, $mem\t# compressed ptr (R12_heapbase==0)" %}
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
12030 ins_encode %{
660978a2a31a 6791178: Specialize for zero as the compressed oop vm heap base
kvn
parents: 624
diff changeset
12031 __ cmpl(r12, $mem$$Address);
164
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
12032 %}
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
12033 ins_pipe(ialu_cr_reg_mem);
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
12034 %}
c436414a719e 6703890: Compressed Oops: add LoadNKlass node to generate narrow oops (32-bits) compare instructions
kvn
parents: 163
diff changeset
12035
0
a61af66fc99e Initial load
duke
parents:
diff changeset
12036 // Yanked all unsigned pointer compare operations.
a61af66fc99e Initial load
duke
parents:
diff changeset
12037 // Pointer compares are done with CmpP which is already unsigned.
a61af66fc99e Initial load
duke
parents:
diff changeset
12038
a61af66fc99e Initial load
duke
parents:
diff changeset
12039 instruct compL_rReg(rFlagsReg cr, rRegL op1, rRegL op2)
a61af66fc99e Initial load
duke
parents:
diff changeset
12040 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
12041 match(Set cr (CmpL op1 op2));
a61af66fc99e Initial load
duke
parents:
diff changeset
12042
a61af66fc99e Initial load
duke
parents:
diff changeset
12043 format %{ "cmpq $op1, $op2" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12044 opcode(0x3B); /* Opcode 3B /r */
a61af66fc99e Initial load
duke
parents:
diff changeset
12045 ins_encode(REX_reg_reg_wide(op1, op2), OpcP, reg_reg(op1, op2));
a61af66fc99e Initial load
duke
parents:
diff changeset
12046 ins_pipe(ialu_cr_reg_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
12047 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12048
a61af66fc99e Initial load
duke
parents:
diff changeset
12049 instruct compL_rReg_imm(rFlagsReg cr, rRegL op1, immL32 op2)
a61af66fc99e Initial load
duke
parents:
diff changeset
12050 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
12051 match(Set cr (CmpL op1 op2));
a61af66fc99e Initial load
duke
parents:
diff changeset
12052
a61af66fc99e Initial load
duke
parents:
diff changeset
12053 format %{ "cmpq $op1, $op2" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12054 opcode(0x81, 0x07); /* Opcode 81 /7 */
a61af66fc99e Initial load
duke
parents:
diff changeset
12055 ins_encode(OpcSErm_wide(op1, op2), Con8or32(op2));
a61af66fc99e Initial load
duke
parents:
diff changeset
12056 ins_pipe(ialu_cr_reg_imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
12057 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12058
a61af66fc99e Initial load
duke
parents:
diff changeset
12059 instruct compL_rReg_mem(rFlagsReg cr, rRegL op1, memory op2)
a61af66fc99e Initial load
duke
parents:
diff changeset
12060 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
12061 match(Set cr (CmpL op1 (LoadL op2)));
a61af66fc99e Initial load
duke
parents:
diff changeset
12062
a61af66fc99e Initial load
duke
parents:
diff changeset
12063 format %{ "cmpq $op1, $op2" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12064 opcode(0x3B); /* Opcode 3B /r */
a61af66fc99e Initial load
duke
parents:
diff changeset
12065 ins_encode(REX_reg_mem_wide(op1, op2), OpcP, reg_mem(op1, op2));
a61af66fc99e Initial load
duke
parents:
diff changeset
12066 ins_pipe(ialu_cr_reg_mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
12067 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12068
a61af66fc99e Initial load
duke
parents:
diff changeset
12069 instruct testL_reg(rFlagsReg cr, rRegL src, immL0 zero)
a61af66fc99e Initial load
duke
parents:
diff changeset
12070 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
12071 match(Set cr (CmpL src zero));
a61af66fc99e Initial load
duke
parents:
diff changeset
12072
a61af66fc99e Initial load
duke
parents:
diff changeset
12073 format %{ "testq $src, $src" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12074 opcode(0x85);
a61af66fc99e Initial load
duke
parents:
diff changeset
12075 ins_encode(REX_reg_reg_wide(src, src), OpcP, reg_reg(src, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
12076 ins_pipe(ialu_cr_reg_imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
12077 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12078
a61af66fc99e Initial load
duke
parents:
diff changeset
12079 instruct testL_reg_imm(rFlagsReg cr, rRegL src, immL32 con, immL0 zero)
a61af66fc99e Initial load
duke
parents:
diff changeset
12080 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
12081 match(Set cr (CmpL (AndL src con) zero));
a61af66fc99e Initial load
duke
parents:
diff changeset
12082
a61af66fc99e Initial load
duke
parents:
diff changeset
12083 format %{ "testq $src, $con\t# long" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12084 opcode(0xF7, 0x00);
a61af66fc99e Initial load
duke
parents:
diff changeset
12085 ins_encode(REX_reg_wide(src), OpcP, reg_opc(src), Con32(con));
a61af66fc99e Initial load
duke
parents:
diff changeset
12086 ins_pipe(ialu_cr_reg_imm);
a61af66fc99e Initial load
duke
parents:
diff changeset
12087 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12088
a61af66fc99e Initial load
duke
parents:
diff changeset
12089 instruct testL_reg_mem(rFlagsReg cr, rRegL src, memory mem, immL0 zero)
a61af66fc99e Initial load
duke
parents:
diff changeset
12090 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
12091 match(Set cr (CmpL (AndL src (LoadL mem)) zero));
a61af66fc99e Initial load
duke
parents:
diff changeset
12092
a61af66fc99e Initial load
duke
parents:
diff changeset
12093 format %{ "testq $src, $mem" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12094 opcode(0x85);
a61af66fc99e Initial load
duke
parents:
diff changeset
12095 ins_encode(REX_reg_mem_wide(src, mem), OpcP, reg_mem(src, mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
12096 ins_pipe(ialu_cr_reg_mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
12097 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12098
a61af66fc99e Initial load
duke
parents:
diff changeset
12099 // Manifest a CmpL result in an integer register. Very painful.
a61af66fc99e Initial load
duke
parents:
diff changeset
12100 // This is the test to avoid.
a61af66fc99e Initial load
duke
parents:
diff changeset
12101 instruct cmpL3_reg_reg(rRegI dst, rRegL src1, rRegL src2, rFlagsReg flags)
a61af66fc99e Initial load
duke
parents:
diff changeset
12102 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
12103 match(Set dst (CmpL3 src1 src2));
a61af66fc99e Initial load
duke
parents:
diff changeset
12104 effect(KILL flags);
a61af66fc99e Initial load
duke
parents:
diff changeset
12105
a61af66fc99e Initial load
duke
parents:
diff changeset
12106 ins_cost(275); // XXX
a61af66fc99e Initial load
duke
parents:
diff changeset
12107 format %{ "cmpq $src1, $src2\t# CmpL3\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
12108 "movl $dst, -1\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
12109 "jl,s done\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
12110 "setne $dst\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
12111 "movzbl $dst, $dst\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
12112 "done:" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12113 ins_encode(cmpl3_flag(src1, src2, dst));
a61af66fc99e Initial load
duke
parents:
diff changeset
12114 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
12115 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12116
a61af66fc99e Initial load
duke
parents:
diff changeset
12117 //----------Max and Min--------------------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
12118 // Min Instructions
a61af66fc99e Initial load
duke
parents:
diff changeset
12119
a61af66fc99e Initial load
duke
parents:
diff changeset
12120 instruct cmovI_reg_g(rRegI dst, rRegI src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
12121 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
12122 effect(USE_DEF dst, USE src, USE cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
12123
a61af66fc99e Initial load
duke
parents:
diff changeset
12124 format %{ "cmovlgt $dst, $src\t# min" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12125 opcode(0x0F, 0x4F);
a61af66fc99e Initial load
duke
parents:
diff changeset
12126 ins_encode(REX_reg_reg(dst, src), OpcP, OpcS, reg_reg(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
12127 ins_pipe(pipe_cmov_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
12128 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12129
a61af66fc99e Initial load
duke
parents:
diff changeset
12130
a61af66fc99e Initial load
duke
parents:
diff changeset
12131 instruct minI_rReg(rRegI dst, rRegI src)
a61af66fc99e Initial load
duke
parents:
diff changeset
12132 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
12133 match(Set dst (MinI dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
12134
a61af66fc99e Initial load
duke
parents:
diff changeset
12135 ins_cost(200);
a61af66fc99e Initial load
duke
parents:
diff changeset
12136 expand %{
a61af66fc99e Initial load
duke
parents:
diff changeset
12137 rFlagsReg cr;
a61af66fc99e Initial load
duke
parents:
diff changeset
12138 compI_rReg(cr, dst, src);
a61af66fc99e Initial load
duke
parents:
diff changeset
12139 cmovI_reg_g(dst, src, cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
12140 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12141 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12142
a61af66fc99e Initial load
duke
parents:
diff changeset
12143 instruct cmovI_reg_l(rRegI dst, rRegI src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
12144 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
12145 effect(USE_DEF dst, USE src, USE cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
12146
a61af66fc99e Initial load
duke
parents:
diff changeset
12147 format %{ "cmovllt $dst, $src\t# max" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12148 opcode(0x0F, 0x4C);
a61af66fc99e Initial load
duke
parents:
diff changeset
12149 ins_encode(REX_reg_reg(dst, src), OpcP, OpcS, reg_reg(dst, src));
a61af66fc99e Initial load
duke
parents:
diff changeset
12150 ins_pipe(pipe_cmov_reg);
a61af66fc99e Initial load
duke
parents:
diff changeset
12151 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12152
a61af66fc99e Initial load
duke
parents:
diff changeset
12153
a61af66fc99e Initial load
duke
parents:
diff changeset
12154 instruct maxI_rReg(rRegI dst, rRegI src)
a61af66fc99e Initial load
duke
parents:
diff changeset
12155 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
12156 match(Set dst (MaxI dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
12157
a61af66fc99e Initial load
duke
parents:
diff changeset
12158 ins_cost(200);
a61af66fc99e Initial load
duke
parents:
diff changeset
12159 expand %{
a61af66fc99e Initial load
duke
parents:
diff changeset
12160 rFlagsReg cr;
a61af66fc99e Initial load
duke
parents:
diff changeset
12161 compI_rReg(cr, dst, src);
a61af66fc99e Initial load
duke
parents:
diff changeset
12162 cmovI_reg_l(dst, src, cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
12163 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12164 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12165
a61af66fc99e Initial load
duke
parents:
diff changeset
12166 // ============================================================================
a61af66fc99e Initial load
duke
parents:
diff changeset
12167 // Branch Instructions
a61af66fc99e Initial load
duke
parents:
diff changeset
12168
a61af66fc99e Initial load
duke
parents:
diff changeset
12169 // Jump Direct - Label defines a relative address from JMP+1
a61af66fc99e Initial load
duke
parents:
diff changeset
12170 instruct jmpDir(label labl)
a61af66fc99e Initial load
duke
parents:
diff changeset
12171 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
12172 match(Goto);
a61af66fc99e Initial load
duke
parents:
diff changeset
12173 effect(USE labl);
a61af66fc99e Initial load
duke
parents:
diff changeset
12174
a61af66fc99e Initial load
duke
parents:
diff changeset
12175 ins_cost(300);
a61af66fc99e Initial load
duke
parents:
diff changeset
12176 format %{ "jmp $labl" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12177 size(5);
a61af66fc99e Initial load
duke
parents:
diff changeset
12178 opcode(0xE9);
a61af66fc99e Initial load
duke
parents:
diff changeset
12179 ins_encode(OpcP, Lbl(labl));
a61af66fc99e Initial load
duke
parents:
diff changeset
12180 ins_pipe(pipe_jmp);
a61af66fc99e Initial load
duke
parents:
diff changeset
12181 ins_pc_relative(1);
a61af66fc99e Initial load
duke
parents:
diff changeset
12182 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12183
a61af66fc99e Initial load
duke
parents:
diff changeset
12184 // Jump Direct Conditional - Label defines a relative address from Jcc+1
a61af66fc99e Initial load
duke
parents:
diff changeset
12185 instruct jmpCon(cmpOp cop, rFlagsReg cr, label labl)
a61af66fc99e Initial load
duke
parents:
diff changeset
12186 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
12187 match(If cop cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
12188 effect(USE labl);
a61af66fc99e Initial load
duke
parents:
diff changeset
12189
a61af66fc99e Initial load
duke
parents:
diff changeset
12190 ins_cost(300);
a61af66fc99e Initial load
duke
parents:
diff changeset
12191 format %{ "j$cop $labl" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12192 size(6);
a61af66fc99e Initial load
duke
parents:
diff changeset
12193 opcode(0x0F, 0x80);
a61af66fc99e Initial load
duke
parents:
diff changeset
12194 ins_encode(Jcc(cop, labl));
a61af66fc99e Initial load
duke
parents:
diff changeset
12195 ins_pipe(pipe_jcc);
a61af66fc99e Initial load
duke
parents:
diff changeset
12196 ins_pc_relative(1);
a61af66fc99e Initial load
duke
parents:
diff changeset
12197 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12198
a61af66fc99e Initial load
duke
parents:
diff changeset
12199 // Jump Direct Conditional - Label defines a relative address from Jcc+1
a61af66fc99e Initial load
duke
parents:
diff changeset
12200 instruct jmpLoopEnd(cmpOp cop, rFlagsReg cr, label labl)
a61af66fc99e Initial load
duke
parents:
diff changeset
12201 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
12202 match(CountedLoopEnd cop cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
12203 effect(USE labl);
a61af66fc99e Initial load
duke
parents:
diff changeset
12204
a61af66fc99e Initial load
duke
parents:
diff changeset
12205 ins_cost(300);
a61af66fc99e Initial load
duke
parents:
diff changeset
12206 format %{ "j$cop $labl\t# loop end" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12207 size(6);
a61af66fc99e Initial load
duke
parents:
diff changeset
12208 opcode(0x0F, 0x80);
a61af66fc99e Initial load
duke
parents:
diff changeset
12209 ins_encode(Jcc(cop, labl));
a61af66fc99e Initial load
duke
parents:
diff changeset
12210 ins_pipe(pipe_jcc);
a61af66fc99e Initial load
duke
parents:
diff changeset
12211 ins_pc_relative(1);
a61af66fc99e Initial load
duke
parents:
diff changeset
12212 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12213
a61af66fc99e Initial load
duke
parents:
diff changeset
12214 // Jump Direct Conditional - Label defines a relative address from Jcc+1
415
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12215 instruct jmpLoopEndU(cmpOpU cop, rFlagsRegU cmp, label labl) %{
0
a61af66fc99e Initial load
duke
parents:
diff changeset
12216 match(CountedLoopEnd cop cmp);
a61af66fc99e Initial load
duke
parents:
diff changeset
12217 effect(USE labl);
a61af66fc99e Initial load
duke
parents:
diff changeset
12218
a61af66fc99e Initial load
duke
parents:
diff changeset
12219 ins_cost(300);
a61af66fc99e Initial load
duke
parents:
diff changeset
12220 format %{ "j$cop,u $labl\t# loop end" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12221 size(6);
a61af66fc99e Initial load
duke
parents:
diff changeset
12222 opcode(0x0F, 0x80);
a61af66fc99e Initial load
duke
parents:
diff changeset
12223 ins_encode(Jcc(cop, labl));
a61af66fc99e Initial load
duke
parents:
diff changeset
12224 ins_pipe(pipe_jcc);
a61af66fc99e Initial load
duke
parents:
diff changeset
12225 ins_pc_relative(1);
a61af66fc99e Initial load
duke
parents:
diff changeset
12226 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12227
415
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12228 instruct jmpLoopEndUCF(cmpOpUCF cop, rFlagsRegUCF cmp, label labl) %{
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12229 match(CountedLoopEnd cop cmp);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12230 effect(USE labl);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12231
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12232 ins_cost(200);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12233 format %{ "j$cop,u $labl\t# loop end" %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12234 size(6);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12235 opcode(0x0F, 0x80);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12236 ins_encode(Jcc(cop, labl));
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12237 ins_pipe(pipe_jcc);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12238 ins_pc_relative(1);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12239 %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12240
0
a61af66fc99e Initial load
duke
parents:
diff changeset
12241 // Jump Direct Conditional - using unsigned comparison
415
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12242 instruct jmpConU(cmpOpU cop, rFlagsRegU cmp, label labl) %{
0
a61af66fc99e Initial load
duke
parents:
diff changeset
12243 match(If cop cmp);
a61af66fc99e Initial load
duke
parents:
diff changeset
12244 effect(USE labl);
a61af66fc99e Initial load
duke
parents:
diff changeset
12245
a61af66fc99e Initial load
duke
parents:
diff changeset
12246 ins_cost(300);
415
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12247 format %{ "j$cop,u $labl" %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12248 size(6);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12249 opcode(0x0F, 0x80);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12250 ins_encode(Jcc(cop, labl));
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12251 ins_pipe(pipe_jcc);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12252 ins_pc_relative(1);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12253 %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12254
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12255 instruct jmpConUCF(cmpOpUCF cop, rFlagsRegUCF cmp, label labl) %{
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12256 match(If cop cmp);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12257 effect(USE labl);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12258
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12259 ins_cost(200);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12260 format %{ "j$cop,u $labl" %}
0
a61af66fc99e Initial load
duke
parents:
diff changeset
12261 size(6);
a61af66fc99e Initial load
duke
parents:
diff changeset
12262 opcode(0x0F, 0x80);
a61af66fc99e Initial load
duke
parents:
diff changeset
12263 ins_encode(Jcc(cop, labl));
a61af66fc99e Initial load
duke
parents:
diff changeset
12264 ins_pipe(pipe_jcc);
a61af66fc99e Initial load
duke
parents:
diff changeset
12265 ins_pc_relative(1);
a61af66fc99e Initial load
duke
parents:
diff changeset
12266 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12267
415
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12268 instruct jmpConUCF2(cmpOpUCF2 cop, rFlagsRegUCF cmp, label labl) %{
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12269 match(If cop cmp);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12270 effect(USE labl);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12271
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12272 ins_cost(200);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12273 format %{ $$template
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12274 if ($cop$$cmpcode == Assembler::notEqual) {
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12275 $$emit$$"jp,u $labl\n\t"
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12276 $$emit$$"j$cop,u $labl"
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12277 } else {
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12278 $$emit$$"jp,u done\n\t"
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12279 $$emit$$"j$cop,u $labl\n\t"
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12280 $$emit$$"done:"
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12281 }
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12282 %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12283 size(12);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12284 opcode(0x0F, 0x80);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12285 ins_encode %{
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12286 Label* l = $labl$$label;
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12287 $$$emit8$primary;
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12288 emit_cc(cbuf, $secondary, Assembler::parity);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12289 int parity_disp = -1;
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12290 if ($cop$$cmpcode == Assembler::notEqual) {
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12291 // the two jumps 6 bytes apart so the jump distances are too
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12292 parity_disp = l ? (l->loc_pos() - (cbuf.code_size() + 4)) : 0;
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12293 } else if ($cop$$cmpcode == Assembler::equal) {
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12294 parity_disp = 6;
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12295 } else {
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12296 ShouldNotReachHere();
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12297 }
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12298 emit_d32(cbuf, parity_disp);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12299 $$$emit8$primary;
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12300 emit_cc(cbuf, $secondary, $cop$$cmpcode);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12301 int disp = l ? (l->loc_pos() - (cbuf.code_size() + 4)) : 0;
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12302 emit_d32(cbuf, disp);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12303 %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12304 ins_pipe(pipe_jcc);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12305 ins_pc_relative(1);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12306 %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12307
0
a61af66fc99e Initial load
duke
parents:
diff changeset
12308 // ============================================================================
a61af66fc99e Initial load
duke
parents:
diff changeset
12309 // The 2nd slow-half of a subtype check. Scan the subklass's 2ndary
a61af66fc99e Initial load
duke
parents:
diff changeset
12310 // superklass array for an instance of the superklass. Set a hidden
a61af66fc99e Initial load
duke
parents:
diff changeset
12311 // internal cache on a hit (cache is checked with exposed code in
a61af66fc99e Initial load
duke
parents:
diff changeset
12312 // gen_subtype_check()). Return NZ for a miss or zero for a hit. The
a61af66fc99e Initial load
duke
parents:
diff changeset
12313 // encoding ALSO sets flags.
a61af66fc99e Initial load
duke
parents:
diff changeset
12314
a61af66fc99e Initial load
duke
parents:
diff changeset
12315 instruct partialSubtypeCheck(rdi_RegP result,
a61af66fc99e Initial load
duke
parents:
diff changeset
12316 rsi_RegP sub, rax_RegP super, rcx_RegI rcx,
a61af66fc99e Initial load
duke
parents:
diff changeset
12317 rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
12318 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
12319 match(Set result (PartialSubtypeCheck sub super));
a61af66fc99e Initial load
duke
parents:
diff changeset
12320 effect(KILL rcx, KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
12321
a61af66fc99e Initial load
duke
parents:
diff changeset
12322 ins_cost(1100); // slightly larger than the next version
644
c517646eef23 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 643
diff changeset
12323 format %{ "movq rdi, [$sub + (sizeof(oopDesc) + Klass::secondary_supers_offset_in_bytes())]\n\t"
0
a61af66fc99e Initial load
duke
parents:
diff changeset
12324 "movl rcx, [rdi + arrayOopDesc::length_offset_in_bytes()]\t# length to scan\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
12325 "addq rdi, arrayOopDex::base_offset_in_bytes(T_OBJECT)\t# Skip to start of data; set NZ in case count is zero\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
12326 "repne scasq\t# Scan *rdi++ for a match with rax while rcx--\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
12327 "jne,s miss\t\t# Missed: rdi not-zero\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
12328 "movq [$sub + (sizeof(oopDesc) + Klass::secondary_super_cache_offset_in_bytes())], $super\t# Hit: update cache\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
12329 "xorq $result, $result\t\t Hit: rdi zero\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
12330 "miss:\t" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12331
a61af66fc99e Initial load
duke
parents:
diff changeset
12332 opcode(0x1); // Force a XOR of RDI
a61af66fc99e Initial load
duke
parents:
diff changeset
12333 ins_encode(enc_PartialSubtypeCheck());
a61af66fc99e Initial load
duke
parents:
diff changeset
12334 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
12335 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12336
a61af66fc99e Initial load
duke
parents:
diff changeset
12337 instruct partialSubtypeCheck_vs_Zero(rFlagsReg cr,
a61af66fc99e Initial load
duke
parents:
diff changeset
12338 rsi_RegP sub, rax_RegP super, rcx_RegI rcx,
a61af66fc99e Initial load
duke
parents:
diff changeset
12339 immP0 zero,
a61af66fc99e Initial load
duke
parents:
diff changeset
12340 rdi_RegP result)
a61af66fc99e Initial load
duke
parents:
diff changeset
12341 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
12342 match(Set cr (CmpP (PartialSubtypeCheck sub super) zero));
a61af66fc99e Initial load
duke
parents:
diff changeset
12343 effect(KILL rcx, KILL result);
a61af66fc99e Initial load
duke
parents:
diff changeset
12344
a61af66fc99e Initial load
duke
parents:
diff changeset
12345 ins_cost(1000);
644
c517646eef23 6813212: factor duplicated assembly code for general subclass check (for 6655638)
jrose
parents: 643
diff changeset
12346 format %{ "movq rdi, [$sub + (sizeof(oopDesc) + Klass::secondary_supers_offset_in_bytes())]\n\t"
0
a61af66fc99e Initial load
duke
parents:
diff changeset
12347 "movl rcx, [rdi + arrayOopDesc::length_offset_in_bytes()]\t# length to scan\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
12348 "addq rdi, arrayOopDex::base_offset_in_bytes(T_OBJECT)\t# Skip to start of data; set NZ in case count is zero\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
12349 "repne scasq\t# Scan *rdi++ for a match with rax while cx-- != 0\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
12350 "jne,s miss\t\t# Missed: flags nz\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
12351 "movq [$sub + (sizeof(oopDesc) + Klass::secondary_super_cache_offset_in_bytes())], $super\t# Hit: update cache\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
12352 "miss:\t" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12353
a61af66fc99e Initial load
duke
parents:
diff changeset
12354 opcode(0x0); // No need to XOR RDI
a61af66fc99e Initial load
duke
parents:
diff changeset
12355 ins_encode(enc_PartialSubtypeCheck());
a61af66fc99e Initial load
duke
parents:
diff changeset
12356 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
12357 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12358
a61af66fc99e Initial load
duke
parents:
diff changeset
12359 // ============================================================================
a61af66fc99e Initial load
duke
parents:
diff changeset
12360 // Branch Instructions -- short offset versions
a61af66fc99e Initial load
duke
parents:
diff changeset
12361 //
a61af66fc99e Initial load
duke
parents:
diff changeset
12362 // These instructions are used to replace jumps of a long offset (the default
a61af66fc99e Initial load
duke
parents:
diff changeset
12363 // match) with jumps of a shorter offset. These instructions are all tagged
a61af66fc99e Initial load
duke
parents:
diff changeset
12364 // with the ins_short_branch attribute, which causes the ADLC to suppress the
a61af66fc99e Initial load
duke
parents:
diff changeset
12365 // match rules in general matching. Instead, the ADLC generates a conversion
a61af66fc99e Initial load
duke
parents:
diff changeset
12366 // method in the MachNode which can be used to do in-place replacement of the
a61af66fc99e Initial load
duke
parents:
diff changeset
12367 // long variant with the shorter variant. The compiler will determine if a
a61af66fc99e Initial load
duke
parents:
diff changeset
12368 // branch can be taken by the is_short_branch_offset() predicate in the machine
a61af66fc99e Initial load
duke
parents:
diff changeset
12369 // specific code section of the file.
a61af66fc99e Initial load
duke
parents:
diff changeset
12370
a61af66fc99e Initial load
duke
parents:
diff changeset
12371 // Jump Direct - Label defines a relative address from JMP+1
415
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12372 instruct jmpDir_short(label labl) %{
0
a61af66fc99e Initial load
duke
parents:
diff changeset
12373 match(Goto);
a61af66fc99e Initial load
duke
parents:
diff changeset
12374 effect(USE labl);
a61af66fc99e Initial load
duke
parents:
diff changeset
12375
a61af66fc99e Initial load
duke
parents:
diff changeset
12376 ins_cost(300);
a61af66fc99e Initial load
duke
parents:
diff changeset
12377 format %{ "jmp,s $labl" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12378 size(2);
a61af66fc99e Initial load
duke
parents:
diff changeset
12379 opcode(0xEB);
a61af66fc99e Initial load
duke
parents:
diff changeset
12380 ins_encode(OpcP, LblShort(labl));
a61af66fc99e Initial load
duke
parents:
diff changeset
12381 ins_pipe(pipe_jmp);
a61af66fc99e Initial load
duke
parents:
diff changeset
12382 ins_pc_relative(1);
a61af66fc99e Initial load
duke
parents:
diff changeset
12383 ins_short_branch(1);
a61af66fc99e Initial load
duke
parents:
diff changeset
12384 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12385
a61af66fc99e Initial load
duke
parents:
diff changeset
12386 // Jump Direct Conditional - Label defines a relative address from Jcc+1
415
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12387 instruct jmpCon_short(cmpOp cop, rFlagsReg cr, label labl) %{
0
a61af66fc99e Initial load
duke
parents:
diff changeset
12388 match(If cop cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
12389 effect(USE labl);
a61af66fc99e Initial load
duke
parents:
diff changeset
12390
a61af66fc99e Initial load
duke
parents:
diff changeset
12391 ins_cost(300);
a61af66fc99e Initial load
duke
parents:
diff changeset
12392 format %{ "j$cop,s $labl" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12393 size(2);
a61af66fc99e Initial load
duke
parents:
diff changeset
12394 opcode(0x70);
a61af66fc99e Initial load
duke
parents:
diff changeset
12395 ins_encode(JccShort(cop, labl));
a61af66fc99e Initial load
duke
parents:
diff changeset
12396 ins_pipe(pipe_jcc);
a61af66fc99e Initial load
duke
parents:
diff changeset
12397 ins_pc_relative(1);
a61af66fc99e Initial load
duke
parents:
diff changeset
12398 ins_short_branch(1);
a61af66fc99e Initial load
duke
parents:
diff changeset
12399 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12400
a61af66fc99e Initial load
duke
parents:
diff changeset
12401 // Jump Direct Conditional - Label defines a relative address from Jcc+1
415
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12402 instruct jmpLoopEnd_short(cmpOp cop, rFlagsReg cr, label labl) %{
0
a61af66fc99e Initial load
duke
parents:
diff changeset
12403 match(CountedLoopEnd cop cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
12404 effect(USE labl);
a61af66fc99e Initial load
duke
parents:
diff changeset
12405
a61af66fc99e Initial load
duke
parents:
diff changeset
12406 ins_cost(300);
415
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12407 format %{ "j$cop,s $labl\t# loop end" %}
0
a61af66fc99e Initial load
duke
parents:
diff changeset
12408 size(2);
a61af66fc99e Initial load
duke
parents:
diff changeset
12409 opcode(0x70);
a61af66fc99e Initial load
duke
parents:
diff changeset
12410 ins_encode(JccShort(cop, labl));
a61af66fc99e Initial load
duke
parents:
diff changeset
12411 ins_pipe(pipe_jcc);
a61af66fc99e Initial load
duke
parents:
diff changeset
12412 ins_pc_relative(1);
a61af66fc99e Initial load
duke
parents:
diff changeset
12413 ins_short_branch(1);
a61af66fc99e Initial load
duke
parents:
diff changeset
12414 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12415
a61af66fc99e Initial load
duke
parents:
diff changeset
12416 // Jump Direct Conditional - Label defines a relative address from Jcc+1
415
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12417 instruct jmpLoopEndU_short(cmpOpU cop, rFlagsRegU cmp, label labl) %{
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12418 match(CountedLoopEnd cop cmp);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12419 effect(USE labl);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12420
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12421 ins_cost(300);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12422 format %{ "j$cop,us $labl\t# loop end" %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12423 size(2);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12424 opcode(0x70);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12425 ins_encode(JccShort(cop, labl));
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12426 ins_pipe(pipe_jcc);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12427 ins_pc_relative(1);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12428 ins_short_branch(1);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12429 %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12430
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12431 instruct jmpLoopEndUCF_short(cmpOpUCF cop, rFlagsRegUCF cmp, label labl) %{
0
a61af66fc99e Initial load
duke
parents:
diff changeset
12432 match(CountedLoopEnd cop cmp);
a61af66fc99e Initial load
duke
parents:
diff changeset
12433 effect(USE labl);
a61af66fc99e Initial load
duke
parents:
diff changeset
12434
a61af66fc99e Initial load
duke
parents:
diff changeset
12435 ins_cost(300);
415
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12436 format %{ "j$cop,us $labl\t# loop end" %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12437 size(2);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12438 opcode(0x70);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12439 ins_encode(JccShort(cop, labl));
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12440 ins_pipe(pipe_jcc);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12441 ins_pc_relative(1);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12442 ins_short_branch(1);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12443 %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12444
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12445 // Jump Direct Conditional - using unsigned comparison
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12446 instruct jmpConU_short(cmpOpU cop, rFlagsRegU cmp, label labl) %{
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12447 match(If cop cmp);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12448 effect(USE labl);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12449
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12450 ins_cost(300);
0
a61af66fc99e Initial load
duke
parents:
diff changeset
12451 format %{ "j$cop,us $labl" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12452 size(2);
a61af66fc99e Initial load
duke
parents:
diff changeset
12453 opcode(0x70);
a61af66fc99e Initial load
duke
parents:
diff changeset
12454 ins_encode(JccShort(cop, labl));
a61af66fc99e Initial load
duke
parents:
diff changeset
12455 ins_pipe(pipe_jcc);
a61af66fc99e Initial load
duke
parents:
diff changeset
12456 ins_pc_relative(1);
a61af66fc99e Initial load
duke
parents:
diff changeset
12457 ins_short_branch(1);
a61af66fc99e Initial load
duke
parents:
diff changeset
12458 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12459
415
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12460 instruct jmpConUCF_short(cmpOpUCF cop, rFlagsRegUCF cmp, label labl) %{
0
a61af66fc99e Initial load
duke
parents:
diff changeset
12461 match(If cop cmp);
a61af66fc99e Initial load
duke
parents:
diff changeset
12462 effect(USE labl);
a61af66fc99e Initial load
duke
parents:
diff changeset
12463
a61af66fc99e Initial load
duke
parents:
diff changeset
12464 ins_cost(300);
a61af66fc99e Initial load
duke
parents:
diff changeset
12465 format %{ "j$cop,us $labl" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12466 size(2);
a61af66fc99e Initial load
duke
parents:
diff changeset
12467 opcode(0x70);
a61af66fc99e Initial load
duke
parents:
diff changeset
12468 ins_encode(JccShort(cop, labl));
a61af66fc99e Initial load
duke
parents:
diff changeset
12469 ins_pipe(pipe_jcc);
a61af66fc99e Initial load
duke
parents:
diff changeset
12470 ins_pc_relative(1);
a61af66fc99e Initial load
duke
parents:
diff changeset
12471 ins_short_branch(1);
a61af66fc99e Initial load
duke
parents:
diff changeset
12472 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12473
415
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12474 instruct jmpConUCF2_short(cmpOpUCF2 cop, rFlagsRegUCF cmp, label labl) %{
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12475 match(If cop cmp);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12476 effect(USE labl);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12477
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12478 ins_cost(300);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12479 format %{ $$template
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12480 if ($cop$$cmpcode == Assembler::notEqual) {
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12481 $$emit$$"jp,u,s $labl\n\t"
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12482 $$emit$$"j$cop,u,s $labl"
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12483 } else {
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12484 $$emit$$"jp,u,s done\n\t"
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12485 $$emit$$"j$cop,u,s $labl\n\t"
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12486 $$emit$$"done:"
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12487 }
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12488 %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12489 size(4);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12490 opcode(0x70);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12491 ins_encode %{
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12492 Label* l = $labl$$label;
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12493 emit_cc(cbuf, $primary, Assembler::parity);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12494 int parity_disp = -1;
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12495 if ($cop$$cmpcode == Assembler::notEqual) {
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12496 parity_disp = l ? (l->loc_pos() - (cbuf.code_size() + 1)) : 0;
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12497 } else if ($cop$$cmpcode == Assembler::equal) {
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12498 parity_disp = 2;
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12499 } else {
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12500 ShouldNotReachHere();
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12501 }
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12502 emit_d8(cbuf, parity_disp);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12503 emit_cc(cbuf, $primary, $cop$$cmpcode);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12504 int disp = l ? (l->loc_pos() - (cbuf.code_size() + 1)) : 0;
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12505 emit_d8(cbuf, disp);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12506 assert(-128 <= disp && disp <= 127, "Displacement too large for short jmp");
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12507 assert(-128 <= parity_disp && parity_disp <= 127, "Displacement too large for short jmp");
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12508 %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12509 ins_pipe(pipe_jcc);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12510 ins_pc_relative(1);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12511 ins_short_branch(1);
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12512 %}
4d9884b01ba6 6754519: don't emit flag fixup for NaN when condition being tested doesn't need it
never
parents: 403
diff changeset
12513
0
a61af66fc99e Initial load
duke
parents:
diff changeset
12514 // ============================================================================
a61af66fc99e Initial load
duke
parents:
diff changeset
12515 // inlined locking and unlocking
a61af66fc99e Initial load
duke
parents:
diff changeset
12516
a61af66fc99e Initial load
duke
parents:
diff changeset
12517 instruct cmpFastLock(rFlagsReg cr,
a61af66fc99e Initial load
duke
parents:
diff changeset
12518 rRegP object, rRegP box, rax_RegI tmp, rRegP scr)
a61af66fc99e Initial load
duke
parents:
diff changeset
12519 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
12520 match(Set cr (FastLock object box));
a61af66fc99e Initial load
duke
parents:
diff changeset
12521 effect(TEMP tmp, TEMP scr);
a61af66fc99e Initial load
duke
parents:
diff changeset
12522
a61af66fc99e Initial load
duke
parents:
diff changeset
12523 ins_cost(300);
a61af66fc99e Initial load
duke
parents:
diff changeset
12524 format %{ "fastlock $object,$box,$tmp,$scr" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12525 ins_encode(Fast_Lock(object, box, tmp, scr));
a61af66fc99e Initial load
duke
parents:
diff changeset
12526 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
12527 ins_pc_relative(1);
a61af66fc99e Initial load
duke
parents:
diff changeset
12528 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12529
a61af66fc99e Initial load
duke
parents:
diff changeset
12530 instruct cmpFastUnlock(rFlagsReg cr,
a61af66fc99e Initial load
duke
parents:
diff changeset
12531 rRegP object, rax_RegP box, rRegP tmp)
a61af66fc99e Initial load
duke
parents:
diff changeset
12532 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
12533 match(Set cr (FastUnlock object box));
a61af66fc99e Initial load
duke
parents:
diff changeset
12534 effect(TEMP tmp);
a61af66fc99e Initial load
duke
parents:
diff changeset
12535
a61af66fc99e Initial load
duke
parents:
diff changeset
12536 ins_cost(300);
a61af66fc99e Initial load
duke
parents:
diff changeset
12537 format %{ "fastunlock $object, $box, $tmp" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12538 ins_encode(Fast_Unlock(object, box, tmp));
a61af66fc99e Initial load
duke
parents:
diff changeset
12539 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
12540 ins_pc_relative(1);
a61af66fc99e Initial load
duke
parents:
diff changeset
12541 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12542
a61af66fc99e Initial load
duke
parents:
diff changeset
12543
a61af66fc99e Initial load
duke
parents:
diff changeset
12544 // ============================================================================
a61af66fc99e Initial load
duke
parents:
diff changeset
12545 // Safepoint Instructions
a61af66fc99e Initial load
duke
parents:
diff changeset
12546 instruct safePoint_poll(rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
12547 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
12548 match(SafePoint);
a61af66fc99e Initial load
duke
parents:
diff changeset
12549 effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
12550
a61af66fc99e Initial load
duke
parents:
diff changeset
12551 format %{ "testl rax, [rip + #offset_to_poll_page]\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
12552 "# Safepoint: poll for GC" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12553 size(6); // Opcode + ModRM + Disp32 == 6 bytes
a61af66fc99e Initial load
duke
parents:
diff changeset
12554 ins_cost(125);
a61af66fc99e Initial load
duke
parents:
diff changeset
12555 ins_encode(enc_safepoint_poll);
a61af66fc99e Initial load
duke
parents:
diff changeset
12556 ins_pipe(ialu_reg_mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
12557 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12558
a61af66fc99e Initial load
duke
parents:
diff changeset
12559 // ============================================================================
a61af66fc99e Initial load
duke
parents:
diff changeset
12560 // Procedure Call/Return Instructions
a61af66fc99e Initial load
duke
parents:
diff changeset
12561 // Call Java Static Instruction
a61af66fc99e Initial load
duke
parents:
diff changeset
12562 // Note: If this code changes, the corresponding ret_addr_offset() and
a61af66fc99e Initial load
duke
parents:
diff changeset
12563 // compute_padding() functions will have to be adjusted.
1137
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
12564 instruct CallStaticJavaDirect(method meth) %{
0
a61af66fc99e Initial load
duke
parents:
diff changeset
12565 match(CallStaticJava);
1137
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
12566 predicate(!((CallStaticJavaNode*) n)->is_method_handle_invoke());
0
a61af66fc99e Initial load
duke
parents:
diff changeset
12567 effect(USE meth);
a61af66fc99e Initial load
duke
parents:
diff changeset
12568
a61af66fc99e Initial load
duke
parents:
diff changeset
12569 ins_cost(300);
a61af66fc99e Initial load
duke
parents:
diff changeset
12570 format %{ "call,static " %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12571 opcode(0xE8); /* E8 cd */
a61af66fc99e Initial load
duke
parents:
diff changeset
12572 ins_encode(Java_Static_Call(meth), call_epilog);
a61af66fc99e Initial load
duke
parents:
diff changeset
12573 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
12574 ins_pc_relative(1);
a61af66fc99e Initial load
duke
parents:
diff changeset
12575 ins_alignment(4);
a61af66fc99e Initial load
duke
parents:
diff changeset
12576 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12577
1137
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
12578 // Call Java Static Instruction (method handle version)
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
12579 // Note: If this code changes, the corresponding ret_addr_offset() and
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
12580 // compute_padding() functions will have to be adjusted.
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
12581 instruct CallStaticJavaHandle(method meth, rbp_RegP rbp) %{
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
12582 match(CallStaticJava);
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
12583 predicate(((CallStaticJavaNode*) n)->is_method_handle_invoke());
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
12584 effect(USE meth);
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
12585 // RBP is saved by all callees (for interpreter stack correction).
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
12586 // We use it here for a similar purpose, in {preserve,restore}_SP.
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
12587
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
12588 ins_cost(300);
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
12589 format %{ "call,static/MethodHandle " %}
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
12590 opcode(0xE8); /* E8 cd */
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
12591 ins_encode(preserve_SP,
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
12592 Java_Static_Call(meth),
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
12593 restore_SP,
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
12594 call_epilog);
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
12595 ins_pipe(pipe_slow);
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
12596 ins_pc_relative(1);
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
12597 ins_alignment(4);
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
12598 %}
97125851f396 6829187: compiler optimizations required for JSR 292
twisti
parents: 989
diff changeset
12599
0
a61af66fc99e Initial load
duke
parents:
diff changeset
12600 // Call Java Dynamic Instruction
a61af66fc99e Initial load
duke
parents:
diff changeset
12601 // Note: If this code changes, the corresponding ret_addr_offset() and
a61af66fc99e Initial load
duke
parents:
diff changeset
12602 // compute_padding() functions will have to be adjusted.
a61af66fc99e Initial load
duke
parents:
diff changeset
12603 instruct CallDynamicJavaDirect(method meth)
a61af66fc99e Initial load
duke
parents:
diff changeset
12604 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
12605 match(CallDynamicJava);
a61af66fc99e Initial load
duke
parents:
diff changeset
12606 effect(USE meth);
a61af66fc99e Initial load
duke
parents:
diff changeset
12607
a61af66fc99e Initial load
duke
parents:
diff changeset
12608 ins_cost(300);
a61af66fc99e Initial load
duke
parents:
diff changeset
12609 format %{ "movq rax, #Universe::non_oop_word()\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
12610 "call,dynamic " %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12611 opcode(0xE8); /* E8 cd */
a61af66fc99e Initial load
duke
parents:
diff changeset
12612 ins_encode(Java_Dynamic_Call(meth), call_epilog);
a61af66fc99e Initial load
duke
parents:
diff changeset
12613 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
12614 ins_pc_relative(1);
a61af66fc99e Initial load
duke
parents:
diff changeset
12615 ins_alignment(4);
a61af66fc99e Initial load
duke
parents:
diff changeset
12616 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12617
a61af66fc99e Initial load
duke
parents:
diff changeset
12618 // Call Runtime Instruction
a61af66fc99e Initial load
duke
parents:
diff changeset
12619 instruct CallRuntimeDirect(method meth)
a61af66fc99e Initial load
duke
parents:
diff changeset
12620 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
12621 match(CallRuntime);
a61af66fc99e Initial load
duke
parents:
diff changeset
12622 effect(USE meth);
a61af66fc99e Initial load
duke
parents:
diff changeset
12623
a61af66fc99e Initial load
duke
parents:
diff changeset
12624 ins_cost(300);
a61af66fc99e Initial load
duke
parents:
diff changeset
12625 format %{ "call,runtime " %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12626 opcode(0xE8); /* E8 cd */
a61af66fc99e Initial load
duke
parents:
diff changeset
12627 ins_encode(Java_To_Runtime(meth));
a61af66fc99e Initial load
duke
parents:
diff changeset
12628 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
12629 ins_pc_relative(1);
a61af66fc99e Initial load
duke
parents:
diff changeset
12630 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12631
a61af66fc99e Initial load
duke
parents:
diff changeset
12632 // Call runtime without safepoint
a61af66fc99e Initial load
duke
parents:
diff changeset
12633 instruct CallLeafDirect(method meth)
a61af66fc99e Initial load
duke
parents:
diff changeset
12634 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
12635 match(CallLeaf);
a61af66fc99e Initial load
duke
parents:
diff changeset
12636 effect(USE meth);
a61af66fc99e Initial load
duke
parents:
diff changeset
12637
a61af66fc99e Initial load
duke
parents:
diff changeset
12638 ins_cost(300);
a61af66fc99e Initial load
duke
parents:
diff changeset
12639 format %{ "call_leaf,runtime " %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12640 opcode(0xE8); /* E8 cd */
a61af66fc99e Initial load
duke
parents:
diff changeset
12641 ins_encode(Java_To_Runtime(meth));
a61af66fc99e Initial load
duke
parents:
diff changeset
12642 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
12643 ins_pc_relative(1);
a61af66fc99e Initial load
duke
parents:
diff changeset
12644 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12645
a61af66fc99e Initial load
duke
parents:
diff changeset
12646 // Call runtime without safepoint
a61af66fc99e Initial load
duke
parents:
diff changeset
12647 instruct CallLeafNoFPDirect(method meth)
a61af66fc99e Initial load
duke
parents:
diff changeset
12648 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
12649 match(CallLeafNoFP);
a61af66fc99e Initial load
duke
parents:
diff changeset
12650 effect(USE meth);
a61af66fc99e Initial load
duke
parents:
diff changeset
12651
a61af66fc99e Initial load
duke
parents:
diff changeset
12652 ins_cost(300);
a61af66fc99e Initial load
duke
parents:
diff changeset
12653 format %{ "call_leaf_nofp,runtime " %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12654 opcode(0xE8); /* E8 cd */
a61af66fc99e Initial load
duke
parents:
diff changeset
12655 ins_encode(Java_To_Runtime(meth));
a61af66fc99e Initial load
duke
parents:
diff changeset
12656 ins_pipe(pipe_slow);
a61af66fc99e Initial load
duke
parents:
diff changeset
12657 ins_pc_relative(1);
a61af66fc99e Initial load
duke
parents:
diff changeset
12658 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12659
a61af66fc99e Initial load
duke
parents:
diff changeset
12660 // Return Instruction
a61af66fc99e Initial load
duke
parents:
diff changeset
12661 // Remove the return address & jump to it.
a61af66fc99e Initial load
duke
parents:
diff changeset
12662 // Notice: We always emit a nop after a ret to make sure there is room
a61af66fc99e Initial load
duke
parents:
diff changeset
12663 // for safepoint patching
a61af66fc99e Initial load
duke
parents:
diff changeset
12664 instruct Ret()
a61af66fc99e Initial load
duke
parents:
diff changeset
12665 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
12666 match(Return);
a61af66fc99e Initial load
duke
parents:
diff changeset
12667
a61af66fc99e Initial load
duke
parents:
diff changeset
12668 format %{ "ret" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12669 opcode(0xC3);
a61af66fc99e Initial load
duke
parents:
diff changeset
12670 ins_encode(OpcP);
a61af66fc99e Initial load
duke
parents:
diff changeset
12671 ins_pipe(pipe_jmp);
a61af66fc99e Initial load
duke
parents:
diff changeset
12672 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12673
a61af66fc99e Initial load
duke
parents:
diff changeset
12674 // Tail Call; Jump from runtime stub to Java code.
a61af66fc99e Initial load
duke
parents:
diff changeset
12675 // Also known as an 'interprocedural jump'.
a61af66fc99e Initial load
duke
parents:
diff changeset
12676 // Target of jump will eventually return to caller.
a61af66fc99e Initial load
duke
parents:
diff changeset
12677 // TailJump below removes the return address.
a61af66fc99e Initial load
duke
parents:
diff changeset
12678 instruct TailCalljmpInd(no_rbp_RegP jump_target, rbx_RegP method_oop)
a61af66fc99e Initial load
duke
parents:
diff changeset
12679 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
12680 match(TailCall jump_target method_oop);
a61af66fc99e Initial load
duke
parents:
diff changeset
12681
a61af66fc99e Initial load
duke
parents:
diff changeset
12682 ins_cost(300);
a61af66fc99e Initial load
duke
parents:
diff changeset
12683 format %{ "jmp $jump_target\t# rbx holds method oop" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12684 opcode(0xFF, 0x4); /* Opcode FF /4 */
a61af66fc99e Initial load
duke
parents:
diff changeset
12685 ins_encode(REX_reg(jump_target), OpcP, reg_opc(jump_target));
a61af66fc99e Initial load
duke
parents:
diff changeset
12686 ins_pipe(pipe_jmp);
a61af66fc99e Initial load
duke
parents:
diff changeset
12687 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12688
a61af66fc99e Initial load
duke
parents:
diff changeset
12689 // Tail Jump; remove the return address; jump to target.
a61af66fc99e Initial load
duke
parents:
diff changeset
12690 // TailCall above leaves the return address around.
a61af66fc99e Initial load
duke
parents:
diff changeset
12691 instruct tailjmpInd(no_rbp_RegP jump_target, rax_RegP ex_oop)
a61af66fc99e Initial load
duke
parents:
diff changeset
12692 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
12693 match(TailJump jump_target ex_oop);
a61af66fc99e Initial load
duke
parents:
diff changeset
12694
a61af66fc99e Initial load
duke
parents:
diff changeset
12695 ins_cost(300);
a61af66fc99e Initial load
duke
parents:
diff changeset
12696 format %{ "popq rdx\t# pop return address\n\t"
a61af66fc99e Initial load
duke
parents:
diff changeset
12697 "jmp $jump_target" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12698 opcode(0xFF, 0x4); /* Opcode FF /4 */
a61af66fc99e Initial load
duke
parents:
diff changeset
12699 ins_encode(Opcode(0x5a), // popq rdx
a61af66fc99e Initial load
duke
parents:
diff changeset
12700 REX_reg(jump_target), OpcP, reg_opc(jump_target));
a61af66fc99e Initial load
duke
parents:
diff changeset
12701 ins_pipe(pipe_jmp);
a61af66fc99e Initial load
duke
parents:
diff changeset
12702 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12703
a61af66fc99e Initial load
duke
parents:
diff changeset
12704 // Create exception oop: created by stack-crawling runtime code.
a61af66fc99e Initial load
duke
parents:
diff changeset
12705 // Created exception is now available to this handler, and is setup
a61af66fc99e Initial load
duke
parents:
diff changeset
12706 // just prior to jumping to this handler. No code emitted.
a61af66fc99e Initial load
duke
parents:
diff changeset
12707 instruct CreateException(rax_RegP ex_oop)
a61af66fc99e Initial load
duke
parents:
diff changeset
12708 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
12709 match(Set ex_oop (CreateEx));
a61af66fc99e Initial load
duke
parents:
diff changeset
12710
a61af66fc99e Initial load
duke
parents:
diff changeset
12711 size(0);
a61af66fc99e Initial load
duke
parents:
diff changeset
12712 // use the following format syntax
a61af66fc99e Initial load
duke
parents:
diff changeset
12713 format %{ "# exception oop is in rax; no code emitted" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12714 ins_encode();
a61af66fc99e Initial load
duke
parents:
diff changeset
12715 ins_pipe(empty);
a61af66fc99e Initial load
duke
parents:
diff changeset
12716 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12717
a61af66fc99e Initial load
duke
parents:
diff changeset
12718 // Rethrow exception:
a61af66fc99e Initial load
duke
parents:
diff changeset
12719 // The exception oop will come in the first argument position.
a61af66fc99e Initial load
duke
parents:
diff changeset
12720 // Then JUMP (not call) to the rethrow stub code.
a61af66fc99e Initial load
duke
parents:
diff changeset
12721 instruct RethrowException()
a61af66fc99e Initial load
duke
parents:
diff changeset
12722 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
12723 match(Rethrow);
a61af66fc99e Initial load
duke
parents:
diff changeset
12724
a61af66fc99e Initial load
duke
parents:
diff changeset
12725 // use the following format syntax
a61af66fc99e Initial load
duke
parents:
diff changeset
12726 format %{ "jmp rethrow_stub" %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12727 ins_encode(enc_rethrow);
a61af66fc99e Initial load
duke
parents:
diff changeset
12728 ins_pipe(pipe_jmp);
a61af66fc99e Initial load
duke
parents:
diff changeset
12729 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12730
a61af66fc99e Initial load
duke
parents:
diff changeset
12731
a61af66fc99e Initial load
duke
parents:
diff changeset
12732 //----------PEEPHOLE RULES-----------------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
12733 // These must follow all instruction definitions as they use the names
a61af66fc99e Initial load
duke
parents:
diff changeset
12734 // defined in the instructions definitions.
a61af66fc99e Initial load
duke
parents:
diff changeset
12735 //
605
98cb887364d3 6810672: Comment typos
twisti
parents: 569
diff changeset
12736 // peepmatch ( root_instr_name [preceding_instruction]* );
0
a61af66fc99e Initial load
duke
parents:
diff changeset
12737 //
a61af66fc99e Initial load
duke
parents:
diff changeset
12738 // peepconstraint %{
a61af66fc99e Initial load
duke
parents:
diff changeset
12739 // (instruction_number.operand_name relational_op instruction_number.operand_name
a61af66fc99e Initial load
duke
parents:
diff changeset
12740 // [, ...] );
a61af66fc99e Initial load
duke
parents:
diff changeset
12741 // // instruction numbers are zero-based using left to right order in peepmatch
a61af66fc99e Initial load
duke
parents:
diff changeset
12742 //
a61af66fc99e Initial load
duke
parents:
diff changeset
12743 // peepreplace ( instr_name ( [instruction_number.operand_name]* ) );
a61af66fc99e Initial load
duke
parents:
diff changeset
12744 // // provide an instruction_number.operand_name for each operand that appears
a61af66fc99e Initial load
duke
parents:
diff changeset
12745 // // in the replacement instruction's match rule
a61af66fc99e Initial load
duke
parents:
diff changeset
12746 //
a61af66fc99e Initial load
duke
parents:
diff changeset
12747 // ---------VM FLAGS---------------------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
12748 //
a61af66fc99e Initial load
duke
parents:
diff changeset
12749 // All peephole optimizations can be turned off using -XX:-OptoPeephole
a61af66fc99e Initial load
duke
parents:
diff changeset
12750 //
a61af66fc99e Initial load
duke
parents:
diff changeset
12751 // Each peephole rule is given an identifying number starting with zero and
a61af66fc99e Initial load
duke
parents:
diff changeset
12752 // increasing by one in the order seen by the parser. An individual peephole
a61af66fc99e Initial load
duke
parents:
diff changeset
12753 // can be enabled, and all others disabled, by using -XX:OptoPeepholeAt=#
a61af66fc99e Initial load
duke
parents:
diff changeset
12754 // on the command-line.
a61af66fc99e Initial load
duke
parents:
diff changeset
12755 //
a61af66fc99e Initial load
duke
parents:
diff changeset
12756 // ---------CURRENT LIMITATIONS----------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
12757 //
a61af66fc99e Initial load
duke
parents:
diff changeset
12758 // Only match adjacent instructions in same basic block
a61af66fc99e Initial load
duke
parents:
diff changeset
12759 // Only equality constraints
a61af66fc99e Initial load
duke
parents:
diff changeset
12760 // Only constraints between operands, not (0.dest_reg == RAX_enc)
a61af66fc99e Initial load
duke
parents:
diff changeset
12761 // Only one replacement instruction
a61af66fc99e Initial load
duke
parents:
diff changeset
12762 //
a61af66fc99e Initial load
duke
parents:
diff changeset
12763 // ---------EXAMPLE----------------------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
12764 //
a61af66fc99e Initial load
duke
parents:
diff changeset
12765 // // pertinent parts of existing instructions in architecture description
a61af66fc99e Initial load
duke
parents:
diff changeset
12766 // instruct movI(rRegI dst, rRegI src)
a61af66fc99e Initial load
duke
parents:
diff changeset
12767 // %{
a61af66fc99e Initial load
duke
parents:
diff changeset
12768 // match(Set dst (CopyI src));
a61af66fc99e Initial load
duke
parents:
diff changeset
12769 // %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12770 //
a61af66fc99e Initial load
duke
parents:
diff changeset
12771 // instruct incI_rReg(rRegI dst, immI1 src, rFlagsReg cr)
a61af66fc99e Initial load
duke
parents:
diff changeset
12772 // %{
a61af66fc99e Initial load
duke
parents:
diff changeset
12773 // match(Set dst (AddI dst src));
a61af66fc99e Initial load
duke
parents:
diff changeset
12774 // effect(KILL cr);
a61af66fc99e Initial load
duke
parents:
diff changeset
12775 // %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12776 //
a61af66fc99e Initial load
duke
parents:
diff changeset
12777 // // Change (inc mov) to lea
a61af66fc99e Initial load
duke
parents:
diff changeset
12778 // peephole %{
a61af66fc99e Initial load
duke
parents:
diff changeset
12779 // // increment preceeded by register-register move
a61af66fc99e Initial load
duke
parents:
diff changeset
12780 // peepmatch ( incI_rReg movI );
a61af66fc99e Initial load
duke
parents:
diff changeset
12781 // // require that the destination register of the increment
a61af66fc99e Initial load
duke
parents:
diff changeset
12782 // // match the destination register of the move
a61af66fc99e Initial load
duke
parents:
diff changeset
12783 // peepconstraint ( 0.dst == 1.dst );
a61af66fc99e Initial load
duke
parents:
diff changeset
12784 // // construct a replacement instruction that sets
a61af66fc99e Initial load
duke
parents:
diff changeset
12785 // // the destination to ( move's source register + one )
a61af66fc99e Initial load
duke
parents:
diff changeset
12786 // peepreplace ( leaI_rReg_immI( 0.dst 1.src 0.src ) );
a61af66fc99e Initial load
duke
parents:
diff changeset
12787 // %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12788 //
a61af66fc99e Initial load
duke
parents:
diff changeset
12789
a61af66fc99e Initial load
duke
parents:
diff changeset
12790 // Implementation no longer uses movX instructions since
a61af66fc99e Initial load
duke
parents:
diff changeset
12791 // machine-independent system no longer uses CopyX nodes.
a61af66fc99e Initial load
duke
parents:
diff changeset
12792 //
a61af66fc99e Initial load
duke
parents:
diff changeset
12793 // peephole
a61af66fc99e Initial load
duke
parents:
diff changeset
12794 // %{
a61af66fc99e Initial load
duke
parents:
diff changeset
12795 // peepmatch (incI_rReg movI);
a61af66fc99e Initial load
duke
parents:
diff changeset
12796 // peepconstraint (0.dst == 1.dst);
a61af66fc99e Initial load
duke
parents:
diff changeset
12797 // peepreplace (leaI_rReg_immI(0.dst 1.src 0.src));
a61af66fc99e Initial load
duke
parents:
diff changeset
12798 // %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12799
a61af66fc99e Initial load
duke
parents:
diff changeset
12800 // peephole
a61af66fc99e Initial load
duke
parents:
diff changeset
12801 // %{
a61af66fc99e Initial load
duke
parents:
diff changeset
12802 // peepmatch (decI_rReg movI);
a61af66fc99e Initial load
duke
parents:
diff changeset
12803 // peepconstraint (0.dst == 1.dst);
a61af66fc99e Initial load
duke
parents:
diff changeset
12804 // peepreplace (leaI_rReg_immI(0.dst 1.src 0.src));
a61af66fc99e Initial load
duke
parents:
diff changeset
12805 // %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12806
a61af66fc99e Initial load
duke
parents:
diff changeset
12807 // peephole
a61af66fc99e Initial load
duke
parents:
diff changeset
12808 // %{
a61af66fc99e Initial load
duke
parents:
diff changeset
12809 // peepmatch (addI_rReg_imm movI);
a61af66fc99e Initial load
duke
parents:
diff changeset
12810 // peepconstraint (0.dst == 1.dst);
a61af66fc99e Initial load
duke
parents:
diff changeset
12811 // peepreplace (leaI_rReg_immI(0.dst 1.src 0.src));
a61af66fc99e Initial load
duke
parents:
diff changeset
12812 // %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12813
a61af66fc99e Initial load
duke
parents:
diff changeset
12814 // peephole
a61af66fc99e Initial load
duke
parents:
diff changeset
12815 // %{
a61af66fc99e Initial load
duke
parents:
diff changeset
12816 // peepmatch (incL_rReg movL);
a61af66fc99e Initial load
duke
parents:
diff changeset
12817 // peepconstraint (0.dst == 1.dst);
a61af66fc99e Initial load
duke
parents:
diff changeset
12818 // peepreplace (leaL_rReg_immL(0.dst 1.src 0.src));
a61af66fc99e Initial load
duke
parents:
diff changeset
12819 // %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12820
a61af66fc99e Initial load
duke
parents:
diff changeset
12821 // peephole
a61af66fc99e Initial load
duke
parents:
diff changeset
12822 // %{
a61af66fc99e Initial load
duke
parents:
diff changeset
12823 // peepmatch (decL_rReg movL);
a61af66fc99e Initial load
duke
parents:
diff changeset
12824 // peepconstraint (0.dst == 1.dst);
a61af66fc99e Initial load
duke
parents:
diff changeset
12825 // peepreplace (leaL_rReg_immL(0.dst 1.src 0.src));
a61af66fc99e Initial load
duke
parents:
diff changeset
12826 // %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12827
a61af66fc99e Initial load
duke
parents:
diff changeset
12828 // peephole
a61af66fc99e Initial load
duke
parents:
diff changeset
12829 // %{
a61af66fc99e Initial load
duke
parents:
diff changeset
12830 // peepmatch (addL_rReg_imm movL);
a61af66fc99e Initial load
duke
parents:
diff changeset
12831 // peepconstraint (0.dst == 1.dst);
a61af66fc99e Initial load
duke
parents:
diff changeset
12832 // peepreplace (leaL_rReg_immL(0.dst 1.src 0.src));
a61af66fc99e Initial load
duke
parents:
diff changeset
12833 // %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12834
a61af66fc99e Initial load
duke
parents:
diff changeset
12835 // peephole
a61af66fc99e Initial load
duke
parents:
diff changeset
12836 // %{
a61af66fc99e Initial load
duke
parents:
diff changeset
12837 // peepmatch (addP_rReg_imm movP);
a61af66fc99e Initial load
duke
parents:
diff changeset
12838 // peepconstraint (0.dst == 1.dst);
a61af66fc99e Initial load
duke
parents:
diff changeset
12839 // peepreplace (leaP_rReg_imm(0.dst 1.src 0.src));
a61af66fc99e Initial load
duke
parents:
diff changeset
12840 // %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12841
a61af66fc99e Initial load
duke
parents:
diff changeset
12842 // // Change load of spilled value to only a spill
a61af66fc99e Initial load
duke
parents:
diff changeset
12843 // instruct storeI(memory mem, rRegI src)
a61af66fc99e Initial load
duke
parents:
diff changeset
12844 // %{
a61af66fc99e Initial load
duke
parents:
diff changeset
12845 // match(Set mem (StoreI mem src));
a61af66fc99e Initial load
duke
parents:
diff changeset
12846 // %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12847 //
a61af66fc99e Initial load
duke
parents:
diff changeset
12848 // instruct loadI(rRegI dst, memory mem)
a61af66fc99e Initial load
duke
parents:
diff changeset
12849 // %{
a61af66fc99e Initial load
duke
parents:
diff changeset
12850 // match(Set dst (LoadI mem));
a61af66fc99e Initial load
duke
parents:
diff changeset
12851 // %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12852 //
a61af66fc99e Initial load
duke
parents:
diff changeset
12853
a61af66fc99e Initial load
duke
parents:
diff changeset
12854 peephole
a61af66fc99e Initial load
duke
parents:
diff changeset
12855 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
12856 peepmatch (loadI storeI);
a61af66fc99e Initial load
duke
parents:
diff changeset
12857 peepconstraint (1.src == 0.dst, 1.mem == 0.mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
12858 peepreplace (storeI(1.mem 1.mem 1.src));
a61af66fc99e Initial load
duke
parents:
diff changeset
12859 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12860
a61af66fc99e Initial load
duke
parents:
diff changeset
12861 peephole
a61af66fc99e Initial load
duke
parents:
diff changeset
12862 %{
a61af66fc99e Initial load
duke
parents:
diff changeset
12863 peepmatch (loadL storeL);
a61af66fc99e Initial load
duke
parents:
diff changeset
12864 peepconstraint (1.src == 0.dst, 1.mem == 0.mem);
a61af66fc99e Initial load
duke
parents:
diff changeset
12865 peepreplace (storeL(1.mem 1.mem 1.src));
a61af66fc99e Initial load
duke
parents:
diff changeset
12866 %}
a61af66fc99e Initial load
duke
parents:
diff changeset
12867
a61af66fc99e Initial load
duke
parents:
diff changeset
12868 //----------SMARTSPILL RULES---------------------------------------------------
a61af66fc99e Initial load
duke
parents:
diff changeset
12869 // These must follow all instruction definitions as they use the names
a61af66fc99e Initial load
duke
parents:
diff changeset
12870 // defined in the instructions definitions.